82571.c 54.4 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel PRO/1000 Linux driver
B
Bruce Allan 已提交
4
  Copyright(c) 1999 - 2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  Linux NICS <linux.nics@intel.com>
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

B
Bruce Allan 已提交
29
/* 82571EB Gigabit Ethernet Controller
30
 * 82571EB Gigabit Ethernet Controller (Copper)
31
 * 82571EB Gigabit Ethernet Controller (Fiber)
32 33 34
 * 82571EB Dual Port Gigabit Mezzanine Adapter
 * 82571EB Quad Port Gigabit Mezzanine Adapter
 * 82571PT Gigabit PT Quad Port Server ExpressModule
35 36 37 38 39 40
 * 82572EI Gigabit Ethernet Controller (Copper)
 * 82572EI Gigabit Ethernet Controller (Fiber)
 * 82572EI Gigabit Ethernet Controller
 * 82573V Gigabit Ethernet Controller (Copper)
 * 82573E Gigabit Ethernet Controller (Copper)
 * 82573L Gigabit Ethernet Controller
41
 * 82574L Gigabit Network Connection
42
 * 82583V Gigabit Network Connection
43 44 45 46 47 48 49
 */

#include "e1000.h"

static s32 e1000_get_phy_id_82571(struct e1000_hw *hw);
static s32 e1000_setup_copper_link_82571(struct e1000_hw *hw);
static s32 e1000_setup_fiber_serdes_link_82571(struct e1000_hw *hw);
50
static s32 e1000_check_for_serdes_link_82571(struct e1000_hw *hw);
51 52 53 54 55
static s32 e1000_write_nvm_eewr_82571(struct e1000_hw *hw, u16 offset,
				      u16 words, u16 *data);
static s32 e1000_fix_nvm_checksum_82571(struct e1000_hw *hw);
static void e1000_initialize_hw_bits_82571(struct e1000_hw *hw);
static void e1000_clear_hw_cntrs_82571(struct e1000_hw *hw);
56 57
static bool e1000_check_mng_mode_82574(struct e1000_hw *hw);
static s32 e1000_led_on_82574(struct e1000_hw *hw);
58
static void e1000_put_hw_semaphore_82571(struct e1000_hw *hw);
59
static void e1000_power_down_phy_copper_82571(struct e1000_hw *hw);
60 61 62
static void e1000_put_hw_semaphore_82573(struct e1000_hw *hw);
static s32 e1000_get_hw_semaphore_82574(struct e1000_hw *hw);
static void e1000_put_hw_semaphore_82574(struct e1000_hw *hw);
63 64
static s32 e1000_set_d0_lplu_state_82574(struct e1000_hw *hw, bool active);
static s32 e1000_set_d3_lplu_state_82574(struct e1000_hw *hw, bool active);
65 66 67 68 69 70 71 72 73 74

/**
 *  e1000_init_phy_params_82571 - Init PHY func ptrs.
 *  @hw: pointer to the HW structure
 **/
static s32 e1000_init_phy_params_82571(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;

75
	if (hw->phy.media_type != e1000_media_type_copper) {
76 77 78 79
		phy->type = e1000_phy_none;
		return 0;
	}

B
Bruce Allan 已提交
80 81 82
	phy->addr = 1;
	phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
	phy->reset_delay_us = 100;
83

B
Bruce Allan 已提交
84 85
	phy->ops.power_up = e1000_power_up_phy_copper;
	phy->ops.power_down = e1000_power_down_phy_copper_82571;
86

87 88 89
	switch (hw->mac.type) {
	case e1000_82571:
	case e1000_82572:
B
Bruce Allan 已提交
90
		phy->type = e1000_phy_igp_2;
91 92
		break;
	case e1000_82573:
B
Bruce Allan 已提交
93
		phy->type = e1000_phy_m88;
94
		break;
95
	case e1000_82574:
96
	case e1000_82583:
B
Bruce Allan 已提交
97
		phy->type = e1000_phy_bm;
98 99
		phy->ops.acquire = e1000_get_hw_semaphore_82574;
		phy->ops.release = e1000_put_hw_semaphore_82574;
100 101
		phy->ops.set_d0_lplu_state = e1000_set_d0_lplu_state_82574;
		phy->ops.set_d3_lplu_state = e1000_set_d3_lplu_state_82574;
102
		break;
103 104 105 106 107 108 109
	default:
		return -E1000_ERR_PHY;
		break;
	}

	/* This can only be done after all function pointers are setup. */
	ret_val = e1000_get_phy_id_82571(hw);
110 111 112 113
	if (ret_val) {
		e_dbg("Error getting PHY ID\n");
		return ret_val;
	}
114 115 116 117 118 119

	/* Verify phy id */
	switch (hw->mac.type) {
	case e1000_82571:
	case e1000_82572:
		if (phy->id != IGP01E1000_I_PHY_ID)
120
			ret_val = -E1000_ERR_PHY;
121 122 123
		break;
	case e1000_82573:
		if (phy->id != M88E1111_I_PHY_ID)
124
			ret_val = -E1000_ERR_PHY;
125
		break;
126
	case e1000_82574:
127
	case e1000_82583:
128
		if (phy->id != BME1000_E_PHY_ID_R2)
129
			ret_val = -E1000_ERR_PHY;
130
		break;
131
	default:
132
		ret_val = -E1000_ERR_PHY;
133 134 135
		break;
	}

136 137 138 139
	if (ret_val)
		e_dbg("PHY ID unknown: type = 0x%08x\n", phy->id);

	return ret_val;
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
}

/**
 *  e1000_init_nvm_params_82571 - Init NVM func ptrs.
 *  @hw: pointer to the HW structure
 **/
static s32 e1000_init_nvm_params_82571(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	u32 eecd = er32(EECD);
	u16 size;

	nvm->opcode_bits = 8;
	nvm->delay_usec = 1;
	switch (nvm->override) {
	case e1000_nvm_override_spi_large:
		nvm->page_size = 32;
		nvm->address_bits = 16;
		break;
	case e1000_nvm_override_spi_small:
		nvm->page_size = 8;
		nvm->address_bits = 8;
		break;
	default:
		nvm->page_size = eecd & E1000_EECD_ADDR_BITS ? 32 : 8;
		nvm->address_bits = eecd & E1000_EECD_ADDR_BITS ? 16 : 8;
		break;
	}

	switch (hw->mac.type) {
	case e1000_82573:
171
	case e1000_82574:
172
	case e1000_82583:
173 174 175
		if (((eecd >> 15) & 0x3) == 0x3) {
			nvm->type = e1000_nvm_flash_hw;
			nvm->word_size = 2048;
B
Bruce Allan 已提交
176
			/* Autonomous Flash update bit must be cleared due
177 178 179 180 181 182 183 184
			 * to Flash update issue.
			 */
			eecd &= ~E1000_EECD_AUPDEN;
			ew32(EECD, eecd);
			break;
		}
		/* Fall Through */
	default:
185
		nvm->type = e1000_nvm_eeprom_spi;
186
		size = (u16)((eecd & E1000_EECD_SIZE_EX_MASK) >>
187
			     E1000_EECD_SIZE_EX_SHIFT);
B
Bruce Allan 已提交
188
		/* Added to a constant, "size" becomes the left-shift value
189 190 191
		 * for setting word_size.
		 */
		size += NVM_WORD_SIZE_BASE_SHIFT;
192 193 194 195

		/* EEPROM access above 16k is unsupported */
		if (size > 14)
			size = 14;
B
Bruce Allan 已提交
196
		nvm->word_size = 1 << size;
197 198 199
		break;
	}

200 201 202 203 204 205 206 207 208 209 210
	/* Function Pointers */
	switch (hw->mac.type) {
	case e1000_82574:
	case e1000_82583:
		nvm->ops.acquire = e1000_get_hw_semaphore_82574;
		nvm->ops.release = e1000_put_hw_semaphore_82574;
		break;
	default:
		break;
	}

211 212 213 214 215 216 217
	return 0;
}

/**
 *  e1000_init_mac_params_82571 - Init MAC func ptrs.
 *  @hw: pointer to the HW structure
 **/
218
static s32 e1000_init_mac_params_82571(struct e1000_hw *hw)
219 220
{
	struct e1000_mac_info *mac = &hw->mac;
221 222 223
	u32 swsm = 0;
	u32 swsm2 = 0;
	bool force_clear_smbi = false;
224

225
	/* Set media type and media-dependent function pointers */
226
	switch (hw->adapter->pdev->device) {
227 228 229
	case E1000_DEV_ID_82571EB_FIBER:
	case E1000_DEV_ID_82572EI_FIBER:
	case E1000_DEV_ID_82571EB_QUAD_FIBER:
230
		hw->phy.media_type = e1000_media_type_fiber;
231 232 233 234 235
		mac->ops.setup_physical_interface =
		    e1000_setup_fiber_serdes_link_82571;
		mac->ops.check_for_link = e1000e_check_for_fiber_link;
		mac->ops.get_link_up_info =
		    e1000e_get_speed_and_duplex_fiber_serdes;
236 237
		break;
	case E1000_DEV_ID_82571EB_SERDES:
238 239
	case E1000_DEV_ID_82571EB_SERDES_DUAL:
	case E1000_DEV_ID_82571EB_SERDES_QUAD:
240
	case E1000_DEV_ID_82572EI_SERDES:
241
		hw->phy.media_type = e1000_media_type_internal_serdes;
242 243 244 245 246
		mac->ops.setup_physical_interface =
		    e1000_setup_fiber_serdes_link_82571;
		mac->ops.check_for_link = e1000_check_for_serdes_link_82571;
		mac->ops.get_link_up_info =
		    e1000e_get_speed_and_duplex_fiber_serdes;
247 248
		break;
	default:
249
		hw->phy.media_type = e1000_media_type_copper;
250 251 252 253
		mac->ops.setup_physical_interface =
		    e1000_setup_copper_link_82571;
		mac->ops.check_for_link = e1000e_check_for_copper_link;
		mac->ops.get_link_up_info = e1000e_get_speed_and_duplex_copper;
254 255 256 257 258 259 260
		break;
	}

	/* Set mta register count */
	mac->mta_reg_count = 128;
	/* Set rar entry count */
	mac->rar_entry_count = E1000_RAR_ENTRIES;
261 262
	/* Adaptive IFS supported */
	mac->adaptive_ifs = true;
263

264
	/* MAC-specific function pointers */
265
	switch (hw->mac.type) {
266
	case e1000_82573:
267 268 269 270
		mac->ops.set_lan_id = e1000_set_lan_id_single_port;
		mac->ops.check_mng_mode = e1000e_check_mng_mode_generic;
		mac->ops.led_on = e1000e_led_on_generic;
		mac->ops.blink_led = e1000e_blink_led_generic;
271 272 273

		/* FWSM register */
		mac->has_fwsm = true;
B
Bruce Allan 已提交
274
		/* ARC supported; valid only if manageability features are
275 276
		 * enabled.
		 */
B
Bruce Allan 已提交
277 278
		mac->arc_subsystem_valid = !!(er32(FWSM) &
					      E1000_FWSM_MODE_MASK);
279
		break;
280
	case e1000_82574:
281
	case e1000_82583:
282 283 284
		mac->ops.set_lan_id = e1000_set_lan_id_single_port;
		mac->ops.check_mng_mode = e1000_check_mng_mode_82574;
		mac->ops.led_on = e1000_led_on_82574;
285 286
		break;
	default:
287 288 289
		mac->ops.check_mng_mode = e1000e_check_mng_mode_generic;
		mac->ops.led_on = e1000e_led_on_generic;
		mac->ops.blink_led = e1000e_blink_led_generic;
290 291 292

		/* FWSM register */
		mac->has_fwsm = true;
293 294 295
		break;
	}

B
Bruce Allan 已提交
296
	/* Ensure that the inter-port SWSM.SMBI lock bit is clear before
297
	 * first NVM or PHY access. This should be done for single-port
298 299 300 301 302 303 304 305 306 307 308
	 * devices, and for one port only on dual-port devices so that
	 * for those devices we can still use the SMBI lock to synchronize
	 * inter-port accesses to the PHY & NVM.
	 */
	switch (hw->mac.type) {
	case e1000_82571:
	case e1000_82572:
		swsm2 = er32(SWSM2);

		if (!(swsm2 & E1000_SWSM2_LOCK)) {
			/* Only do this for the first interface on this card */
309
			ew32(SWSM2, swsm2 | E1000_SWSM2_LOCK);
310
			force_clear_smbi = true;
311
		} else {
312
			force_clear_smbi = false;
313
		}
314 315 316 317 318 319 320 321 322 323 324 325 326 327
		break;
	default:
		force_clear_smbi = true;
		break;
	}

	if (force_clear_smbi) {
		/* Make sure SWSM.SMBI is clear */
		swsm = er32(SWSM);
		if (swsm & E1000_SWSM_SMBI) {
			/* This bit should not be set on a first interface, and
			 * indicates that the bootagent or EFI code has
			 * improperly left this bit enabled
			 */
328
			e_dbg("Please update your 82571 Bootagent\n");
329 330 331 332
		}
		ew32(SWSM, swsm & ~E1000_SWSM_SMBI);
	}

B
Bruce Allan 已提交
333 334
	/* Initialize device specific counter of SMBI acquisition timeouts. */
	hw->dev_spec.e82571.smb_counter = 0;
335

336 337 338
	return 0;
}

J
Jeff Kirsher 已提交
339
static s32 e1000_get_variants_82571(struct e1000_adapter *adapter)
340 341
{
	struct e1000_hw *hw = &adapter->hw;
B
Bruce Allan 已提交
342
	static int global_quad_port_a;	/* global port a indication */
343 344 345 346
	struct pci_dev *pdev = adapter->pdev;
	int is_port_b = er32(STATUS) & E1000_STATUS_FUNC_1;
	s32 rc;

347
	rc = e1000_init_mac_params_82571(hw);
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
	if (rc)
		return rc;

	rc = e1000_init_nvm_params_82571(hw);
	if (rc)
		return rc;

	rc = e1000_init_phy_params_82571(hw);
	if (rc)
		return rc;

	/* tag quad port adapters first, it's used below */
	switch (pdev->device) {
	case E1000_DEV_ID_82571EB_QUAD_COPPER:
	case E1000_DEV_ID_82571EB_QUAD_FIBER:
	case E1000_DEV_ID_82571EB_QUAD_COPPER_LP:
364
	case E1000_DEV_ID_82571PT_QUAD_COPPER:
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
		adapter->flags |= FLAG_IS_QUAD_PORT;
		/* mark the first port */
		if (global_quad_port_a == 0)
			adapter->flags |= FLAG_IS_QUAD_PORT_A;
		/* Reset for multiple quad port adapters */
		global_quad_port_a++;
		if (global_quad_port_a == 4)
			global_quad_port_a = 0;
		break;
	default:
		break;
	}

	switch (adapter->hw.mac.type) {
	case e1000_82571:
		/* these dual ports don't have WoL on port B at all */
		if (((pdev->device == E1000_DEV_ID_82571EB_FIBER) ||
		     (pdev->device == E1000_DEV_ID_82571EB_SERDES) ||
		     (pdev->device == E1000_DEV_ID_82571EB_COPPER)) &&
		    (is_port_b))
			adapter->flags &= ~FLAG_HAS_WOL;
		/* quad ports only support WoL on port A */
		if (adapter->flags & FLAG_IS_QUAD_PORT &&
R
Roel Kluin 已提交
388
		    (!(adapter->flags & FLAG_IS_QUAD_PORT_A)))
389
			adapter->flags &= ~FLAG_HAS_WOL;
390 391 392
		/* Does not support WoL on any port */
		if (pdev->device == E1000_DEV_ID_82571EB_SERDES_QUAD)
			adapter->flags &= ~FLAG_HAS_WOL;
393 394 395
		break;
	case e1000_82573:
		if (pdev->device == E1000_DEV_ID_82573L) {
396 397
			adapter->flags |= FLAG_HAS_JUMBO_FRAMES;
			adapter->max_hw_frame_size = DEFAULT_JUMBO;
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
		}
		break;
	default:
		break;
	}

	return 0;
}

/**
 *  e1000_get_phy_id_82571 - Retrieve the PHY ID and revision
 *  @hw: pointer to the HW structure
 *
 *  Reads the PHY registers and stores the PHY ID and possibly the PHY
 *  revision in the hardware structure.
 **/
static s32 e1000_get_phy_id_82571(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
417 418
	s32 ret_val;
	u16 phy_id = 0;
419 420 421 422

	switch (hw->mac.type) {
	case e1000_82571:
	case e1000_82572:
B
Bruce Allan 已提交
423
		/* The 82571 firmware may still be configuring the PHY.
424 425
		 * In this case, we cannot access the PHY until the
		 * configuration is done.  So we explicitly set the
426 427
		 * PHY ID.
		 */
428 429 430 431 432
		phy->id = IGP01E1000_I_PHY_ID;
		break;
	case e1000_82573:
		return e1000e_get_phy_id(hw);
		break;
433
	case e1000_82574:
434
	case e1000_82583:
435
		ret_val = e1e_rphy(hw, MII_PHYSID1, &phy_id);
436 437 438 439
		if (ret_val)
			return ret_val;

		phy->id = (u32)(phy_id << 16);
440
		usleep_range(20, 40);
441
		ret_val = e1e_rphy(hw, MII_PHYSID2, &phy_id);
442 443 444 445 446 447
		if (ret_val)
			return ret_val;

		phy->id |= (u32)(phy_id);
		phy->revision = (u32)(phy_id & ~PHY_REVISION_MASK);
		break;
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
	default:
		return -E1000_ERR_PHY;
		break;
	}

	return 0;
}

/**
 *  e1000_get_hw_semaphore_82571 - Acquire hardware semaphore
 *  @hw: pointer to the HW structure
 *
 *  Acquire the HW semaphore to access the PHY or NVM
 **/
static s32 e1000_get_hw_semaphore_82571(struct e1000_hw *hw)
{
	u32 swsm;
465 466
	s32 sw_timeout = hw->nvm.word_size + 1;
	s32 fw_timeout = hw->nvm.word_size + 1;
467 468
	s32 i = 0;

B
Bruce Allan 已提交
469
	/* If we have timedout 3 times on trying to acquire
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
	 * the inter-port SMBI semaphore, there is old code
	 * operating on the other port, and it is not
	 * releasing SMBI. Modify the number of times that
	 * we try for the semaphore to interwork with this
	 * older code.
	 */
	if (hw->dev_spec.e82571.smb_counter > 2)
		sw_timeout = 1;

	/* Get the SW semaphore */
	while (i < sw_timeout) {
		swsm = er32(SWSM);
		if (!(swsm & E1000_SWSM_SMBI))
			break;

485
		usleep_range(50, 100);
486 487 488 489
		i++;
	}

	if (i == sw_timeout) {
490
		e_dbg("Driver can't access device - SMBI bit is set.\n");
491 492
		hw->dev_spec.e82571.smb_counter++;
	}
493
	/* Get the FW semaphore. */
494
	for (i = 0; i < fw_timeout; i++) {
495 496 497 498 499 500 501
		swsm = er32(SWSM);
		ew32(SWSM, swsm | E1000_SWSM_SWESMBI);

		/* Semaphore acquired if bit latched */
		if (er32(SWSM) & E1000_SWSM_SWESMBI)
			break;

502
		usleep_range(50, 100);
503 504
	}

505
	if (i == fw_timeout) {
506
		/* Release semaphores */
507
		e1000_put_hw_semaphore_82571(hw);
508
		e_dbg("Driver can't access the NVM\n");
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
		return -E1000_ERR_NVM;
	}

	return 0;
}

/**
 *  e1000_put_hw_semaphore_82571 - Release hardware semaphore
 *  @hw: pointer to the HW structure
 *
 *  Release hardware semaphore used to access the PHY or NVM
 **/
static void e1000_put_hw_semaphore_82571(struct e1000_hw *hw)
{
	u32 swsm;

	swsm = er32(SWSM);
526
	swsm &= ~(E1000_SWSM_SMBI | E1000_SWSM_SWESMBI);
527 528
	ew32(SWSM, swsm);
}
529

530 531 532 533 534 535 536 537 538 539 540 541 542 543
/**
 *  e1000_get_hw_semaphore_82573 - Acquire hardware semaphore
 *  @hw: pointer to the HW structure
 *
 *  Acquire the HW semaphore during reset.
 *
 **/
static s32 e1000_get_hw_semaphore_82573(struct e1000_hw *hw)
{
	u32 extcnf_ctrl;
	s32 i = 0;

	extcnf_ctrl = er32(EXTCNF_CTRL);
	do {
544
		extcnf_ctrl |= E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP;
545 546 547 548 549 550
		ew32(EXTCNF_CTRL, extcnf_ctrl);
		extcnf_ctrl = er32(EXTCNF_CTRL);

		if (extcnf_ctrl & E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP)
			break;

551
		usleep_range(2000, 4000);
552 553 554 555 556 557 558
		i++;
	} while (i < MDIO_OWNERSHIP_TIMEOUT);

	if (i == MDIO_OWNERSHIP_TIMEOUT) {
		/* Release semaphores */
		e1000_put_hw_semaphore_82573(hw);
		e_dbg("Driver can't access the PHY\n");
559
		return -E1000_ERR_PHY;
560 561
	}

562
	return 0;
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
}

/**
 *  e1000_put_hw_semaphore_82573 - Release hardware semaphore
 *  @hw: pointer to the HW structure
 *
 *  Release hardware semaphore used during reset.
 *
 **/
static void e1000_put_hw_semaphore_82573(struct e1000_hw *hw)
{
	u32 extcnf_ctrl;

	extcnf_ctrl = er32(EXTCNF_CTRL);
	extcnf_ctrl &= ~E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP;
	ew32(EXTCNF_CTRL, extcnf_ctrl);
}

static DEFINE_MUTEX(swflag_mutex);

/**
 *  e1000_get_hw_semaphore_82574 - Acquire hardware semaphore
 *  @hw: pointer to the HW structure
 *
 *  Acquire the HW semaphore to access the PHY or NVM.
 *
 **/
static s32 e1000_get_hw_semaphore_82574(struct e1000_hw *hw)
{
	s32 ret_val;

	mutex_lock(&swflag_mutex);
	ret_val = e1000_get_hw_semaphore_82573(hw);
	if (ret_val)
		mutex_unlock(&swflag_mutex);
	return ret_val;
}

/**
 *  e1000_put_hw_semaphore_82574 - Release hardware semaphore
 *  @hw: pointer to the HW structure
 *
 *  Release hardware semaphore used to access the PHY or NVM
 *
 **/
static void e1000_put_hw_semaphore_82574(struct e1000_hw *hw)
{
	e1000_put_hw_semaphore_82573(hw);
	mutex_unlock(&swflag_mutex);
}
613

614 615 616 617 618 619 620 621 622 623 624 625 626 627
/**
 *  e1000_set_d0_lplu_state_82574 - Set Low Power Linkup D0 state
 *  @hw: pointer to the HW structure
 *  @active: true to enable LPLU, false to disable
 *
 *  Sets the LPLU D0 state according to the active flag.
 *  LPLU will not be activated unless the
 *  device autonegotiation advertisement meets standards of
 *  either 10 or 10/100 or 10/100/1000 at all duplexes.
 *  This is a function pointer entry point only called by
 *  PHY setup routines.
 **/
static s32 e1000_set_d0_lplu_state_82574(struct e1000_hw *hw, bool active)
{
628
	u32 data = er32(POEMB);
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651

	if (active)
		data |= E1000_PHY_CTRL_D0A_LPLU;
	else
		data &= ~E1000_PHY_CTRL_D0A_LPLU;

	ew32(POEMB, data);
	return 0;
}

/**
 *  e1000_set_d3_lplu_state_82574 - Sets low power link up state for D3
 *  @hw: pointer to the HW structure
 *  @active: boolean used to enable/disable lplu
 *
 *  The low power link up (lplu) state is set to the power management level D3
 *  when active is true, else clear lplu for D3. LPLU
 *  is used during Dx states where the power conservation is most important.
 *  During driver activity, SmartSpeed should be enabled so performance is
 *  maintained.
 **/
static s32 e1000_set_d3_lplu_state_82574(struct e1000_hw *hw, bool active)
{
652
	u32 data = er32(POEMB);
653 654 655 656 657 658 659 660 661 662 663 664 665

	if (!active) {
		data &= ~E1000_PHY_CTRL_NOND0A_LPLU;
	} else if ((hw->phy.autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
		   (hw->phy.autoneg_advertised == E1000_ALL_NOT_GIG) ||
		   (hw->phy.autoneg_advertised == E1000_ALL_10_SPEED)) {
		data |= E1000_PHY_CTRL_NOND0A_LPLU;
	}

	ew32(POEMB, data);
	return 0;
}

666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
/**
 *  e1000_acquire_nvm_82571 - Request for access to the EEPROM
 *  @hw: pointer to the HW structure
 *
 *  To gain access to the EEPROM, first we must obtain a hardware semaphore.
 *  Then for non-82573 hardware, set the EEPROM access request bit and wait
 *  for EEPROM access grant bit.  If the access grant bit is not set, release
 *  hardware semaphore.
 **/
static s32 e1000_acquire_nvm_82571(struct e1000_hw *hw)
{
	s32 ret_val;

	ret_val = e1000_get_hw_semaphore_82571(hw);
	if (ret_val)
		return ret_val;

683 684 685 686
	switch (hw->mac.type) {
	case e1000_82573:
		break;
	default:
687
		ret_val = e1000e_acquire_nvm(hw);
688 689
		break;
	}
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718

	if (ret_val)
		e1000_put_hw_semaphore_82571(hw);

	return ret_val;
}

/**
 *  e1000_release_nvm_82571 - Release exclusive access to EEPROM
 *  @hw: pointer to the HW structure
 *
 *  Stop any current commands to the EEPROM and clear the EEPROM request bit.
 **/
static void e1000_release_nvm_82571(struct e1000_hw *hw)
{
	e1000e_release_nvm(hw);
	e1000_put_hw_semaphore_82571(hw);
}

/**
 *  e1000_write_nvm_82571 - Write to EEPROM using appropriate interface
 *  @hw: pointer to the HW structure
 *  @offset: offset within the EEPROM to be written to
 *  @words: number of words to write
 *  @data: 16 bit word(s) to be written to the EEPROM
 *
 *  For non-82573 silicon, write data to EEPROM at offset using SPI interface.
 *
 *  If e1000e_update_nvm_checksum is not called after this function, the
719
 *  EEPROM will most likely contain an invalid checksum.
720 721 722 723 724 725 726 727
 **/
static s32 e1000_write_nvm_82571(struct e1000_hw *hw, u16 offset, u16 words,
				 u16 *data)
{
	s32 ret_val;

	switch (hw->mac.type) {
	case e1000_82573:
728
	case e1000_82574:
729
	case e1000_82583:
730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
		ret_val = e1000_write_nvm_eewr_82571(hw, offset, words, data);
		break;
	case e1000_82571:
	case e1000_82572:
		ret_val = e1000e_write_nvm_spi(hw, offset, words, data);
		break;
	default:
		ret_val = -E1000_ERR_NVM;
		break;
	}

	return ret_val;
}

/**
 *  e1000_update_nvm_checksum_82571 - Update EEPROM checksum
 *  @hw: pointer to the HW structure
 *
 *  Updates the EEPROM checksum by reading/adding each word of the EEPROM
 *  up to the checksum.  Then calculates the EEPROM checksum and writes the
 *  value to the EEPROM.
 **/
static s32 e1000_update_nvm_checksum_82571(struct e1000_hw *hw)
{
	u32 eecd;
	s32 ret_val;
	u16 i;

	ret_val = e1000e_update_nvm_checksum_generic(hw);
	if (ret_val)
		return ret_val;

B
Bruce Allan 已提交
762
	/* If our nvm is an EEPROM, then we're done
763 764
	 * otherwise, commit the checksum to the flash NVM.
	 */
765
	if (hw->nvm.type != e1000_nvm_flash_hw)
B
Bruce Allan 已提交
766
		return 0;
767 768 769

	/* Check for pending operations. */
	for (i = 0; i < E1000_FLASH_UPDATES; i++) {
770
		usleep_range(1000, 2000);
B
Bruce Allan 已提交
771
		if (!(er32(EECD) & E1000_EECD_FLUPD))
772 773 774 775 776 777 778 779
			break;
	}

	if (i == E1000_FLASH_UPDATES)
		return -E1000_ERR_NVM;

	/* Reset the firmware if using STM opcode. */
	if ((er32(FLOP) & 0xFF00) == E1000_STM_OPCODE) {
B
Bruce Allan 已提交
780
		/* The enabling of and the actual reset must be done
781 782 783 784 785 786 787 788 789 790 791 792
		 * in two write cycles.
		 */
		ew32(HICR, E1000_HICR_FW_RESET_ENABLE);
		e1e_flush();
		ew32(HICR, E1000_HICR_FW_RESET);
	}

	/* Commit the write to flash */
	eecd = er32(EECD) | E1000_EECD_FLUPD;
	ew32(EECD, eecd);

	for (i = 0; i < E1000_FLASH_UPDATES; i++) {
793
		usleep_range(1000, 2000);
B
Bruce Allan 已提交
794
		if (!(er32(EECD) & E1000_EECD_FLUPD))
795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
			break;
	}

	if (i == E1000_FLASH_UPDATES)
		return -E1000_ERR_NVM;

	return 0;
}

/**
 *  e1000_validate_nvm_checksum_82571 - Validate EEPROM checksum
 *  @hw: pointer to the HW structure
 *
 *  Calculates the EEPROM checksum by reading/adding each word of the EEPROM
 *  and then verifies that the sum of the EEPROM is equal to 0xBABA.
 **/
static s32 e1000_validate_nvm_checksum_82571(struct e1000_hw *hw)
{
	if (hw->nvm.type == e1000_nvm_flash_hw)
		e1000_fix_nvm_checksum_82571(hw);

	return e1000e_validate_nvm_checksum_generic(hw);
}

/**
 *  e1000_write_nvm_eewr_82571 - Write to EEPROM for 82573 silicon
 *  @hw: pointer to the HW structure
 *  @offset: offset within the EEPROM to be written to
 *  @words: number of words to write
 *  @data: 16 bit word(s) to be written to the EEPROM
 *
 *  After checking for invalid values, poll the EEPROM to ensure the previous
 *  command has completed before trying to write the next word.  After write
 *  poll for completion.
 *
 *  If e1000e_update_nvm_checksum is not called after this function, the
831
 *  EEPROM will most likely contain an invalid checksum.
832 833 834 835 836
 **/
static s32 e1000_write_nvm_eewr_82571(struct e1000_hw *hw, u16 offset,
				      u16 words, u16 *data)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
837
	u32 i, eewr = 0;
838 839
	s32 ret_val = 0;

B
Bruce Allan 已提交
840
	/* A check for invalid values:  offset too large, too many words,
841 842
	 * and not enough words.
	 */
843 844
	if ((offset >= nvm->word_size) || (words > (nvm->word_size - offset)) ||
	    (words == 0)) {
845
		e_dbg("nvm parameter(s) out of bounds\n");
846 847 848 849
		return -E1000_ERR_NVM;
	}

	for (i = 0; i < words; i++) {
850
		eewr = ((data[i] << E1000_NVM_RW_REG_DATA) |
851
			((offset + i) << E1000_NVM_RW_ADDR_SHIFT) |
852
			E1000_NVM_RW_REG_START);
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878

		ret_val = e1000e_poll_eerd_eewr_done(hw, E1000_NVM_POLL_WRITE);
		if (ret_val)
			break;

		ew32(EEWR, eewr);

		ret_val = e1000e_poll_eerd_eewr_done(hw, E1000_NVM_POLL_WRITE);
		if (ret_val)
			break;
	}

	return ret_val;
}

/**
 *  e1000_get_cfg_done_82571 - Poll for configuration done
 *  @hw: pointer to the HW structure
 *
 *  Reads the management control register for the config done bit to be set.
 **/
static s32 e1000_get_cfg_done_82571(struct e1000_hw *hw)
{
	s32 timeout = PHY_CFG_TIMEOUT;

	while (timeout) {
879
		if (er32(EEMNGCTL) & E1000_NVM_CFG_DONE_PORT_0)
880
			break;
881
		usleep_range(1000, 2000);
882 883 884
		timeout--;
	}
	if (!timeout) {
885
		e_dbg("MNG configuration cycle has not completed.\n");
886 887 888 889 890 891 892 893 894
		return -E1000_ERR_RESET;
	}

	return 0;
}

/**
 *  e1000_set_d0_lplu_state_82571 - Set Low Power Linkup D0 state
 *  @hw: pointer to the HW structure
895
 *  @active: true to enable LPLU, false to disable
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
 *
 *  Sets the LPLU D0 state according to the active flag.  When activating LPLU
 *  this function also disables smart speed and vice versa.  LPLU will not be
 *  activated unless the device autonegotiation advertisement meets standards
 *  of either 10 or 10/100 or 10/100/1000 at all duplexes.  This is a function
 *  pointer entry point only called by PHY setup routines.
 **/
static s32 e1000_set_d0_lplu_state_82571(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 data;

	ret_val = e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &data);
	if (ret_val)
		return ret_val;

	if (active) {
		data |= IGP02E1000_PM_D0_LPLU;
		ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
		if (ret_val)
			return ret_val;

		/* When LPLU is enabled, we should disable SmartSpeed */
		ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
921 922
		if (ret_val)
			return ret_val;
923 924 925 926 927 928 929
		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
		ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
		if (ret_val)
			return ret_val;
	} else {
		data &= ~IGP02E1000_PM_D0_LPLU;
		ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
B
Bruce Allan 已提交
930
		/* LPLU and SmartSpeed are mutually exclusive.  LPLU is used
931 932
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
933 934
		 * SmartSpeed, so performance is maintained.
		 */
935 936
		if (phy->smart_speed == e1000_smart_speed_on) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
937
					   &data);
938 939 940 941 942
			if (ret_val)
				return ret_val;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
943
					   data);
944 945 946 947
			if (ret_val)
				return ret_val;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
948
					   &data);
949 950 951 952 953
			if (ret_val)
				return ret_val;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
954
					   data);
955 956 957 958 959 960 961 962 963 964 965 966
			if (ret_val)
				return ret_val;
		}
	}

	return 0;
}

/**
 *  e1000_reset_hw_82571 - Reset hardware
 *  @hw: pointer to the HW structure
 *
967
 *  This resets the hardware into a known state.
968 969 970
 **/
static s32 e1000_reset_hw_82571(struct e1000_hw *hw)
{
971
	u32 ctrl, ctrl_ext, eecd, tctl;
972 973
	s32 ret_val;

B
Bruce Allan 已提交
974
	/* Prevent the PCI-E bus from sticking if there is no TLP connection
975 976 977 978
	 * on the last TLP read/write transaction when MAC is reset.
	 */
	ret_val = e1000e_disable_pcie_master(hw);
	if (ret_val)
979
		e_dbg("PCI-E Master disable polling has failed.\n");
980

981
	e_dbg("Masking off all interrupts\n");
982 983 984
	ew32(IMC, 0xffffffff);

	ew32(RCTL, 0);
985 986 987
	tctl = er32(TCTL);
	tctl &= ~E1000_TCTL_EN;
	ew32(TCTL, tctl);
988 989
	e1e_flush();

990
	usleep_range(10000, 20000);
991

B
Bruce Allan 已提交
992
	/* Must acquire the MDIO ownership before MAC reset.
993 994
	 * Ownership defaults to firmware after a reset.
	 */
995 996
	switch (hw->mac.type) {
	case e1000_82573:
997 998
		ret_val = e1000_get_hw_semaphore_82573(hw);
		break;
999 1000
	case e1000_82574:
	case e1000_82583:
1001
		ret_val = e1000_get_hw_semaphore_82574(hw);
1002 1003 1004
		break;
	default:
		break;
1005
	}
1006 1007
	if (ret_val)
		e_dbg("Cannot acquire MDIO ownership\n");
1008 1009 1010

	ctrl = er32(CTRL);

1011
	e_dbg("Issuing a global reset to MAC\n");
1012 1013
	ew32(CTRL, ctrl | E1000_CTRL_RST);

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	/* Must release MDIO ownership and mutex after MAC reset. */
	switch (hw->mac.type) {
	case e1000_82574:
	case e1000_82583:
		e1000_put_hw_semaphore_82574(hw);
		break;
	default:
		break;
	}

1024
	if (hw->nvm.type == e1000_nvm_flash_hw) {
1025
		usleep_range(10, 20);
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
		ctrl_ext = er32(CTRL_EXT);
		ctrl_ext |= E1000_CTRL_EXT_EE_RST;
		ew32(CTRL_EXT, ctrl_ext);
		e1e_flush();
	}

	ret_val = e1000e_get_auto_rd_done(hw);
	if (ret_val)
		/* We don't want to continue accessing MAC registers. */
		return ret_val;

B
Bruce Allan 已提交
1037
	/* Phy configuration from NVM just starts after EECD_AUTO_RD is set.
1038 1039 1040
	 * Need to wait for Phy configuration completion before accessing
	 * NVM and Phy.
	 */
1041 1042

	switch (hw->mac.type) {
1043 1044
	case e1000_82571:
	case e1000_82572:
B
Bruce Allan 已提交
1045
		/* REQ and GNT bits need to be cleared when using AUTO_RD
1046 1047 1048 1049 1050 1051
		 * to access the EEPROM.
		 */
		eecd = er32(EECD);
		eecd &= ~(E1000_EECD_REQ | E1000_EECD_GNT);
		ew32(EECD, eecd);
		break;
1052 1053 1054
	case e1000_82573:
	case e1000_82574:
	case e1000_82583:
1055
		msleep(25);
1056 1057 1058 1059
		break;
	default:
		break;
	}
1060 1061 1062

	/* Clear any pending interrupt events. */
	ew32(IMC, 0xffffffff);
1063
	er32(ICR);
1064

1065 1066 1067 1068 1069
	if (hw->mac.type == e1000_82571) {
		/* Install any alternate MAC address into RAR0 */
		ret_val = e1000_check_alt_mac_addr_generic(hw);
		if (ret_val)
			return ret_val;
1070

1071 1072
		e1000e_set_laa_state_82571(hw, true);
	}
1073

1074 1075 1076 1077
	/* Reinitialize the 82571 serdes link state machine */
	if (hw->phy.media_type == e1000_media_type_internal_serdes)
		hw->mac.serdes_link_state = e1000_serdes_link_down;

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	return 0;
}

/**
 *  e1000_init_hw_82571 - Initialize hardware
 *  @hw: pointer to the HW structure
 *
 *  This inits the hardware readying it for operation.
 **/
static s32 e1000_init_hw_82571(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	u32 reg_data;
	s32 ret_val;
1092
	u16 i, rar_count = mac->rar_entry_count;
1093 1094 1095 1096

	e1000_initialize_hw_bits_82571(hw);

	/* Initialize identification LED */
1097
	ret_val = mac->ops.id_led_init(hw);
1098
	/* An error is not fatal and we should not stop init due to this */
1099
	if (ret_val)
1100
		e_dbg("Error initializing identification LED\n");
1101 1102

	/* Disabling VLAN filtering */
1103
	e_dbg("Initializing the IEEE VLAN\n");
1104
	mac->ops.clear_vfta(hw);
1105

B
Bruce Allan 已提交
1106
	/* Setup the receive address.
1107
	 * If, however, a locally administered address was assigned to the
1108 1109 1110 1111 1112 1113 1114 1115
	 * 82571, we must reserve a RAR for it to work around an issue where
	 * resetting one port will reload the MAC on the other port.
	 */
	if (e1000e_get_laa_state_82571(hw))
		rar_count--;
	e1000e_init_rx_addrs(hw, rar_count);

	/* Zero out the Multicast HASH table */
1116
	e_dbg("Zeroing the MTA\n");
1117 1118 1119 1120
	for (i = 0; i < mac->mta_reg_count; i++)
		E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);

	/* Setup link and flow control */
1121
	ret_val = mac->ops.setup_link(hw);
1122 1123

	/* Set the transmit descriptor write-back policy */
1124
	reg_data = er32(TXDCTL(0));
1125
	reg_data = ((reg_data & ~E1000_TXDCTL_WTHRESH) |
1126
		    E1000_TXDCTL_FULL_TX_DESC_WB | E1000_TXDCTL_COUNT_DESC);
1127
	ew32(TXDCTL(0), reg_data);
1128 1129

	/* ...for both queues. */
1130 1131
	switch (mac->type) {
	case e1000_82573:
1132 1133
		e1000e_enable_tx_pkt_filtering(hw);
		/* fall through */
1134 1135 1136 1137 1138 1139 1140
	case e1000_82574:
	case e1000_82583:
		reg_data = er32(GCR);
		reg_data |= E1000_GCR_L1_ACT_WITHOUT_L0S_RX;
		ew32(GCR, reg_data);
		break;
	default:
1141
		reg_data = er32(TXDCTL(1));
1142 1143 1144
		reg_data = ((reg_data & ~E1000_TXDCTL_WTHRESH) |
			    E1000_TXDCTL_FULL_TX_DESC_WB |
			    E1000_TXDCTL_COUNT_DESC);
1145
		ew32(TXDCTL(1), reg_data);
1146
		break;
1147 1148
	}

B
Bruce Allan 已提交
1149
	/* Clear all of the statistics registers (clear on read).  It is
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
	 * important that we do this after we have tried to establish link
	 * because the symbol error count will increment wildly if there
	 * is no link.
	 */
	e1000_clear_hw_cntrs_82571(hw);

	return ret_val;
}

/**
 *  e1000_initialize_hw_bits_82571 - Initialize hardware-dependent bits
 *  @hw: pointer to the HW structure
 *
 *  Initializes required hardware-dependent bits needed for normal operation.
 **/
static void e1000_initialize_hw_bits_82571(struct e1000_hw *hw)
{
	u32 reg;

	/* Transmit Descriptor Control 0 */
1170
	reg = er32(TXDCTL(0));
1171
	reg |= (1 << 22);
1172
	ew32(TXDCTL(0), reg);
1173 1174

	/* Transmit Descriptor Control 1 */
1175
	reg = er32(TXDCTL(1));
1176
	reg |= (1 << 22);
1177
	ew32(TXDCTL(1), reg);
1178 1179

	/* Transmit Arbitration Control 0 */
1180
	reg = er32(TARC(0));
B
Bruce Allan 已提交
1181
	reg &= ~(0xF << 27);	/* 30:27 */
1182 1183 1184 1185 1186
	switch (hw->mac.type) {
	case e1000_82571:
	case e1000_82572:
		reg |= (1 << 23) | (1 << 24) | (1 << 25) | (1 << 26);
		break;
1187 1188 1189 1190
	case e1000_82574:
	case e1000_82583:
		reg |= (1 << 26);
		break;
1191 1192 1193
	default:
		break;
	}
1194
	ew32(TARC(0), reg);
1195 1196

	/* Transmit Arbitration Control 1 */
1197
	reg = er32(TARC(1));
1198 1199 1200 1201 1202 1203 1204 1205 1206
	switch (hw->mac.type) {
	case e1000_82571:
	case e1000_82572:
		reg &= ~((1 << 29) | (1 << 30));
		reg |= (1 << 22) | (1 << 24) | (1 << 25) | (1 << 26);
		if (er32(TCTL) & E1000_TCTL_MULR)
			reg &= ~(1 << 28);
		else
			reg |= (1 << 28);
1207
		ew32(TARC(1), reg);
1208 1209 1210 1211 1212 1213
		break;
	default:
		break;
	}

	/* Device Control */
1214 1215 1216 1217
	switch (hw->mac.type) {
	case e1000_82573:
	case e1000_82574:
	case e1000_82583:
1218 1219 1220
		reg = er32(CTRL);
		reg &= ~(1 << 29);
		ew32(CTRL, reg);
1221 1222 1223
		break;
	default:
		break;
1224 1225 1226
	}

	/* Extended Device Control */
1227 1228 1229 1230
	switch (hw->mac.type) {
	case e1000_82573:
	case e1000_82574:
	case e1000_82583:
1231 1232 1233 1234
		reg = er32(CTRL_EXT);
		reg &= ~(1 << 23);
		reg |= (1 << 22);
		ew32(CTRL_EXT, reg);
1235 1236 1237
		break;
	default:
		break;
1238
	}
1239

1240 1241 1242 1243 1244
	if (hw->mac.type == e1000_82571) {
		reg = er32(PBA_ECC);
		reg |= E1000_PBA_ECC_CORR_EN;
		ew32(PBA_ECC, reg);
	}
1245

B
Bruce Allan 已提交
1246
	/* Workaround for hardware errata.
1247 1248
	 * Ensure that DMA Dynamic Clock gating is disabled on 82571 and 82572
	 */
1249 1250 1251 1252 1253
	if ((hw->mac.type == e1000_82571) || (hw->mac.type == e1000_82572)) {
		reg = er32(CTRL_EXT);
		reg &= ~E1000_CTRL_EXT_DMA_DYN_CLK_EN;
		ew32(CTRL_EXT, reg);
	}
1254

B
Bruce Allan 已提交
1255
	/* Disable IPv6 extension header parsing because some malformed
1256 1257 1258 1259 1260 1261 1262 1263
	 * IPv6 headers can hang the Rx.
	 */
	if (hw->mac.type <= e1000_82573) {
		reg = er32(RFCTL);
		reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
		ew32(RFCTL, reg);
	}

J
Jesse Brandeburg 已提交
1264
	/* PCI-Ex Control Registers */
1265 1266 1267
	switch (hw->mac.type) {
	case e1000_82574:
	case e1000_82583:
1268 1269 1270
		reg = er32(GCR);
		reg |= (1 << 22);
		ew32(GCR, reg);
J
Jesse Brandeburg 已提交
1271

B
Bruce Allan 已提交
1272
		/* Workaround for hardware errata.
1273 1274 1275
		 * apply workaround for hardware errata documented in errata
		 * docs Fixes issue where some error prone or unreliable PCIe
		 * completions are occurring, particularly with ASPM enabled.
1276
		 * Without fix, issue can cause Tx timeouts.
1277
		 */
J
Jesse Brandeburg 已提交
1278 1279 1280
		reg = er32(GCR2);
		reg |= 1;
		ew32(GCR2, reg);
1281 1282 1283
		break;
	default:
		break;
1284
	}
1285 1286 1287
}

/**
1288
 *  e1000_clear_vfta_82571 - Clear VLAN filter table
1289 1290 1291 1292 1293
 *  @hw: pointer to the HW structure
 *
 *  Clears the register array which contains the VLAN filter table by
 *  setting all the values to 0.
 **/
1294
static void e1000_clear_vfta_82571(struct e1000_hw *hw)
1295 1296 1297 1298 1299 1300
{
	u32 offset;
	u32 vfta_value = 0;
	u32 vfta_offset = 0;
	u32 vfta_bit_in_reg = 0;

1301 1302 1303 1304
	switch (hw->mac.type) {
	case e1000_82573:
	case e1000_82574:
	case e1000_82583:
1305
		if (hw->mng_cookie.vlan_id != 0) {
B
Bruce Allan 已提交
1306
			/* The VFTA is a 4096b bit-field, each identifying
1307 1308 1309 1310 1311 1312 1313
			 * a single VLAN ID.  The following operations
			 * determine which 32b entry (i.e. offset) into the
			 * array we want to set the VLAN ID (i.e. bit) of
			 * the manageability unit.
			 */
			vfta_offset = (hw->mng_cookie.vlan_id >>
				       E1000_VFTA_ENTRY_SHIFT) &
1314 1315 1316 1317
			    E1000_VFTA_ENTRY_MASK;
			vfta_bit_in_reg =
			    1 << (hw->mng_cookie.vlan_id &
				  E1000_VFTA_ENTRY_BIT_SHIFT_MASK);
1318
		}
1319 1320 1321
		break;
	default:
		break;
1322 1323
	}
	for (offset = 0; offset < E1000_VLAN_FILTER_TBL_SIZE; offset++) {
B
Bruce Allan 已提交
1324
		/* If the offset we want to clear is the same offset of the
1325 1326 1327 1328 1329 1330 1331 1332 1333
		 * manageability VLAN ID, then clear all bits except that of
		 * the manageability unit.
		 */
		vfta_value = (offset == vfta_offset) ? vfta_bit_in_reg : 0;
		E1000_WRITE_REG_ARRAY(hw, E1000_VFTA, offset, vfta_value);
		e1e_flush();
	}
}

1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
/**
 *  e1000_check_mng_mode_82574 - Check manageability is enabled
 *  @hw: pointer to the HW structure
 *
 *  Reads the NVM Initialization Control Word 2 and returns true
 *  (>0) if any manageability is enabled, else false (0).
 **/
static bool e1000_check_mng_mode_82574(struct e1000_hw *hw)
{
	u16 data;

	e1000_read_nvm(hw, NVM_INIT_CONTROL2_REG, 1, &data);
	return (data & E1000_NVM_INIT_CTRL2_MNGM) != 0;
}

/**
 *  e1000_led_on_82574 - Turn LED on
 *  @hw: pointer to the HW structure
 *
 *  Turn LED on.
 **/
static s32 e1000_led_on_82574(struct e1000_hw *hw)
{
	u32 ctrl;
	u32 i;

	ctrl = hw->mac.ledctl_mode2;
	if (!(E1000_STATUS_LU & er32(STATUS))) {
B
Bruce Allan 已提交
1362
		/* If no link, then turn LED on by setting the invert bit
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
		 * for each LED that's "on" (0x0E) in ledctl_mode2.
		 */
		for (i = 0; i < 4; i++)
			if (((hw->mac.ledctl_mode2 >> (i * 8)) & 0xFF) ==
			    E1000_LEDCTL_MODE_LED_ON)
				ctrl |= (E1000_LEDCTL_LED0_IVRT << (i * 8));
	}
	ew32(LEDCTL, ctrl);

	return 0;
}

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
/**
 *  e1000_check_phy_82574 - check 82574 phy hung state
 *  @hw: pointer to the HW structure
 *
 *  Returns whether phy is hung or not
 **/
bool e1000_check_phy_82574(struct e1000_hw *hw)
{
	u16 status_1kbt = 0;
	u16 receive_errors = 0;
1385
	s32 ret_val;
1386

B
Bruce Allan 已提交
1387
	/* Read PHY Receive Error counter first, if its is max - all F's then
1388 1389 1390 1391
	 * read the Base1000T status register If both are max then PHY is hung.
	 */
	ret_val = e1e_rphy(hw, E1000_RECEIVE_ERROR_COUNTER, &receive_errors);
	if (ret_val)
1392
		return false;
B
Bruce Allan 已提交
1393
	if (receive_errors == E1000_RECEIVE_ERROR_MAX) {
1394 1395
		ret_val = e1e_rphy(hw, E1000_BASE1000T_STATUS, &status_1kbt);
		if (ret_val)
1396
			return false;
1397 1398
		if ((status_1kbt & E1000_IDLE_ERROR_COUNT_MASK) ==
		    E1000_IDLE_ERROR_COUNT_MASK)
1399
			return true;
1400
	}
1401 1402

	return false;
1403 1404
}

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
/**
 *  e1000_setup_link_82571 - Setup flow control and link settings
 *  @hw: pointer to the HW structure
 *
 *  Determines which flow control settings to use, then configures flow
 *  control.  Calls the appropriate media-specific link configuration
 *  function.  Assuming the adapter has a valid link partner, a valid link
 *  should be established.  Assumes the hardware has previously been reset
 *  and the transmitter and receiver are not enabled.
 **/
static s32 e1000_setup_link_82571(struct e1000_hw *hw)
{
B
Bruce Allan 已提交
1417
	/* 82573 does not have a word in the NVM to determine
1418 1419 1420
	 * the default flow control setting, so we explicitly
	 * set it to full.
	 */
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
	switch (hw->mac.type) {
	case e1000_82573:
	case e1000_82574:
	case e1000_82583:
		if (hw->fc.requested_mode == e1000_fc_default)
			hw->fc.requested_mode = e1000_fc_full;
		break;
	default:
		break;
	}
1431

1432
	return e1000e_setup_link_generic(hw);
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
}

/**
 *  e1000_setup_copper_link_82571 - Configure copper link settings
 *  @hw: pointer to the HW structure
 *
 *  Configures the link for auto-neg or forced speed and duplex.  Then we check
 *  for link, once link is established calls to configure collision distance
 *  and flow control are called.
 **/
static s32 e1000_setup_copper_link_82571(struct e1000_hw *hw)
{
	u32 ctrl;
	s32 ret_val;

	ctrl = er32(CTRL);
	ctrl |= E1000_CTRL_SLU;
	ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
	ew32(CTRL, ctrl);

	switch (hw->phy.type) {
	case e1000_phy_m88:
1455
	case e1000_phy_bm:
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
		ret_val = e1000e_copper_link_setup_m88(hw);
		break;
	case e1000_phy_igp_2:
		ret_val = e1000e_copper_link_setup_igp(hw);
		break;
	default:
		return -E1000_ERR_PHY;
		break;
	}

	if (ret_val)
		return ret_val;

1469
	return e1000e_setup_copper_link(hw);
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
}

/**
 *  e1000_setup_fiber_serdes_link_82571 - Setup link for fiber/serdes
 *  @hw: pointer to the HW structure
 *
 *  Configures collision distance and flow control for fiber and serdes links.
 *  Upon successful setup, poll for link.
 **/
static s32 e1000_setup_fiber_serdes_link_82571(struct e1000_hw *hw)
{
	switch (hw->mac.type) {
	case e1000_82571:
	case e1000_82572:
B
Bruce Allan 已提交
1484
		/* If SerDes loopback mode is entered, there is no form
1485 1486
		 * of reset to take the adapter out of that mode.  So we
		 * have to explicitly take the adapter out of loopback
1487
		 * mode.  This prevents drivers from twiddling their thumbs
1488 1489
		 * if another tool failed to take it out of loopback mode.
		 */
1490
		ew32(SCTL, E1000_SCTL_DISABLE_SERDES_LOOPBACK);
1491 1492 1493 1494 1495 1496 1497 1498
		break;
	default:
		break;
	}

	return e1000e_setup_fiber_serdes_link(hw);
}

1499 1500 1501 1502
/**
 *  e1000_check_for_serdes_link_82571 - Check for link (Serdes)
 *  @hw: pointer to the HW structure
 *
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
 *  Reports the link state as up or down.
 *
 *  If autonegotiation is supported by the link partner, the link state is
 *  determined by the result of autonegotiation. This is the most likely case.
 *  If autonegotiation is not supported by the link partner, and the link
 *  has a valid signal, force the link up.
 *
 *  The link state is represented internally here by 4 states:
 *
 *  1) down
 *  2) autoneg_progress
D
Daniel Mack 已提交
1514
 *  3) autoneg_complete (the link successfully autonegotiated)
1515 1516
 *  4) forced_up (the link has been forced up, it did not autonegotiate)
 *
1517
 **/
1518
static s32 e1000_check_for_serdes_link_82571(struct e1000_hw *hw)
1519 1520 1521 1522 1523
{
	struct e1000_mac_info *mac = &hw->mac;
	u32 rxcw;
	u32 ctrl;
	u32 status;
1524 1525
	u32 txcw;
	u32 i;
1526 1527 1528 1529
	s32 ret_val = 0;

	ctrl = er32(CTRL);
	status = er32(STATUS);
1530
	er32(RXCW);
1531
	/* SYNCH bit and IV bit are sticky */
1532
	usleep_range(10, 20);
1533
	rxcw = er32(RXCW);
1534 1535 1536 1537 1538 1539

	if ((rxcw & E1000_RXCW_SYNCH) && !(rxcw & E1000_RXCW_IV)) {
		/* Receiver is synchronized with no invalid bits.  */
		switch (mac->serdes_link_state) {
		case e1000_serdes_link_autoneg_complete:
			if (!(status & E1000_STATUS_LU)) {
B
Bruce Allan 已提交
1540
				/* We have lost link, retry autoneg before
1541 1542 1543 1544
				 * reporting link failure
				 */
				mac->serdes_link_state =
				    e1000_serdes_link_autoneg_progress;
1545
				mac->serdes_has_link = false;
1546
				e_dbg("AN_UP     -> AN_PROG\n");
1547 1548
			} else {
				mac->serdes_has_link = true;
1549
			}
1550
			break;
1551 1552

		case e1000_serdes_link_forced_up:
B
Bruce Allan 已提交
1553
			/* If we are receiving /C/ ordered sets, re-enable
1554 1555 1556 1557
			 * auto-negotiation in the TXCW register and disable
			 * forced link in the Device Control register in an
			 * attempt to auto-negotiate with our link partner.
			 */
1558
			if (rxcw & E1000_RXCW_C) {
1559 1560
				/* Enable autoneg, and unforce link up */
				ew32(TXCW, mac->txcw);
1561
				ew32(CTRL, (ctrl & ~E1000_CTRL_SLU));
1562 1563
				mac->serdes_link_state =
				    e1000_serdes_link_autoneg_progress;
1564
				mac->serdes_has_link = false;
1565
				e_dbg("FORCED_UP -> AN_PROG\n");
1566 1567
			} else {
				mac->serdes_has_link = true;
1568 1569 1570 1571
			}
			break;

		case e1000_serdes_link_autoneg_progress:
1572
			if (rxcw & E1000_RXCW_C) {
B
Bruce Allan 已提交
1573
				/* We received /C/ ordered sets, meaning the
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
				 * link partner has autonegotiated, and we can
				 * trust the Link Up (LU) status bit.
				 */
				if (status & E1000_STATUS_LU) {
					mac->serdes_link_state =
					    e1000_serdes_link_autoneg_complete;
					e_dbg("AN_PROG   -> AN_UP\n");
					mac->serdes_has_link = true;
				} else {
					/* Autoneg completed, but failed. */
					mac->serdes_link_state =
					    e1000_serdes_link_down;
					e_dbg("AN_PROG   -> DOWN\n");
				}
1588
			} else {
B
Bruce Allan 已提交
1589
				/* The link partner did not autoneg.
1590 1591
				 * Force link up and full duplex, and change
				 * state to forced.
1592
				 */
1593
				ew32(TXCW, (mac->txcw & ~E1000_TXCW_ANE));
1594 1595 1596 1597
				ctrl |= (E1000_CTRL_SLU | E1000_CTRL_FD);
				ew32(CTRL, ctrl);

				/* Configure Flow Control after link up. */
1598
				ret_val = e1000e_config_fc_after_link_up(hw);
1599
				if (ret_val) {
1600
					e_dbg("Error config flow control\n");
1601 1602 1603 1604
					break;
				}
				mac->serdes_link_state =
				    e1000_serdes_link_forced_up;
1605
				mac->serdes_has_link = true;
1606
				e_dbg("AN_PROG   -> FORCED_UP\n");
1607 1608 1609 1610 1611
			}
			break;

		case e1000_serdes_link_down:
		default:
B
Bruce Allan 已提交
1612
			/* The link was down but the receiver has now gained
1613
			 * valid sync, so lets see if we can bring the link
1614 1615
			 * up.
			 */
1616
			ew32(TXCW, mac->txcw);
1617
			ew32(CTRL, (ctrl & ~E1000_CTRL_SLU));
1618 1619
			mac->serdes_link_state =
			    e1000_serdes_link_autoneg_progress;
1620
			mac->serdes_has_link = false;
1621
			e_dbg("DOWN      -> AN_PROG\n");
1622 1623 1624 1625 1626 1627
			break;
		}
	} else {
		if (!(rxcw & E1000_RXCW_SYNCH)) {
			mac->serdes_has_link = false;
			mac->serdes_link_state = e1000_serdes_link_down;
1628
			e_dbg("ANYSTATE  -> DOWN\n");
1629
		} else {
B
Bruce Allan 已提交
1630
			/* Check several times, if SYNCH bit and CONFIG
1631 1632
			 * bit both are consistently 1 then simply ignore
			 * the IV bit and restart Autoneg
1633
			 */
1634
			for (i = 0; i < AN_RETRY_COUNT; i++) {
1635
				usleep_range(10, 20);
1636
				rxcw = er32(RXCW);
1637 1638 1639 1640 1641
				if ((rxcw & E1000_RXCW_SYNCH) &&
				    (rxcw & E1000_RXCW_C))
					continue;

				if (rxcw & E1000_RXCW_IV) {
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
					mac->serdes_has_link = false;
					mac->serdes_link_state =
					    e1000_serdes_link_down;
					e_dbg("ANYSTATE  -> DOWN\n");
					break;
				}
			}

			if (i == AN_RETRY_COUNT) {
				txcw = er32(TXCW);
				txcw |= E1000_TXCW_ANE;
				ew32(TXCW, txcw);
				mac->serdes_link_state =
				    e1000_serdes_link_autoneg_progress;
1656
				mac->serdes_has_link = false;
1657
				e_dbg("ANYSTATE  -> AN_PROG\n");
1658 1659 1660 1661 1662 1663 1664
			}
		}
	}

	return ret_val;
}

1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
/**
 *  e1000_valid_led_default_82571 - Verify a valid default LED config
 *  @hw: pointer to the HW structure
 *  @data: pointer to the NVM (EEPROM)
 *
 *  Read the EEPROM for the current default LED configuration.  If the
 *  LED configuration is not valid, set to a valid LED configuration.
 **/
static s32 e1000_valid_led_default_82571(struct e1000_hw *hw, u16 *data)
{
	s32 ret_val;

	ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
	if (ret_val) {
1679
		e_dbg("NVM Read Error\n");
1680 1681 1682
		return ret_val;
	}

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	switch (hw->mac.type) {
	case e1000_82573:
	case e1000_82574:
	case e1000_82583:
		if (*data == ID_LED_RESERVED_F746)
			*data = ID_LED_DEFAULT_82573;
		break;
	default:
		if (*data == ID_LED_RESERVED_0000 ||
		    *data == ID_LED_RESERVED_FFFF)
			*data = ID_LED_DEFAULT;
		break;
	}
1696 1697 1698 1699 1700 1701 1702 1703

	return 0;
}

/**
 *  e1000e_get_laa_state_82571 - Get locally administered address state
 *  @hw: pointer to the HW structure
 *
1704
 *  Retrieve and return the current locally administered address state.
1705 1706 1707 1708
 **/
bool e1000e_get_laa_state_82571(struct e1000_hw *hw)
{
	if (hw->mac.type != e1000_82571)
1709
		return false;
1710 1711 1712 1713 1714 1715 1716 1717 1718

	return hw->dev_spec.e82571.laa_is_present;
}

/**
 *  e1000e_set_laa_state_82571 - Set locally administered address state
 *  @hw: pointer to the HW structure
 *  @state: enable/disable locally administered address
 *
B
Bruce Allan 已提交
1719
 *  Enable/Disable the current locally administered address state.
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
 **/
void e1000e_set_laa_state_82571(struct e1000_hw *hw, bool state)
{
	if (hw->mac.type != e1000_82571)
		return;

	hw->dev_spec.e82571.laa_is_present = state;

	/* If workaround is activated... */
	if (state)
B
Bruce Allan 已提交
1730
		/* Hold a copy of the LAA in RAR[14] This is done so that
1731 1732 1733 1734 1735
		 * between the time RAR[0] gets clobbered and the time it
		 * gets fixed, the actual LAA is in one of the RARs and no
		 * incoming packets directed to this port are dropped.
		 * Eventually the LAA will be in RAR[0] and RAR[14].
		 */
1736 1737
		hw->mac.ops.rar_set(hw, hw->mac.addr,
				    hw->mac.rar_entry_count - 1);
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
}

/**
 *  e1000_fix_nvm_checksum_82571 - Fix EEPROM checksum
 *  @hw: pointer to the HW structure
 *
 *  Verifies that the EEPROM has completed the update.  After updating the
 *  EEPROM, we need to check bit 15 in work 0x23 for the checksum fix.  If
 *  the checksum fix is not implemented, we need to set the bit and update
 *  the checksum.  Otherwise, if bit 15 is set and the checksum is incorrect,
 *  we need to return bad checksum.
 **/
static s32 e1000_fix_nvm_checksum_82571(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	s32 ret_val;
	u16 data;

	if (nvm->type != e1000_nvm_flash_hw)
		return 0;

B
Bruce Allan 已提交
1759
	/* Check bit 4 of word 10h.  If it is 0, firmware is done updating
1760 1761 1762 1763 1764 1765 1766
	 * 10h-12h.  Checksum may need to be fixed.
	 */
	ret_val = e1000_read_nvm(hw, 0x10, 1, &data);
	if (ret_val)
		return ret_val;

	if (!(data & 0x10)) {
B
Bruce Allan 已提交
1767
		/* Read 0x23 and check bit 15.  This bit is a 1
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
		 * when the checksum has already been fixed.  If
		 * the checksum is still wrong and this bit is a
		 * 1, we need to return bad checksum.  Otherwise,
		 * we need to set this bit to a 1 and update the
		 * checksum.
		 */
		ret_val = e1000_read_nvm(hw, 0x23, 1, &data);
		if (ret_val)
			return ret_val;

		if (!(data & 0x8000)) {
			data |= 0x8000;
			ret_val = e1000_write_nvm(hw, 0x23, 1, &data);
			if (ret_val)
				return ret_val;
			ret_val = e1000e_update_nvm_checksum(hw);
1784 1785
			if (ret_val)
				return ret_val;
1786 1787 1788 1789 1790 1791
		}
	}

	return 0;
}

1792 1793 1794 1795 1796 1797
/**
 *  e1000_read_mac_addr_82571 - Read device MAC address
 *  @hw: pointer to the HW structure
 **/
static s32 e1000_read_mac_addr_82571(struct e1000_hw *hw)
{
1798
	if (hw->mac.type == e1000_82571) {
1799
		s32 ret_val;
1800

B
Bruce Allan 已提交
1801
		/* If there's an alternate MAC address place it in RAR0
1802 1803 1804 1805 1806
		 * so that it will override the Si installed default perm
		 * address.
		 */
		ret_val = e1000_check_alt_mac_addr_generic(hw);
		if (ret_val)
1807
			return ret_val;
1808
	}
1809

1810
	return e1000_read_mac_addr_generic(hw);
1811 1812
}

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
/**
 * e1000_power_down_phy_copper_82571 - Remove link during PHY power down
 * @hw: pointer to the HW structure
 *
 * In the case of a PHY power down to save power, or to turn off link during a
 * driver unload, or wake on lan is not enabled, remove the link.
 **/
static void e1000_power_down_phy_copper_82571(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	struct e1000_mac_info *mac = &hw->mac;

1825
	if (!phy->ops.check_reset_block)
1826 1827 1828 1829 1830 1831 1832
		return;

	/* If the management interface is not enabled, then power down */
	if (!(mac->ops.check_mng_mode(hw) || phy->ops.check_reset_block(hw)))
		e1000_power_down_phy_copper(hw);
}

1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
/**
 *  e1000_clear_hw_cntrs_82571 - Clear device specific hardware counters
 *  @hw: pointer to the HW structure
 *
 *  Clears the hardware counters by reading the counter registers.
 **/
static void e1000_clear_hw_cntrs_82571(struct e1000_hw *hw)
{
	e1000e_clear_hw_cntrs_base(hw);

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
	er32(PRC64);
	er32(PRC127);
	er32(PRC255);
	er32(PRC511);
	er32(PRC1023);
	er32(PRC1522);
	er32(PTC64);
	er32(PTC127);
	er32(PTC255);
	er32(PTC511);
	er32(PTC1023);
	er32(PTC1522);

	er32(ALGNERRC);
	er32(RXERRC);
	er32(TNCRS);
	er32(CEXTERR);
	er32(TSCTC);
	er32(TSCTFC);

	er32(MGTPRC);
	er32(MGTPDC);
	er32(MGTPTC);

	er32(IAC);
	er32(ICRXOC);

	er32(ICRXPTC);
	er32(ICRXATC);
	er32(ICTXPTC);
	er32(ICTXATC);
	er32(ICTXQEC);
	er32(ICTXQMTC);
	er32(ICRXDMTC);
1877 1878
}

J
Jeff Kirsher 已提交
1879
static const struct e1000_mac_operations e82571_mac_ops = {
1880
	/* .check_mng_mode: mac type dependent */
1881
	/* .check_for_link: media type dependent */
1882
	.id_led_init		= e1000e_id_led_init_generic,
1883 1884 1885
	.cleanup_led		= e1000e_cleanup_led_generic,
	.clear_hw_cntrs		= e1000_clear_hw_cntrs_82571,
	.get_bus_info		= e1000e_get_bus_info_pcie,
1886
	.set_lan_id		= e1000_set_lan_id_multi_port_pcie,
1887
	/* .get_link_up_info: media type dependent */
1888
	/* .led_on: mac type dependent */
1889
	.led_off		= e1000e_led_off_generic,
1890
	.update_mc_addr_list	= e1000e_update_mc_addr_list_generic,
1891 1892
	.write_vfta		= e1000_write_vfta_generic,
	.clear_vfta		= e1000_clear_vfta_82571,
1893 1894 1895 1896
	.reset_hw		= e1000_reset_hw_82571,
	.init_hw		= e1000_init_hw_82571,
	.setup_link		= e1000_setup_link_82571,
	/* .setup_physical_interface: media type dependent */
1897
	.setup_led		= e1000e_setup_led_generic,
1898
	.config_collision_dist	= e1000e_config_collision_dist_generic,
1899
	.read_mac_addr		= e1000_read_mac_addr_82571,
1900
	.rar_set		= e1000e_rar_set_generic,
1901 1902
};

J
Jeff Kirsher 已提交
1903
static const struct e1000_phy_operations e82_phy_ops_igp = {
1904
	.acquire		= e1000_get_hw_semaphore_82571,
1905
	.check_polarity		= e1000_check_polarity_igp,
1906
	.check_reset_block	= e1000e_check_reset_block_generic,
1907
	.commit			= NULL,
1908 1909 1910
	.force_speed_duplex	= e1000e_phy_force_speed_duplex_igp,
	.get_cfg_done		= e1000_get_cfg_done_82571,
	.get_cable_length	= e1000e_get_cable_length_igp_2,
1911 1912 1913 1914
	.get_info		= e1000e_get_phy_info_igp,
	.read_reg		= e1000e_read_phy_reg_igp,
	.release		= e1000_put_hw_semaphore_82571,
	.reset			= e1000e_phy_hw_reset_generic,
1915 1916
	.set_d0_lplu_state	= e1000_set_d0_lplu_state_82571,
	.set_d3_lplu_state	= e1000e_set_d3_lplu_state,
1917
	.write_reg		= e1000e_write_phy_reg_igp,
1918
	.cfg_on_link_up		= NULL,
1919 1920
};

J
Jeff Kirsher 已提交
1921
static const struct e1000_phy_operations e82_phy_ops_m88 = {
1922
	.acquire		= e1000_get_hw_semaphore_82571,
1923
	.check_polarity		= e1000_check_polarity_m88,
1924
	.check_reset_block	= e1000e_check_reset_block_generic,
1925
	.commit			= e1000e_phy_sw_reset,
1926
	.force_speed_duplex	= e1000e_phy_force_speed_duplex_m88,
1927
	.get_cfg_done		= e1000e_get_cfg_done_generic,
1928
	.get_cable_length	= e1000e_get_cable_length_m88,
1929 1930 1931 1932
	.get_info		= e1000e_get_phy_info_m88,
	.read_reg		= e1000e_read_phy_reg_m88,
	.release		= e1000_put_hw_semaphore_82571,
	.reset			= e1000e_phy_hw_reset_generic,
1933 1934
	.set_d0_lplu_state	= e1000_set_d0_lplu_state_82571,
	.set_d3_lplu_state	= e1000e_set_d3_lplu_state,
1935
	.write_reg		= e1000e_write_phy_reg_m88,
1936
	.cfg_on_link_up		= NULL,
1937 1938
};

J
Jeff Kirsher 已提交
1939
static const struct e1000_phy_operations e82_phy_ops_bm = {
1940
	.acquire		= e1000_get_hw_semaphore_82571,
1941
	.check_polarity		= e1000_check_polarity_m88,
1942
	.check_reset_block	= e1000e_check_reset_block_generic,
1943
	.commit			= e1000e_phy_sw_reset,
1944
	.force_speed_duplex	= e1000e_phy_force_speed_duplex_m88,
1945
	.get_cfg_done		= e1000e_get_cfg_done_generic,
1946
	.get_cable_length	= e1000e_get_cable_length_m88,
1947 1948 1949 1950
	.get_info		= e1000e_get_phy_info_m88,
	.read_reg		= e1000e_read_phy_reg_bm2,
	.release		= e1000_put_hw_semaphore_82571,
	.reset			= e1000e_phy_hw_reset_generic,
1951 1952
	.set_d0_lplu_state	= e1000_set_d0_lplu_state_82571,
	.set_d3_lplu_state	= e1000e_set_d3_lplu_state,
1953
	.write_reg		= e1000e_write_phy_reg_bm2,
1954
	.cfg_on_link_up		= NULL,
1955 1956
};

J
Jeff Kirsher 已提交
1957
static const struct e1000_nvm_operations e82571_nvm_ops = {
1958 1959 1960
	.acquire		= e1000_acquire_nvm_82571,
	.read			= e1000e_read_nvm_eerd,
	.release		= e1000_release_nvm_82571,
1961
	.reload			= e1000e_reload_nvm_generic,
1962
	.update			= e1000_update_nvm_checksum_82571,
1963
	.valid_led_default	= e1000_valid_led_default_82571,
1964 1965
	.validate		= e1000_validate_nvm_checksum_82571,
	.write			= e1000_write_nvm_82571,
1966 1967
};

J
Jeff Kirsher 已提交
1968
const struct e1000_info e1000_82571_info = {
1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
	.mac			= e1000_82571,
	.flags			= FLAG_HAS_HW_VLAN_FILTER
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_HAS_WOL
				  | FLAG_APME_IN_CTRL3
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_SMART_POWER_DOWN
				  | FLAG_RESET_OVERWRITES_LAA /* errata */
				  | FLAG_TARC_SPEED_MODE_BIT /* errata */
				  | FLAG_APME_CHECK_PORT_B,
1979 1980
	.flags2			= FLAG2_DISABLE_ASPM_L1 /* errata 13 */
				  | FLAG2_DMA_BURST,
1981
	.pba			= 38,
1982
	.max_hw_frame_size	= DEFAULT_JUMBO,
J
Jeff Kirsher 已提交
1983
	.get_variants		= e1000_get_variants_82571,
1984 1985 1986 1987 1988
	.mac_ops		= &e82571_mac_ops,
	.phy_ops		= &e82_phy_ops_igp,
	.nvm_ops		= &e82571_nvm_ops,
};

J
Jeff Kirsher 已提交
1989
const struct e1000_info e1000_82572_info = {
1990 1991 1992 1993 1994 1995 1996
	.mac			= e1000_82572,
	.flags			= FLAG_HAS_HW_VLAN_FILTER
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_HAS_WOL
				  | FLAG_APME_IN_CTRL3
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_TARC_SPEED_MODE_BIT, /* errata */
1997 1998
	.flags2			= FLAG2_DISABLE_ASPM_L1 /* errata 13 */
				  | FLAG2_DMA_BURST,
1999
	.pba			= 38,
2000
	.max_hw_frame_size	= DEFAULT_JUMBO,
J
Jeff Kirsher 已提交
2001
	.get_variants		= e1000_get_variants_82571,
2002 2003 2004 2005 2006
	.mac_ops		= &e82571_mac_ops,
	.phy_ops		= &e82_phy_ops_igp,
	.nvm_ops		= &e82571_nvm_ops,
};

J
Jeff Kirsher 已提交
2007
const struct e1000_info e1000_82573_info = {
2008 2009 2010 2011 2012 2013 2014
	.mac			= e1000_82573,
	.flags			= FLAG_HAS_HW_VLAN_FILTER
				  | FLAG_HAS_WOL
				  | FLAG_APME_IN_CTRL3
				  | FLAG_HAS_SMART_POWER_DOWN
				  | FLAG_HAS_AMT
				  | FLAG_HAS_SWSM_ON_LOAD,
2015 2016
	.flags2			= FLAG2_DISABLE_ASPM_L1
				  | FLAG2_DISABLE_ASPM_L0S,
2017
	.pba			= 20,
2018
	.max_hw_frame_size	= ETH_FRAME_LEN + ETH_FCS_LEN,
J
Jeff Kirsher 已提交
2019
	.get_variants		= e1000_get_variants_82571,
2020 2021
	.mac_ops		= &e82571_mac_ops,
	.phy_ops		= &e82_phy_ops_m88,
2022
	.nvm_ops		= &e82571_nvm_ops,
2023 2024
};

J
Jeff Kirsher 已提交
2025
const struct e1000_info e1000_82574_info = {
2026 2027 2028 2029 2030
	.mac			= e1000_82574,
	.flags			= FLAG_HAS_HW_VLAN_FILTER
				  | FLAG_HAS_MSIX
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_HAS_WOL
2031
				  | FLAG_HAS_HW_TIMESTAMP
2032 2033 2034 2035
				  | FLAG_APME_IN_CTRL3
				  | FLAG_HAS_SMART_POWER_DOWN
				  | FLAG_HAS_AMT
				  | FLAG_HAS_CTRLEXT_ON_LOAD,
C
Chris Boot 已提交
2036
	.flags2			 = FLAG2_CHECK_PHY_HANG
2037
				  | FLAG2_DISABLE_ASPM_L0S
C
Chris Boot 已提交
2038
				  | FLAG2_DISABLE_ASPM_L1
2039 2040
				  | FLAG2_NO_DISABLE_RX
				  | FLAG2_DMA_BURST,
2041
	.pba			= 32,
2042
	.max_hw_frame_size	= DEFAULT_JUMBO,
2043 2044 2045 2046 2047 2048
	.get_variants		= e1000_get_variants_82571,
	.mac_ops		= &e82571_mac_ops,
	.phy_ops		= &e82_phy_ops_bm,
	.nvm_ops		= &e82571_nvm_ops,
};

J
Jeff Kirsher 已提交
2049
const struct e1000_info e1000_82583_info = {
2050 2051 2052
	.mac			= e1000_82583,
	.flags			= FLAG_HAS_HW_VLAN_FILTER
				  | FLAG_HAS_WOL
2053
				  | FLAG_HAS_HW_TIMESTAMP
2054 2055 2056
				  | FLAG_APME_IN_CTRL3
				  | FLAG_HAS_SMART_POWER_DOWN
				  | FLAG_HAS_AMT
2057
				  | FLAG_HAS_JUMBO_FRAMES
2058
				  | FLAG_HAS_CTRLEXT_ON_LOAD,
2059 2060
	.flags2			= FLAG2_DISABLE_ASPM_L0S
				  | FLAG2_NO_DISABLE_RX,
2061
	.pba			= 32,
2062
	.max_hw_frame_size	= DEFAULT_JUMBO,
2063 2064 2065 2066 2067
	.get_variants		= e1000_get_variants_82571,
	.mac_ops		= &e82571_mac_ops,
	.phy_ops		= &e82_phy_ops_bm,
	.nvm_ops		= &e82571_nvm_ops,
};