paravirt.h 22.4 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
H
H. Peter Anvin 已提交
2 3
#ifndef _ASM_X86_PARAVIRT_H
#define _ASM_X86_PARAVIRT_H
4 5
/* Various instructions on x86 need to be replaced for
 * para-virtualization: those hooks are defined here. */
6 7

#ifdef CONFIG_PARAVIRT
8
#include <asm/pgtable_types.h>
9
#include <asm/asm.h>
10
#include <asm/nospec-branch.h>
11

12
#include <asm/paravirt_types.h>
13

14
#ifndef __ASSEMBLY__
15
#include <linux/bug.h>
16
#include <linux/types.h>
17
#include <linux/cpumask.h>
18
#include <asm/frame.h>
19

20
static inline void load_sp0(unsigned long sp0)
21
{
22
	PVOP_VCALL1(cpu.load_sp0, sp0);
23 24 25 26 27 28
}

/* The paravirtualized CPUID instruction. */
static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
			   unsigned int *ecx, unsigned int *edx)
{
29
	PVOP_VCALL4(cpu.cpuid, eax, ebx, ecx, edx);
30 31 32 33 34
}

/*
 * These special macros can be used to get or set a debugging register
 */
35 36
static inline unsigned long paravirt_get_debugreg(int reg)
{
37
	return PVOP_CALL1(unsigned long, cpu.get_debugreg, reg);
38 39 40 41
}
#define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
static inline void set_debugreg(unsigned long val, int reg)
{
42
	PVOP_VCALL2(cpu.set_debugreg, reg, val);
43
}
44

45 46
static inline unsigned long read_cr0(void)
{
47
	return PVOP_CALL0(unsigned long, cpu.read_cr0);
48
}
49

50 51
static inline void write_cr0(unsigned long x)
{
52
	PVOP_VCALL1(cpu.write_cr0, x);
53 54 55 56
}

static inline unsigned long read_cr2(void)
{
57
	return PVOP_CALL0(unsigned long, mmu.read_cr2);
58 59 60 61
}

static inline void write_cr2(unsigned long x)
{
62
	PVOP_VCALL1(mmu.write_cr2, x);
63 64
}

65
static inline unsigned long __read_cr3(void)
66
{
67
	return PVOP_CALL0(unsigned long, mmu.read_cr3);
68
}
69

70 71
static inline void write_cr3(unsigned long x)
{
72
	PVOP_VCALL1(mmu.write_cr3, x);
73
}
74

75
static inline void __write_cr4(unsigned long x)
76
{
77
	PVOP_VCALL1(cpu.write_cr4, x);
78
}
79

80
#ifdef CONFIG_X86_64
81 82
static inline unsigned long read_cr8(void)
{
83
	return PVOP_CALL0(unsigned long, cpu.read_cr8);
84 85 86 87
}

static inline void write_cr8(unsigned long x)
{
88
	PVOP_VCALL1(cpu.write_cr8, x);
89
}
90
#endif
91

D
David Howells 已提交
92
static inline void arch_safe_halt(void)
93
{
94
	PVOP_VCALL0(irq.safe_halt);
95 96 97 98
}

static inline void halt(void)
{
99
	PVOP_VCALL0(irq.halt);
100 101 102 103
}

static inline void wbinvd(void)
{
104
	PVOP_VCALL0(cpu.wbinvd);
105 106
}

107
#define get_kernel_rpl()  (pv_info.kernel_rpl)
108

109 110
static inline u64 paravirt_read_msr(unsigned msr)
{
111
	return PVOP_CALL1(u64, cpu.read_msr, msr);
112 113 114 115 116
}

static inline void paravirt_write_msr(unsigned msr,
				      unsigned low, unsigned high)
{
117
	PVOP_VCALL3(cpu.write_msr, msr, low, high);
118 119
}

120
static inline u64 paravirt_read_msr_safe(unsigned msr, int *err)
121
{
122
	return PVOP_CALL2(u64, cpu.read_msr_safe, msr, err);
123
}
124

125 126
static inline int paravirt_write_msr_safe(unsigned msr,
					  unsigned low, unsigned high)
127
{
128
	return PVOP_CALL3(int, cpu.write_msr_safe, msr, low, high);
129 130
}

131 132
#define rdmsr(msr, val1, val2)			\
do {						\
133
	u64 _l = paravirt_read_msr(msr);	\
134 135
	val1 = (u32)_l;				\
	val2 = _l >> 32;			\
136
} while (0)
137

138 139
#define wrmsr(msr, val1, val2)			\
do {						\
140
	paravirt_write_msr(msr, val1, val2);	\
141
} while (0)
142

143 144
#define rdmsrl(msr, val)			\
do {						\
145
	val = paravirt_read_msr(msr);		\
146
} while (0)
147

148 149 150 151 152
static inline void wrmsrl(unsigned msr, u64 val)
{
	wrmsr(msr, (u32)val, (u32)(val>>32));
}

153
#define wrmsr_safe(msr, a, b)	paravirt_write_msr_safe(msr, a, b)
154 155

/* rdmsr with exception handling */
156 157 158 159 160 161 162
#define rdmsr_safe(msr, a, b)				\
({							\
	int _err;					\
	u64 _l = paravirt_read_msr_safe(msr, &_err);	\
	(*a) = (u32)_l;					\
	(*b) = _l >> 32;				\
	_err;						\
163
})
164

A
Andi Kleen 已提交
165 166 167 168
static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
{
	int err;

169
	*p = paravirt_read_msr_safe(msr, &err);
A
Andi Kleen 已提交
170 171
	return err;
}
172

173 174
static inline unsigned long long paravirt_sched_clock(void)
{
175
	return PVOP_CALL0(unsigned long long, time.sched_clock);
176
}
177

178 179 180
struct static_key;
extern struct static_key paravirt_steal_enabled;
extern struct static_key paravirt_steal_rq_enabled;
181 182 183

static inline u64 paravirt_steal_clock(int cpu)
{
184
	return PVOP_CALL1(u64, time.steal_clock, cpu);
185 186
}

187 188
static inline unsigned long long paravirt_read_pmc(int counter)
{
189
	return PVOP_CALL1(u64, cpu.read_pmc, counter);
190
}
191

192 193
#define rdpmc(counter, low, high)		\
do {						\
194 195 196
	u64 _l = paravirt_read_pmc(counter);	\
	low = (u32)_l;				\
	high = _l >> 32;			\
197
} while (0)
198

A
Andi Kleen 已提交
199 200
#define rdpmcl(counter, val) ((val) = paravirt_read_pmc(counter))

201 202
static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
{
203
	PVOP_VCALL2(cpu.alloc_ldt, ldt, entries);
204 205 206 207
}

static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
{
208
	PVOP_VCALL2(cpu.free_ldt, ldt, entries);
209 210
}

211 212
static inline void load_TR_desc(void)
{
213
	PVOP_VCALL0(cpu.load_tr_desc);
214
}
215
static inline void load_gdt(const struct desc_ptr *dtr)
216
{
217
	PVOP_VCALL1(cpu.load_gdt, dtr);
218
}
219
static inline void load_idt(const struct desc_ptr *dtr)
220
{
221
	PVOP_VCALL1(cpu.load_idt, dtr);
222 223 224
}
static inline void set_ldt(const void *addr, unsigned entries)
{
225
	PVOP_VCALL2(cpu.set_ldt, addr, entries);
226 227 228
}
static inline unsigned long paravirt_store_tr(void)
{
229
	return PVOP_CALL0(unsigned long, cpu.store_tr);
230 231 232 233
}
#define store_tr(tr)	((tr) = paravirt_store_tr())
static inline void load_TLS(struct thread_struct *t, unsigned cpu)
{
234
	PVOP_VCALL2(cpu.load_tls, t, cpu);
235
}
236

237 238 239
#ifdef CONFIG_X86_64
static inline void load_gs_index(unsigned int gs)
{
240
	PVOP_VCALL1(cpu.load_gs_index, gs);
241 242 243
}
#endif

244 245
static inline void write_ldt_entry(struct desc_struct *dt, int entry,
				   const void *desc)
246
{
247
	PVOP_VCALL3(cpu.write_ldt_entry, dt, entry, desc);
248
}
249 250 251

static inline void write_gdt_entry(struct desc_struct *dt, int entry,
				   void *desc, int type)
252
{
253
	PVOP_VCALL4(cpu.write_gdt_entry, dt, entry, desc, type);
254
}
255

256
static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
257
{
258
	PVOP_VCALL3(cpu.write_idt_entry, dt, entry, g);
259 260 261
}
static inline void set_iopl_mask(unsigned mask)
{
262
	PVOP_VCALL1(cpu.set_iopl_mask, mask);
263
}
264

265
/* The paravirtualized I/O functions */
266 267
static inline void slow_down_io(void)
{
268
	pv_ops.cpu.io_delay();
269
#ifdef REALLY_SLOW_IO
270 271 272
	pv_ops.cpu.io_delay();
	pv_ops.cpu.io_delay();
	pv_ops.cpu.io_delay();
273 274 275
#endif
}

276 277 278
static inline void paravirt_activate_mm(struct mm_struct *prev,
					struct mm_struct *next)
{
279
	PVOP_VCALL2(mmu.activate_mm, prev, next);
280 281
}

282 283
static inline void paravirt_arch_dup_mmap(struct mm_struct *oldmm,
					  struct mm_struct *mm)
284
{
285
	PVOP_VCALL2(mmu.dup_mmap, oldmm, mm);
286 287
}

288
static inline void paravirt_arch_exit_mmap(struct mm_struct *mm)
289
{
290
	PVOP_VCALL1(mmu.exit_mmap, mm);
291 292
}

293 294
static inline void __flush_tlb(void)
{
295
	PVOP_VCALL0(mmu.flush_tlb_user);
296 297 298
}
static inline void __flush_tlb_global(void)
{
299
	PVOP_VCALL0(mmu.flush_tlb_kernel);
300
}
301
static inline void __flush_tlb_one_user(unsigned long addr)
302
{
303
	PVOP_VCALL1(mmu.flush_tlb_one_user, addr);
304
}
305

306
static inline void flush_tlb_others(const struct cpumask *cpumask,
307
				    const struct flush_tlb_info *info)
308
{
309
	PVOP_VCALL2(mmu.flush_tlb_others, cpumask, info);
310 311
}

312 313
static inline void paravirt_tlb_remove_table(struct mmu_gather *tlb, void *table)
{
314
	PVOP_VCALL2(mmu.tlb_remove_table, tlb, table);
315 316
}

317 318
static inline int paravirt_pgd_alloc(struct mm_struct *mm)
{
319
	return PVOP_CALL1(int, mmu.pgd_alloc, mm);
320 321 322 323
}

static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
{
324
	PVOP_VCALL2(mmu.pgd_free, mm, pgd);
325 326
}

327
static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
328
{
329
	PVOP_VCALL2(mmu.alloc_pte, mm, pfn);
330
}
331
static inline void paravirt_release_pte(unsigned long pfn)
332
{
333
	PVOP_VCALL1(mmu.release_pte, pfn);
334
}
335

336
static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
337
{
338
	PVOP_VCALL2(mmu.alloc_pmd, mm, pfn);
339
}
340

341
static inline void paravirt_release_pmd(unsigned long pfn)
342
{
343
	PVOP_VCALL1(mmu.release_pmd, pfn);
344 345
}

346
static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
347
{
348
	PVOP_VCALL2(mmu.alloc_pud, mm, pfn);
349
}
350
static inline void paravirt_release_pud(unsigned long pfn)
351
{
352
	PVOP_VCALL1(mmu.release_pud, pfn);
353 354
}

355 356
static inline void paravirt_alloc_p4d(struct mm_struct *mm, unsigned long pfn)
{
357
	PVOP_VCALL2(mmu.alloc_p4d, mm, pfn);
358 359 360 361
}

static inline void paravirt_release_p4d(unsigned long pfn)
{
362
	PVOP_VCALL1(mmu.release_p4d, pfn);
363 364
}

365
static inline pte_t __pte(pteval_t val)
366
{
367 368 369
	pteval_t ret;

	if (sizeof(pteval_t) > sizeof(long))
370
		ret = PVOP_CALLEE2(pteval_t, mmu.make_pte, val, (u64)val >> 32);
371
	else
372
		ret = PVOP_CALLEE1(pteval_t, mmu.make_pte, val);
373

374
	return (pte_t) { .pte = ret };
375 376
}

377 378 379 380 381
static inline pteval_t pte_val(pte_t pte)
{
	pteval_t ret;

	if (sizeof(pteval_t) > sizeof(long))
382
		ret = PVOP_CALLEE2(pteval_t, mmu.pte_val,
383
				   pte.pte, (u64)pte.pte >> 32);
384
	else
385
		ret = PVOP_CALLEE1(pteval_t, mmu.pte_val, pte.pte);
386 387 388 389

	return ret;
}

390
static inline pgd_t __pgd(pgdval_t val)
391
{
392 393 394
	pgdval_t ret;

	if (sizeof(pgdval_t) > sizeof(long))
395
		ret = PVOP_CALLEE2(pgdval_t, mmu.make_pgd, val, (u64)val >> 32);
396
	else
397
		ret = PVOP_CALLEE1(pgdval_t, mmu.make_pgd, val);
398 399 400 401 402 403 404 405 406

	return (pgd_t) { ret };
}

static inline pgdval_t pgd_val(pgd_t pgd)
{
	pgdval_t ret;

	if (sizeof(pgdval_t) > sizeof(long))
407
		ret =  PVOP_CALLEE2(pgdval_t, mmu.pgd_val,
408
				    pgd.pgd, (u64)pgd.pgd >> 32);
409
	else
410
		ret =  PVOP_CALLEE1(pgdval_t, mmu.pgd_val, pgd.pgd);
411 412

	return ret;
413 414
}

415 416 417 418 419 420
#define  __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
					   pte_t *ptep)
{
	pteval_t ret;

421
	ret = PVOP_CALL3(pteval_t, mmu.ptep_modify_prot_start, mm, addr, ptep);
422 423 424 425 426 427 428 429 430

	return (pte_t) { .pte = ret };
}

static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
					   pte_t *ptep, pte_t pte)
{
	if (sizeof(pteval_t) > sizeof(long))
		/* 5 arg words */
431
		pv_ops.mmu.ptep_modify_prot_commit(mm, addr, ptep, pte);
432
	else
433
		PVOP_VCALL4(mmu.ptep_modify_prot_commit,
434 435 436
			    mm, addr, ptep, pte.pte);
}

437 438 439
static inline void set_pte(pte_t *ptep, pte_t pte)
{
	if (sizeof(pteval_t) > sizeof(long))
440
		PVOP_VCALL3(mmu.set_pte, ptep, pte.pte, (u64)pte.pte >> 32);
441
	else
442
		PVOP_VCALL2(mmu.set_pte, ptep, pte.pte);
443 444 445 446 447 448 449
}

static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
			      pte_t *ptep, pte_t pte)
{
	if (sizeof(pteval_t) > sizeof(long))
		/* 5 arg words */
450
		pv_ops.mmu.set_pte_at(mm, addr, ptep, pte);
451
	else
452
		PVOP_VCALL4(mmu.set_pte_at, mm, addr, ptep, pte.pte);
453 454
}

455 456 457 458 459
static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
{
	pmdval_t val = native_pmd_val(pmd);

	if (sizeof(pmdval_t) > sizeof(long))
460
		PVOP_VCALL3(mmu.set_pmd, pmdp, val, (u64)val >> 32);
461
	else
462
		PVOP_VCALL2(mmu.set_pmd, pmdp, val);
463 464
}

465
#if CONFIG_PGTABLE_LEVELS >= 3
466 467 468 469 470
static inline pmd_t __pmd(pmdval_t val)
{
	pmdval_t ret;

	if (sizeof(pmdval_t) > sizeof(long))
471
		ret = PVOP_CALLEE2(pmdval_t, mmu.make_pmd, val, (u64)val >> 32);
472
	else
473
		ret = PVOP_CALLEE1(pmdval_t, mmu.make_pmd, val);
474 475 476 477 478 479 480 481 482

	return (pmd_t) { ret };
}

static inline pmdval_t pmd_val(pmd_t pmd)
{
	pmdval_t ret;

	if (sizeof(pmdval_t) > sizeof(long))
483
		ret =  PVOP_CALLEE2(pmdval_t, mmu.pmd_val,
484
				    pmd.pmd, (u64)pmd.pmd >> 32);
485
	else
486
		ret =  PVOP_CALLEE1(pmdval_t, mmu.pmd_val, pmd.pmd);
487 488 489 490 491 492 493 494 495

	return ret;
}

static inline void set_pud(pud_t *pudp, pud_t pud)
{
	pudval_t val = native_pud_val(pud);

	if (sizeof(pudval_t) > sizeof(long))
496
		PVOP_VCALL3(mmu.set_pud, pudp, val, (u64)val >> 32);
497
	else
498
		PVOP_VCALL2(mmu.set_pud, pudp, val);
499
}
500
#if CONFIG_PGTABLE_LEVELS >= 4
501 502 503 504 505
static inline pud_t __pud(pudval_t val)
{
	pudval_t ret;

	if (sizeof(pudval_t) > sizeof(long))
506
		ret = PVOP_CALLEE2(pudval_t, mmu.make_pud, val, (u64)val >> 32);
507
	else
508
		ret = PVOP_CALLEE1(pudval_t, mmu.make_pud, val);
509 510 511 512 513 514 515 516 517

	return (pud_t) { ret };
}

static inline pudval_t pud_val(pud_t pud)
{
	pudval_t ret;

	if (sizeof(pudval_t) > sizeof(long))
518
		ret =  PVOP_CALLEE2(pudval_t, mmu.pud_val,
519
				    pud.pud, (u64)pud.pud >> 32);
520
	else
521
		ret =  PVOP_CALLEE1(pudval_t, mmu.pud_val, pud.pud);
522 523 524 525

	return ret;
}

526 527 528 529 530 531 532 533 534 535
static inline void pud_clear(pud_t *pudp)
{
	set_pud(pudp, __pud(0));
}

static inline void set_p4d(p4d_t *p4dp, p4d_t p4d)
{
	p4dval_t val = native_p4d_val(p4d);

	if (sizeof(p4dval_t) > sizeof(long))
536
		PVOP_VCALL3(mmu.set_p4d, p4dp, val, (u64)val >> 32);
537
	else
538
		PVOP_VCALL2(mmu.set_p4d, p4dp, val);
539 540
}

541 542 543
#if CONFIG_PGTABLE_LEVELS >= 5

static inline p4d_t __p4d(p4dval_t val)
544
{
545
	p4dval_t ret = PVOP_CALLEE1(p4dval_t, mmu.make_p4d, val);
546

547 548
	return (p4d_t) { ret };
}
549

550 551
static inline p4dval_t p4d_val(p4d_t p4d)
{
552
	return PVOP_CALLEE1(p4dval_t, mmu.p4d_val, p4d.p4d);
553
}
554

555
static inline void __set_pgd(pgd_t *pgdp, pgd_t pgd)
556
{
557
	PVOP_VCALL2(mmu.set_pgd, pgdp, native_pgd_val(pgd));
558 559
}

560
#define set_pgd(pgdp, pgdval) do {					\
561
	if (pgtable_l5_enabled())						\
562 563 564 565 566 567
		__set_pgd(pgdp, pgdval);				\
	else								\
		set_p4d((p4d_t *)(pgdp), (p4d_t) { (pgdval).pgd });	\
} while (0)

#define pgd_clear(pgdp) do {						\
568
	if (pgtable_l5_enabled())						\
569 570
		set_pgd(pgdp, __pgd(0));				\
} while (0)
571

572
#endif  /* CONFIG_PGTABLE_LEVELS == 5 */
573

574 575 576 577 578
static inline void p4d_clear(p4d_t *p4dp)
{
	set_p4d(p4dp, __p4d(0));
}

579
#endif	/* CONFIG_PGTABLE_LEVELS == 4 */
580

581
#endif	/* CONFIG_PGTABLE_LEVELS >= 3 */
582

583 584 585 586 587
#ifdef CONFIG_X86_PAE
/* Special-case pte-setting operations for PAE, which can't update a
   64-bit pte atomically */
static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
{
588
	PVOP_VCALL3(mmu.set_pte_atomic, ptep, pte.pte, pte.pte >> 32);
589 590 591 592 593
}

static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
			     pte_t *ptep)
{
594
	PVOP_VCALL3(mmu.pte_clear, mm, addr, ptep);
595
}
596 597 598

static inline void pmd_clear(pmd_t *pmdp)
{
599
	PVOP_VCALL1(mmu.pmd_clear, pmdp);
600
}
601 602 603 604 605 606 607 608 609 610 611
#else  /* !CONFIG_X86_PAE */
static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
{
	set_pte(ptep, pte);
}

static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
			     pte_t *ptep)
{
	set_pte_at(mm, addr, ptep, __pte(0));
}
612 613 614 615 616

static inline void pmd_clear(pmd_t *pmdp)
{
	set_pmd(pmdp, __pmd(0));
}
617 618
#endif	/* CONFIG_X86_PAE */

619
#define  __HAVE_ARCH_START_CONTEXT_SWITCH
620
static inline void arch_start_context_switch(struct task_struct *prev)
621
{
622
	PVOP_VCALL1(cpu.start_context_switch, prev);
623 624
}

625
static inline void arch_end_context_switch(struct task_struct *next)
626
{
627
	PVOP_VCALL1(cpu.end_context_switch, next);
628 629
}

630
#define  __HAVE_ARCH_ENTER_LAZY_MMU_MODE
631 632
static inline void arch_enter_lazy_mmu_mode(void)
{
633
	PVOP_VCALL0(mmu.lazy_mode.enter);
634 635 636 637
}

static inline void arch_leave_lazy_mmu_mode(void)
{
638
	PVOP_VCALL0(mmu.lazy_mode.leave);
639 640
}

641 642
static inline void arch_flush_lazy_mmu_mode(void)
{
643
	PVOP_VCALL0(mmu.lazy_mode.flush);
644
}
645

646
static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
647
				phys_addr_t phys, pgprot_t flags)
648
{
649
	pv_ops.mmu.set_fixmap(idx, phys, flags);
650 651
}

652
#if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
653

654 655 656
static __always_inline void pv_queued_spin_lock_slowpath(struct qspinlock *lock,
							u32 val)
{
657
	PVOP_VCALL2(lock.queued_spin_lock_slowpath, lock, val);
658 659 660 661
}

static __always_inline void pv_queued_spin_unlock(struct qspinlock *lock)
{
662
	PVOP_VCALLEE1(lock.queued_spin_unlock, lock);
663 664 665 666
}

static __always_inline void pv_wait(u8 *ptr, u8 val)
{
667
	PVOP_VCALL2(lock.wait, ptr, val);
668 669 670 671
}

static __always_inline void pv_kick(int cpu)
{
672
	PVOP_VCALL1(lock.kick, cpu);
673 674
}

675
static __always_inline bool pv_vcpu_is_preempted(long cpu)
676
{
677
	return PVOP_CALLEE1(bool, lock.vcpu_is_preempted, cpu);
678 679
}

680 681 682
void __raw_callee_save___native_queued_spin_unlock(struct qspinlock *lock);
bool __raw_callee_save___native_vcpu_is_preempted(long cpu);

683
#endif /* SMP && PARAVIRT_SPINLOCKS */
684

685
#ifdef CONFIG_X86_32
686 687 688 689
#define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
#define PV_RESTORE_REGS "popl %edx; popl %ecx;"

/* save and restore all caller-save registers, except return value */
690 691
#define PV_SAVE_ALL_CALLER_REGS		"pushl %ecx;"
#define PV_RESTORE_ALL_CALLER_REGS	"popl  %ecx;"
692

693 694 695 696
#define PV_FLAGS_ARG "0"
#define PV_EXTRA_CLOBBERS
#define PV_VEXTRA_CLOBBERS
#else
697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
/* save and restore all caller-save registers, except return value */
#define PV_SAVE_ALL_CALLER_REGS						\
	"push %rcx;"							\
	"push %rdx;"							\
	"push %rsi;"							\
	"push %rdi;"							\
	"push %r8;"							\
	"push %r9;"							\
	"push %r10;"							\
	"push %r11;"
#define PV_RESTORE_ALL_CALLER_REGS					\
	"pop %r11;"							\
	"pop %r10;"							\
	"pop %r9;"							\
	"pop %r8;"							\
	"pop %rdi;"							\
	"pop %rsi;"							\
	"pop %rdx;"							\
	"pop %rcx;"

717 718 719 720
/* We save some registers, but all of them, that's too much. We clobber all
 * caller saved registers but the argument parameter */
#define PV_SAVE_REGS "pushq %%rdi;"
#define PV_RESTORE_REGS "popq %%rdi;"
721 722
#define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
#define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
723 724 725
#define PV_FLAGS_ARG "D"
#endif

726 727 728 729 730 731 732 733 734 735 736 737
/*
 * Generate a thunk around a function which saves all caller-save
 * registers except for the return value.  This allows C functions to
 * be called from assembler code where fewer than normal registers are
 * available.  It may also help code generation around calls from C
 * code if the common case doesn't use many registers.
 *
 * When a callee is wrapped in a thunk, the caller can assume that all
 * arg regs and all scratch registers are preserved across the
 * call. The return value in rax/eax will not be saved, even for void
 * functions.
 */
738
#define PV_THUNK_NAME(func) "__raw_callee_save_" #func
739 740 741 742
#define PV_CALLEE_SAVE_REGS_THUNK(func)					\
	extern typeof(func) __raw_callee_save_##func;			\
									\
	asm(".pushsection .text;"					\
743 744 745 746
	    ".globl " PV_THUNK_NAME(func) ";"				\
	    ".type " PV_THUNK_NAME(func) ", @function;"			\
	    PV_THUNK_NAME(func) ":"					\
	    FRAME_BEGIN							\
747 748 749
	    PV_SAVE_ALL_CALLER_REGS					\
	    "call " #func ";"						\
	    PV_RESTORE_ALL_CALLER_REGS					\
750
	    FRAME_END							\
751 752 753 754 755 756 757 758 759 760 761
	    "ret;"							\
	    ".popsection")

/* Get a reference to a callee-save function */
#define PV_CALLEE_SAVE(func)						\
	((struct paravirt_callee_save) { __raw_callee_save_##func })

/* Promise that "func" already uses the right calling convention */
#define __PV_IS_CALLEE_SAVE(func)			\
	((struct paravirt_callee_save) { func })

762
static inline notrace unsigned long arch_local_save_flags(void)
763
{
764
	return PVOP_CALLEE0(unsigned long, irq.save_fl);
765 766
}

767
static inline notrace void arch_local_irq_restore(unsigned long f)
768
{
769
	PVOP_VCALLEE1(irq.restore_fl, f);
770 771
}

772
static inline notrace void arch_local_irq_disable(void)
773
{
774
	PVOP_VCALLEE0(irq.irq_disable);
775 776
}

777
static inline notrace void arch_local_irq_enable(void)
778
{
779
	PVOP_VCALLEE0(irq.irq_enable);
780 781
}

782
static inline notrace unsigned long arch_local_irq_save(void)
783 784 785
{
	unsigned long f;

D
David Howells 已提交
786 787
	f = arch_local_save_flags();
	arch_local_irq_disable();
788 789 790
	return f;
}

791

792
/* Make sure as little as possible of this mess escapes. */
793
#undef PARAVIRT_CALL
794 795
#undef __PVOP_CALL
#undef __PVOP_VCALL
796 797 798 799 800 801 802 803 804 805
#undef PVOP_VCALL0
#undef PVOP_CALL0
#undef PVOP_VCALL1
#undef PVOP_CALL1
#undef PVOP_VCALL2
#undef PVOP_CALL2
#undef PVOP_VCALL3
#undef PVOP_CALL3
#undef PVOP_VCALL4
#undef PVOP_CALL4
806

807 808
extern void default_banner(void);

809 810
#else  /* __ASSEMBLY__ */

811
#define _PVSITE(ptype, ops, word, algn)		\
812 813 814 815
771:;						\
	ops;					\
772:;						\
	.pushsection .parainstructions,"a";	\
816 817
	 .align	algn;				\
	 word 771b;				\
818 819 820 821
	 .byte ptype;				\
	 .byte 772b-771b;			\
	.popsection

822

823
#define COND_PUSH(set, mask, reg)			\
824
	.if ((~(set)) & mask); push %reg; .endif
825
#define COND_POP(set, mask, reg)			\
826
	.if ((~(set)) & mask); pop %reg; .endif
827

828
#ifdef CONFIG_X86_64
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850

#define PV_SAVE_REGS(set)			\
	COND_PUSH(set, CLBR_RAX, rax);		\
	COND_PUSH(set, CLBR_RCX, rcx);		\
	COND_PUSH(set, CLBR_RDX, rdx);		\
	COND_PUSH(set, CLBR_RSI, rsi);		\
	COND_PUSH(set, CLBR_RDI, rdi);		\
	COND_PUSH(set, CLBR_R8, r8);		\
	COND_PUSH(set, CLBR_R9, r9);		\
	COND_PUSH(set, CLBR_R10, r10);		\
	COND_PUSH(set, CLBR_R11, r11)
#define PV_RESTORE_REGS(set)			\
	COND_POP(set, CLBR_R11, r11);		\
	COND_POP(set, CLBR_R10, r10);		\
	COND_POP(set, CLBR_R9, r9);		\
	COND_POP(set, CLBR_R8, r8);		\
	COND_POP(set, CLBR_RDI, rdi);		\
	COND_POP(set, CLBR_RSI, rsi);		\
	COND_POP(set, CLBR_RDX, rdx);		\
	COND_POP(set, CLBR_RCX, rcx);		\
	COND_POP(set, CLBR_RAX, rax)

851
#define PARA_PATCH(off)		((off) / 8)
852
#define PARA_SITE(ptype, ops)	_PVSITE(ptype, ops, .quad, 8)
853
#define PARA_INDIRECT(addr)	*addr(%rip)
854
#else
855 856 857 858 859 860 861 862 863 864 865
#define PV_SAVE_REGS(set)			\
	COND_PUSH(set, CLBR_EAX, eax);		\
	COND_PUSH(set, CLBR_EDI, edi);		\
	COND_PUSH(set, CLBR_ECX, ecx);		\
	COND_PUSH(set, CLBR_EDX, edx)
#define PV_RESTORE_REGS(set)			\
	COND_POP(set, CLBR_EDX, edx);		\
	COND_POP(set, CLBR_ECX, ecx);		\
	COND_POP(set, CLBR_EDI, edi);		\
	COND_POP(set, CLBR_EAX, eax)

866
#define PARA_PATCH(off)		((off) / 4)
867
#define PARA_SITE(ptype, ops)	_PVSITE(ptype, ops, .long, 4)
868
#define PARA_INDIRECT(addr)	*%cs:addr
869 870
#endif

871
#define INTERRUPT_RETURN						\
872
	PARA_SITE(PARA_PATCH(PV_CPU_iret),				\
873
		  ANNOTATE_RETPOLINE_SAFE;				\
874
		  jmp PARA_INDIRECT(pv_ops+PV_CPU_iret);)
875 876

#define DISABLE_INTERRUPTS(clobbers)					\
877
	PARA_SITE(PARA_PATCH(PV_IRQ_irq_disable),			\
878
		  PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE);		\
879
		  ANNOTATE_RETPOLINE_SAFE;				\
880
		  call PARA_INDIRECT(pv_ops+PV_IRQ_irq_disable);	\
881
		  PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
882 883

#define ENABLE_INTERRUPTS(clobbers)					\
884
	PARA_SITE(PARA_PATCH(PV_IRQ_irq_enable),			\
885
		  PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE);		\
886
		  ANNOTATE_RETPOLINE_SAFE;				\
887
		  call PARA_INDIRECT(pv_ops+PV_IRQ_irq_enable);		\
888
		  PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
889

890
#ifdef CONFIG_X86_64
891 892 893 894 895 896
/*
 * If swapgs is used while the userspace stack is still current,
 * there's no way to call a pvop.  The PV replacement *must* be
 * inlined, or the swapgs instruction must be trapped and emulated.
 */
#define SWAPGS_UNSAFE_STACK						\
897
	PARA_SITE(PARA_PATCH(PV_CPU_swapgs), swapgs)
898

899 900 901 902 903 904
/*
 * Note: swapgs is very special, and in practise is either going to be
 * implemented with a single "swapgs" instruction or something very
 * special.  Either way, we don't need to save any registers for
 * it.
 */
905
#define SWAPGS								\
906
	PARA_SITE(PARA_PATCH(PV_CPU_swapgs),				\
907
		  ANNOTATE_RETPOLINE_SAFE;				\
908
		  call PARA_INDIRECT(pv_ops+PV_CPU_swapgs);		\
909 910
		 )

911
#define GET_CR2_INTO_RAX				\
912
	ANNOTATE_RETPOLINE_SAFE;				\
913
	call PARA_INDIRECT(pv_ops+PV_MMU_read_cr2);
914

915
#define USERGS_SYSRET64							\
916
	PARA_SITE(PARA_PATCH(PV_CPU_usergs_sysret64),			\
917
		  ANNOTATE_RETPOLINE_SAFE;				\
918
		  jmp PARA_INDIRECT(pv_ops+PV_CPU_usergs_sysret64);)
919 920 921

#ifdef CONFIG_DEBUG_ENTRY
#define SAVE_FLAGS(clobbers)                                        \
922
	PARA_SITE(PARA_PATCH(PV_IRQ_save_fl),			    \
923
		  PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE);        \
924
		  ANNOTATE_RETPOLINE_SAFE;			    \
925
		  call PARA_INDIRECT(pv_ops+PV_IRQ_save_fl);	    \
926 927 928
		  PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
#endif

929
#endif	/* CONFIG_X86_32 */
930

931
#endif /* __ASSEMBLY__ */
932 933
#else  /* CONFIG_PARAVIRT */
# define default_banner x86_init_noop
934 935 936 937 938 939 940 941 942 943
#ifndef __ASSEMBLY__
static inline void paravirt_arch_dup_mmap(struct mm_struct *oldmm,
					  struct mm_struct *mm)
{
}

static inline void paravirt_arch_exit_mmap(struct mm_struct *mm)
{
}
#endif /* __ASSEMBLY__ */
944
#endif /* !CONFIG_PARAVIRT */
H
H. Peter Anvin 已提交
945
#endif /* _ASM_X86_PARAVIRT_H */