pm34xx.c 30.3 KB
Newer Older
1 2 3 4 5 6 7
/*
 * OMAP3 Power Management Routines
 *
 * Copyright (C) 2006-2008 Nokia Corporation
 * Tony Lindgren <tony@atomide.com>
 * Jouni Hogander
 *
8 9 10
 * Copyright (C) 2007 Texas Instruments, Inc.
 * Rajendra Nayak <rnayak@ti.com>
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * Copyright (C) 2005 Texas Instruments, Inc.
 * Richard Woodruff <r-woodruff2@ti.com>
 *
 * Based on pm.c for omap1
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/pm.h>
#include <linux/suspend.h>
#include <linux/interrupt.h>
#include <linux/module.h>
#include <linux/list.h>
#include <linux/err.h>
#include <linux/gpio.h>
28
#include <linux/clk.h>
29
#include <linux/delay.h>
30
#include <linux/slab.h>
31
#include <linux/console.h>
32

33
#include <plat/sram.h>
34
#include "clockdomain.h"
35
#include "powerdomain.h"
36
#include <plat/serial.h>
R
Rajendra Nayak 已提交
37
#include <plat/sdrc.h>
38 39
#include <plat/prcm.h>
#include <plat/gpmc.h>
40
#include <plat/dma.h>
41

42 43
#include <asm/tlbflush.h>

44
#include "cm2xxx_3xxx.h"
45 46 47
#include "cm-regbits-34xx.h"
#include "prm-regbits-34xx.h"

48
#include "prm2xxx_3xxx.h"
49
#include "pm.h"
50
#include "sdrc.h"
51
#include "control.h"
52

53 54 55 56 57 58 59 60 61 62 63 64 65
#ifdef CONFIG_SUSPEND
static suspend_state_t suspend_state = PM_SUSPEND_ON;
static inline bool is_suspending(void)
{
	return (suspend_state != PM_SUSPEND_ON);
}
#else
static inline bool is_suspending(void)
{
	return false;
}
#endif

66
/* Scratchpad offsets */
67 68 69
#define OMAP343X_TABLE_ADDRESS_OFFSET	   0xc4
#define OMAP343X_TABLE_VALUE_OFFSET	   0xc0
#define OMAP343X_CONTROL_REG_VALUE_OFFSET  0xc8
70

71 72 73
/* pm34xx errata defined in pm.h */
u16 pm34xx_errata;

74 75 76
struct power_state {
	struct powerdomain *pwrdm;
	u32 next_state;
77
#ifdef CONFIG_SUSPEND
78
	u32 saved_state;
79
#endif
80 81 82 83 84 85 86
	struct list_head node;
};

static LIST_HEAD(pwrst_list);

static void (*_omap_sram_idle)(u32 *addr, int save_state);

87 88
static int (*_omap_save_secure_sram)(u32 *addr);

89 90
static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
static struct powerdomain *core_pwrdm, *per_pwrdm;
91
static struct powerdomain *cam_pwrdm;
92

93 94 95 96 97 98 99 100 101 102
static inline void omap3_per_save_context(void)
{
	omap_gpio_save_context();
}

static inline void omap3_per_restore_context(void)
{
	omap_gpio_restore_context();
}

103 104 105 106 107
static void omap3_enable_io_chain(void)
{
	int timeout = 0;

	if (omap_rev() >= OMAP3430_REV_ES3_1) {
108
		omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
109
				     PM_WKEN);
110
		/* Do a readback to assure write has been done */
111
		omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
112

113
		while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
114
			 OMAP3430_ST_IO_CHAIN_MASK)) {
115 116 117 118 119 120
			timeout++;
			if (timeout > 1000) {
				printk(KERN_ERR "Wake up daisy chain "
				       "activation failed.\n");
				return;
			}
121
			omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
122
					     WKUP_MOD, PM_WKEN);
123 124 125 126 127 128 129
		}
	}
}

static void omap3_disable_io_chain(void)
{
	if (omap_rev() >= OMAP3430_REV_ES3_1)
130
		omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
131
				       PM_WKEN);
132 133
}

134 135
static void omap3_core_save_context(void)
{
136
	omap3_ctrl_save_padconf();
137 138 139

	/*
	 * Force write last pad into memory, as this can fail in some
140
	 * cases according to errata 1.157, 1.185
141 142 143 144
	 */
	omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
		OMAP343X_CONTROL_MEM_WKUP + 0x2a0);

145 146 147 148 149 150
	/* Save the Interrupt controller context */
	omap_intc_save_context();
	/* Save the GPMC context */
	omap3_gpmc_save_context();
	/* Save the system control module context, padconf already save above*/
	omap3_control_save_context();
151
	omap_dma_global_context_save();
152 153 154 155 156 157 158 159 160 161
}

static void omap3_core_restore_context(void)
{
	/* Restore the control module context, padconf restored by h/w */
	omap3_control_restore_context();
	/* Restore the GPMC context */
	omap3_gpmc_restore_context();
	/* Restore the interrupt controller context */
	omap_intc_restore_context();
162
	omap_dma_global_context_restore();
163 164
}

165 166 167 168 169 170
/*
 * FIXME: This function should be called before entering off-mode after
 * OMAP3 secure services have been accessed. Currently it is only called
 * once during boot sequence, but this works as we are not using secure
 * services.
 */
171
static void omap3_save_secure_ram_context(void)
172 173
{
	u32 ret;
174
	int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
175 176 177 178 179 180 181 182 183 184

	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		/*
		 * MPU next state must be set to POWER_ON temporarily,
		 * otherwise the WFI executed inside the ROM code
		 * will hang the system.
		 */
		pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
		ret = _omap_save_secure_sram((u32 *)
				__pa(omap3_secure_ram_storage));
185
		pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
186 187 188 189 190 191 192 193 194 195
		/* Following is for error tracking, it should not happen */
		if (ret) {
			printk(KERN_ERR "save_secure_sram() returns %08x\n",
				ret);
			while (1)
				;
		}
	}
}

196 197 198 199 200 201 202 203 204 205
/*
 * PRCM Interrupt Handler Helper Function
 *
 * The purpose of this function is to clear any wake-up events latched
 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
 * may occur whilst attempting to clear a PM_WKST_x register and thus
 * set another bit in this register. A while loop is used to ensure
 * that any peripheral wake-up events occurring while attempting to
 * clear the PM_WKST_x are detected and cleared.
 */
206
static int prcm_clear_mod_irqs(s16 module, u8 regs)
207
{
208
	u32 wkst, fclk, iclk, clken;
209 210 211
	u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
	u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
	u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
212 213
	u16 grpsel_off = (regs == 3) ?
		OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
214
	int c = 0;
215

216 217
	wkst = omap2_prm_read_mod_reg(module, wkst_off);
	wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
218
	if (wkst) {
219 220
		iclk = omap2_cm_read_mod_reg(module, iclk_off);
		fclk = omap2_cm_read_mod_reg(module, fclk_off);
221
		while (wkst) {
222
			clken = wkst;
223
			omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
224 225 226 227 228 229
			/*
			 * For USBHOST, we don't know whether HOST1 or
			 * HOST2 woke us up, so enable both f-clocks
			 */
			if (module == OMAP3430ES2_USBHOST_MOD)
				clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
230 231 232
			omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
			omap2_prm_write_mod_reg(wkst, module, wkst_off);
			wkst = omap2_prm_read_mod_reg(module, wkst_off);
233
			c++;
234
		}
235 236
		omap2_cm_write_mod_reg(iclk, module, iclk_off);
		omap2_cm_write_mod_reg(fclk, module, fclk_off);
237
	}
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254

	return c;
}

static int _prcm_int_handle_wakeup(void)
{
	int c;

	c = prcm_clear_mod_irqs(WKUP_MOD, 1);
	c += prcm_clear_mod_irqs(CORE_MOD, 1);
	c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
	if (omap_rev() > OMAP3430_REV_ES1_0) {
		c += prcm_clear_mod_irqs(CORE_MOD, 3);
		c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
	}

	return c;
255
}
256

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
/*
 * PRCM Interrupt Handler
 *
 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
 * interrupts from the PRCM for the MPU. These bits must be cleared in
 * order to clear the PRCM interrupt. The PRCM interrupt handler is
 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
 * register indicates that a wake-up event is pending for the MPU and
 * this bit can only be cleared if the all the wake-up events latched
 * in the various PM_WKST_x registers have been cleared. The interrupt
 * handler is implemented using a do-while loop so that if a wake-up
 * event occurred during the processing of the prcm interrupt handler
 * (setting a bit in the corresponding PM_WKST_x register and thus
 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
 * this would be handled.
 */
static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
{
276
	u32 irqenable_mpu, irqstatus_mpu;
277
	int c = 0;
278

279
	irqenable_mpu = omap2_prm_read_mod_reg(OCP_MOD,
280
					 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
281
	irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
282 283
					 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
	irqstatus_mpu &= irqenable_mpu;
284

285
	do {
286 287
		if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
				     OMAP3430_IO_ST_MASK)) {
288 289 290 291 292 293 294 295 296 297 298 299 300 301
			c = _prcm_int_handle_wakeup();

			/*
			 * Is the MPU PRCM interrupt handler racing with the
			 * IVA2 PRCM interrupt handler ?
			 */
			WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
			     "but no wakeup sources are marked\n");
		} else {
			/* XXX we need to expand our PRCM interrupt handler */
			WARN(1, "prcm: WARNING: PRCM interrupt received, but "
			     "no code to handle it (%08x)\n", irqstatus_mpu);
		}

302
		omap2_prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
303
					OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
304

305
		irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
306 307 308 309
					OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
		irqstatus_mpu &= irqenable_mpu;

	} while (irqstatus_mpu);
310 311 312 313

	return IRQ_HANDLED;
}

314 315 316 317 318 319 320 321
static void restore_control_register(u32 val)
{
	__asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
}

/* Function to restore the table entry that was modified for enabling MMU */
static void restore_table_entry(void)
{
322
	void __iomem *scratchpad_address;
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
	u32 previous_value, control_reg_value;
	u32 *address;

	scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);

	/* Get address of entry that was modified */
	address = (u32 *)__raw_readl(scratchpad_address +
				     OMAP343X_TABLE_ADDRESS_OFFSET);
	/* Get the previous value which needs to be restored */
	previous_value = __raw_readl(scratchpad_address +
				     OMAP343X_TABLE_VALUE_OFFSET);
	address = __va(address);
	*address = previous_value;
	flush_tlb_all();
	control_reg_value = __raw_readl(scratchpad_address
					+ OMAP343X_CONTROL_REG_VALUE_OFFSET);
	/* This will enable caches and prediction */
	restore_control_register(control_reg_value);
}

343
void omap_sram_idle(void)
344 345 346 347 348 349 350
{
	/* Variable to tell what needs to be saved and restored
	 * in omap_sram_idle*/
	/* save_state = 0 => Nothing to save and restored */
	/* save_state = 1 => Only L1 and logic lost */
	/* save_state = 2 => Only L2 lost */
	/* save_state = 3 => L1, L2 and logic lost */
351 352 353 354
	int save_state = 0;
	int mpu_next_state = PWRDM_POWER_ON;
	int per_next_state = PWRDM_POWER_ON;
	int core_next_state = PWRDM_POWER_ON;
355
	int per_going_off;
356
	int core_prev_state, per_prev_state;
357
	u32 sdrc_pwr = 0;
358 359 360 361

	if (!_omap_sram_idle)
		return;

362 363 364 365 366
	pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
	pwrdm_clear_all_prev_pwrst(neon_pwrdm);
	pwrdm_clear_all_prev_pwrst(core_pwrdm);
	pwrdm_clear_all_prev_pwrst(per_pwrdm);

367 368
	mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
	switch (mpu_next_state) {
369
	case PWRDM_POWER_ON:
370 371 372 373
	case PWRDM_POWER_RET:
		/* No need to save context */
		save_state = 0;
		break;
R
Rajendra Nayak 已提交
374 375 376
	case PWRDM_POWER_OFF:
		save_state = 3;
		break;
377 378 379 380 381
	default:
		/* Invalid state */
		printk(KERN_ERR "Invalid mpu state in sram_idle\n");
		return;
	}
382 383
	pwrdm_pre_transition();

384 385
	/* NEON control */
	if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
386
		pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
387

388
	/* Enable IO-PAD and IO-CHAIN wakeups */
389
	per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
390
	core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
391 392 393
	if (omap3_has_io_wakeup() &&
	    (per_next_state < PWRDM_POWER_ON ||
	     core_next_state < PWRDM_POWER_ON)) {
394
		omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
395 396 397
		omap3_enable_io_chain();
	}

398
	/* Block console output in case it is on one of the OMAP UARTs */
399 400 401
	if (!is_suspending())
		if (per_next_state < PWRDM_POWER_ON ||
		    core_next_state < PWRDM_POWER_ON)
402
			if (!console_trylock())
403
				goto console_still_active;
404

405
	/* PER */
406
	if (per_next_state < PWRDM_POWER_ON) {
407
		per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
408
		omap_uart_prepare_idle(2);
409
		omap_uart_prepare_idle(3);
410
		omap2_gpio_prepare_for_idle(per_going_off);
411
		if (per_next_state == PWRDM_POWER_OFF)
412
				omap3_per_save_context();
413 414 415
	}

	/* CORE */
416 417 418
	if (core_next_state < PWRDM_POWER_ON) {
		omap_uart_prepare_idle(0);
		omap_uart_prepare_idle(1);
419 420
		if (core_next_state == PWRDM_POWER_OFF) {
			omap3_core_save_context();
421
			omap3_cm_save_context();
422
		}
423
	}
424

425
	omap3_intc_prepare_idle();
426

427
	/*
428 429
	* On EMU/HS devices ROM code restores a SRDC value
	* from scratchpad which has automatic self refresh on timeout
430
	* of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
431 432
	* Hence store/restore the SDRC_POWER register here.
	*/
433 434
	if (omap_rev() >= OMAP3430_REV_ES3_0 &&
	    omap_type() != OMAP2_DEVICE_TYPE_GP &&
435
	    core_next_state == PWRDM_POWER_OFF)
436 437
		sdrc_pwr = sdrc_read_reg(SDRC_POWER);

R
Rajendra Nayak 已提交
438 439 440 441 442 443
	/*
	 * omap3_arm_context is the location where ARM registers
	 * get saved. The restore path then reads from this
	 * location and restores them back.
	 */
	_omap_sram_idle(omap3_arm_context, save_state);
444 445
	cpu_init();

446
	/* Restore normal SDRC POWER settings */
447 448 449 450 451
	if (omap_rev() >= OMAP3430_REV_ES3_0 &&
	    omap_type() != OMAP2_DEVICE_TYPE_GP &&
	    core_next_state == PWRDM_POWER_OFF)
		sdrc_write_reg(sdrc_pwr, SDRC_POWER);

452 453 454 455
	/* Restore table entry modified during MMU restoration */
	if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
		restore_table_entry();

456
	/* CORE */
457
	if (core_next_state < PWRDM_POWER_ON) {
458 459 460
		core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
		if (core_prev_state == PWRDM_POWER_OFF) {
			omap3_core_restore_context();
461
			omap3_cm_restore_context();
462
			omap3_sram_restore_context();
463
			omap2_sms_restore_context();
464
		}
465 466 467
		omap_uart_resume_idle(0);
		omap_uart_resume_idle(1);
		if (core_next_state == PWRDM_POWER_OFF)
468
			omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
469 470 471
					       OMAP3430_GR_MOD,
					       OMAP3_PRM_VOLTCTRL_OFFSET);
	}
472
	omap3_intc_resume_idle();
473 474 475 476

	/* PER */
	if (per_next_state < PWRDM_POWER_ON) {
		per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
477 478
		omap2_gpio_resume_after_idle();
		if (per_prev_state == PWRDM_POWER_OFF)
479
			omap3_per_restore_context();
480
		omap_uart_resume_idle(2);
481
		omap_uart_resume_idle(3);
482
	}
483

484
	if (!is_suspending())
485
		console_unlock();
486 487

console_still_active:
488
	/* Disable IO-PAD and IO-CHAIN wakeup */
489 490 491
	if (omap3_has_io_wakeup() &&
	    (per_next_state < PWRDM_POWER_ON ||
	     core_next_state < PWRDM_POWER_ON)) {
492 493
		omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
					     PM_WKEN);
494 495
		omap3_disable_io_chain();
	}
496

497 498
	pwrdm_post_transition();

499
	clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
500 501
}

502
int omap3_can_sleep(void)
503
{
504 505
	if (!sleep_while_idle)
		return 0;
506 507
	if (!omap_uart_can_sleep())
		return 0;
508 509 510 511 512 513 514 515 516 517 518
	return 1;
}

static void omap3_pm_idle(void)
{
	local_irq_disable();
	local_fiq_disable();

	if (!omap3_can_sleep())
		goto out;

519
	if (omap_irq_pending() || need_resched())
520 521 522 523 524 525 526 527 528
		goto out;

	omap_sram_idle();

out:
	local_fiq_enable();
	local_irq_enable();
}

529
#ifdef CONFIG_SUSPEND
530 531 532 533 534
static int omap3_pm_suspend(void)
{
	struct power_state *pwrst;
	int state, ret = 0;

535 536 537
	if (wakeup_timer_seconds || wakeup_timer_milliseconds)
		omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
					 wakeup_timer_milliseconds);
538

539 540 541 542 543
	/* Read current next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node)
		pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
	/* Set ones wanted by suspend */
	list_for_each_entry(pwrst, &pwrst_list, node) {
544
		if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
545 546 547 548 549
			goto restore;
		if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
			goto restore;
	}

550
	omap_uart_prepare_suspend();
551 552
	omap3_intc_suspend();

553 554 555 556 557 558 559 560 561 562 563 564
	omap_sram_idle();

restore:
	/* Restore next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node) {
		state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
		if (state > pwrst->next_state) {
			printk(KERN_INFO "Powerdomain (%s) didn't enter "
			       "target state %d\n",
			       pwrst->pwrdm->name, pwrst->next_state);
			ret = -1;
		}
565
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
566 567 568 569 570 571 572 573 574 575
	}
	if (ret)
		printk(KERN_ERR "Could not enter target state in pm_suspend\n");
	else
		printk(KERN_INFO "Successfully put all powerdomains "
		       "to target state\n");

	return ret;
}

576
static int omap3_pm_enter(suspend_state_t unused)
577 578 579
{
	int ret = 0;

580
	switch (suspend_state) {
581 582 583 584 585 586 587 588 589 590 591
	case PM_SUSPEND_STANDBY:
	case PM_SUSPEND_MEM:
		ret = omap3_pm_suspend();
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

592 593 594
/* Hooks to enable / disable UART interrupts during suspend */
static int omap3_pm_begin(suspend_state_t state)
{
595
	disable_hlt();
596 597 598 599 600 601 602 603 604
	suspend_state = state;
	omap_uart_enable_irqs(0);
	return 0;
}

static void omap3_pm_end(void)
{
	suspend_state = PM_SUSPEND_ON;
	omap_uart_enable_irqs(1);
605
	enable_hlt();
606 607 608
	return;
}

609
static const struct platform_suspend_ops omap_pm_ops = {
610 611
	.begin		= omap3_pm_begin,
	.end		= omap3_pm_end,
612 613 614
	.enter		= omap3_pm_enter,
	.valid		= suspend_valid_only_mem,
};
615
#endif /* CONFIG_SUSPEND */
616

617 618 619 620 621 622 623 624 625 626 627 628 629 630

/**
 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
 *                   retention
 *
 * In cases where IVA2 is activated by bootcode, it may prevent
 * full-chip retention or off-mode because it is not idle.  This
 * function forces the IVA2 into idle state so it can go
 * into retention/off and thus allow full-chip retention/off.
 *
 **/
static void __init omap3_iva_idle(void)
{
	/* ensure IVA2 clock is disabled */
631
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
632 633

	/* if no clock activity, nothing else to do */
634
	if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
635 636 637 638
	      OMAP3430_CLKACTIVITY_IVA2_MASK))
		return;

	/* Reset IVA2 */
639
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
640 641
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
642
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
643 644

	/* Enable IVA2 clock */
645
	omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
646 647 648 649 650 651 652
			 OMAP3430_IVA2_MOD, CM_FCLKEN);

	/* Set IVA2 boot mode to 'idle' */
	omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
			 OMAP343X_CONTROL_IVA2_BOOTMOD);

	/* Un-reset IVA2 */
653
	omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
654 655

	/* Disable IVA2 clock */
656
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
657 658

	/* Reset IVA2 */
659
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
660 661
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
662
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
663 664
}

665
static void __init omap3_d2d_idle(void)
666
{
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
	u16 mask, padconf;

	/* In a stand alone OMAP3430 where there is not a stacked
	 * modem for the D2D Idle Ack and D2D MStandby must be pulled
	 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
	 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
	mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);

	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);

682
	/* reset modem */
683
	omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
684
			  OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
685
			  CORE_MOD, OMAP2_RM_RSTCTRL);
686
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
687
}
688

689 690
static void __init prcm_setup_regs(void)
{
691 692 693 694 695 696 697 698
	u32 omap3630_auto_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_AUTO_UART4_MASK : 0;
	u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_EN_UART4_MASK : 0;
	u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_GRPSEL_UART4_MASK : 0;


699 700
	/* XXX Reset all wkdeps. This should be done when initializing
	 * powerdomains */
701 702 703 704 705 706
	omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
	omap2_prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
	omap2_prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
	omap2_prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
	omap2_prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
	omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
707
	if (omap_rev() > OMAP3430_REV_ES1_0) {
708 709
		omap2_prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
		omap2_prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
710
	} else
711
		omap2_prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
712 713 714 715 716

	/*
	 * Enable interface clock autoidle for all modules.
	 * Note that in the long run this should be done by clockfw
	 */
717
	omap2_cm_write_mod_reg(
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
		OMAP3430_AUTO_MODEM_MASK |
		OMAP3430ES2_AUTO_MMC3_MASK |
		OMAP3430ES2_AUTO_ICR_MASK |
		OMAP3430_AUTO_AES2_MASK |
		OMAP3430_AUTO_SHA12_MASK |
		OMAP3430_AUTO_DES2_MASK |
		OMAP3430_AUTO_MMC2_MASK |
		OMAP3430_AUTO_MMC1_MASK |
		OMAP3430_AUTO_MSPRO_MASK |
		OMAP3430_AUTO_HDQ_MASK |
		OMAP3430_AUTO_MCSPI4_MASK |
		OMAP3430_AUTO_MCSPI3_MASK |
		OMAP3430_AUTO_MCSPI2_MASK |
		OMAP3430_AUTO_MCSPI1_MASK |
		OMAP3430_AUTO_I2C3_MASK |
		OMAP3430_AUTO_I2C2_MASK |
		OMAP3430_AUTO_I2C1_MASK |
		OMAP3430_AUTO_UART2_MASK |
		OMAP3430_AUTO_UART1_MASK |
		OMAP3430_AUTO_GPT11_MASK |
		OMAP3430_AUTO_GPT10_MASK |
		OMAP3430_AUTO_MCBSP5_MASK |
		OMAP3430_AUTO_MCBSP1_MASK |
		OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
		OMAP3430_AUTO_MAILBOXES_MASK |
		OMAP3430_AUTO_OMAPCTRL_MASK |
		OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
		OMAP3430_AUTO_HSOTGUSB_MASK |
		OMAP3430_AUTO_SAD2D_MASK |
		OMAP3430_AUTO_SSI_MASK,
748 749
		CORE_MOD, CM_AUTOIDLE1);

750
	omap2_cm_write_mod_reg(
751 752 753 754 755
		OMAP3430_AUTO_PKA_MASK |
		OMAP3430_AUTO_AES1_MASK |
		OMAP3430_AUTO_RNG_MASK |
		OMAP3430_AUTO_SHA11_MASK |
		OMAP3430_AUTO_DES1_MASK,
756 757 758
		CORE_MOD, CM_AUTOIDLE2);

	if (omap_rev() > OMAP3430_REV_ES1_0) {
759
		omap2_cm_write_mod_reg(
760 761
			OMAP3430_AUTO_MAD2D_MASK |
			OMAP3430ES2_AUTO_USBTLL_MASK,
762 763 764
			CORE_MOD, CM_AUTOIDLE3);
	}

765
	omap2_cm_write_mod_reg(
766 767 768 769 770 771
		OMAP3430_AUTO_WDT2_MASK |
		OMAP3430_AUTO_WDT1_MASK |
		OMAP3430_AUTO_GPIO1_MASK |
		OMAP3430_AUTO_32KSYNC_MASK |
		OMAP3430_AUTO_GPT12_MASK |
		OMAP3430_AUTO_GPT1_MASK,
772 773
		WKUP_MOD, CM_AUTOIDLE);

774
	omap2_cm_write_mod_reg(
775
		OMAP3430_AUTO_DSS_MASK,
776 777 778
		OMAP3430_DSS_MOD,
		CM_AUTOIDLE);

779
	omap2_cm_write_mod_reg(
780
		OMAP3430_AUTO_CAM_MASK,
781 782 783
		OMAP3430_CAM_MOD,
		CM_AUTOIDLE);

784
	omap2_cm_write_mod_reg(
785
		omap3630_auto_uart4_mask |
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
		OMAP3430_AUTO_GPIO6_MASK |
		OMAP3430_AUTO_GPIO5_MASK |
		OMAP3430_AUTO_GPIO4_MASK |
		OMAP3430_AUTO_GPIO3_MASK |
		OMAP3430_AUTO_GPIO2_MASK |
		OMAP3430_AUTO_WDT3_MASK |
		OMAP3430_AUTO_UART3_MASK |
		OMAP3430_AUTO_GPT9_MASK |
		OMAP3430_AUTO_GPT8_MASK |
		OMAP3430_AUTO_GPT7_MASK |
		OMAP3430_AUTO_GPT6_MASK |
		OMAP3430_AUTO_GPT5_MASK |
		OMAP3430_AUTO_GPT4_MASK |
		OMAP3430_AUTO_GPT3_MASK |
		OMAP3430_AUTO_GPT2_MASK |
		OMAP3430_AUTO_MCBSP4_MASK |
		OMAP3430_AUTO_MCBSP3_MASK |
		OMAP3430_AUTO_MCBSP2_MASK,
804 805 806 807
		OMAP3430_PER_MOD,
		CM_AUTOIDLE);

	if (omap_rev() > OMAP3430_REV_ES1_0) {
808
		omap2_cm_write_mod_reg(
809
			OMAP3430ES2_AUTO_USBHOST_MASK,
810 811 812 813
			OMAP3430ES2_USBHOST_MOD,
			CM_AUTOIDLE);
	}

814
	omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
815

816 817 818 819
	/*
	 * Set all plls to autoidle. This is needed until autoidle is
	 * enabled by clockfw
	 */
820
	omap2_cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
821
			 OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
822
	omap2_cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
823 824
			 MPU_MOD,
			 CM_AUTOIDLE2);
825
	omap2_cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
826 827 828
			 (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
			 PLL_MOD,
			 CM_AUTOIDLE);
829
	omap2_cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
830 831 832 833 834 835 836 837
			 PLL_MOD,
			 CM_AUTOIDLE2);

	/*
	 * Enable control of expternal oscillator through
	 * sys_clkreq. In the long run clock framework should
	 * take care of this.
	 */
838
	omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
839 840 841 842 843
			     1 << OMAP_AUTOEXTCLKMODE_SHIFT,
			     OMAP3430_GR_MOD,
			     OMAP3_PRM_CLKSRC_CTRL_OFFSET);

	/* setup wakup source */
844
	omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
845
			  OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
846 847
			  WKUP_MOD, PM_WKEN);
	/* No need to write EN_IO, that is always enabled */
848
	omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
849 850
			  OMAP3430_GRPSEL_GPT1_MASK |
			  OMAP3430_GRPSEL_GPT12_MASK,
851 852 853
			  WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
	/* For some reason IO doesn't generate wakeup event even if
	 * it is selected to mpu wakeup goup */
854
	omap2_prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
855
			  OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
856

857
	/* Enable PM_WKEN to support DSS LPR */
858
	omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
859 860
				OMAP3430_DSS_MOD, PM_WKEN);

861
	/* Enable wakeups in PER */
862
	omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
863
			  OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
864 865 866 867
			  OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
			  OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
			  OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
			  OMAP3430_EN_MCBSP4_MASK,
868
			  OMAP3430_PER_MOD, PM_WKEN);
869
	/* and allow them to wake up MPU */
870
	omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
871
			  OMAP3430_GRPSEL_GPIO2_MASK |
872 873 874 875 876 877 878 879
			  OMAP3430_GRPSEL_GPIO3_MASK |
			  OMAP3430_GRPSEL_GPIO4_MASK |
			  OMAP3430_GRPSEL_GPIO5_MASK |
			  OMAP3430_GRPSEL_GPIO6_MASK |
			  OMAP3430_GRPSEL_UART3_MASK |
			  OMAP3430_GRPSEL_MCBSP2_MASK |
			  OMAP3430_GRPSEL_MCBSP3_MASK |
			  OMAP3430_GRPSEL_MCBSP4_MASK,
880 881
			  OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);

882
	/* Don't attach IVA interrupts */
883 884 885 886
	omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
	omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
887

888
	/* Clear any pending 'reset' flags */
889 890 891 892 893 894 895
	omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
896

897
	/* Clear any pending PRCM interrupts */
898
	omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
899

900
	omap3_iva_idle();
901
	omap3_d2d_idle();
902 903
}

904 905 906 907 908 909 910 911 912 913
void omap3_pm_off_mode_enable(int enable)
{
	struct power_state *pwrst;
	u32 state;

	if (enable)
		state = PWRDM_POWER_OFF;
	else
		state = PWRDM_POWER_RET;

914
#ifdef CONFIG_CPU_IDLE
915 916 917 918 919 920 921 922 923
	/*
	 * Erratum i583: implementation for ES rev < Es1.2 on 3630. We cannot
	 * enable OFF mode in a stable form for previous revisions, restrict
	 * instead to RET
	 */
	if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
		omap3_cpuidle_update_states(state, PWRDM_POWER_RET);
	else
		omap3_cpuidle_update_states(state, state);
924 925
#endif

926
	list_for_each_entry(pwrst, &pwrst_list, node) {
927 928 929 930 931 932 933 934 935 936 937
		if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
				pwrst->pwrdm == core_pwrdm &&
				state == PWRDM_POWER_OFF) {
			pwrst->next_state = PWRDM_POWER_RET;
			WARN_ONCE(1,
				"%s: Core OFF disabled due to errata i583\n",
				__func__);
		} else {
			pwrst->next_state = state;
		}
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
938 939 940
	}
}

941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm)
			return pwrst->next_state;
	}
	return -EINVAL;
}

int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm) {
			pwrst->next_state = state;
			return 0;
		}
	}
	return -EINVAL;
}

965
static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
966 967 968 969 970 971
{
	struct power_state *pwrst;

	if (!pwrdm->pwrsts)
		return 0;

972
	pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
973 974 975 976 977 978 979 980 981
	if (!pwrst)
		return -ENOMEM;
	pwrst->pwrdm = pwrdm;
	pwrst->next_state = PWRDM_POWER_RET;
	list_add(&pwrst->node, &pwrst_list);

	if (pwrdm_has_hdwr_sar(pwrdm))
		pwrdm_enable_hdwr_sar(pwrdm);

982
	return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
983 984 985 986 987 988 989
}

/*
 * Enable hw supervised mode for all clockdomains if it's
 * supported. Initiate sleep transition for other clockdomains, if
 * they are not used
 */
990
static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
991 992
{
	if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
993
		clkdm_allow_idle(clkdm);
994 995
	else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
		 atomic_read(&clkdm->usecount) == 0)
996
		clkdm_sleep(clkdm);
997 998 999
	return 0;
}

1000 1001 1002 1003
void omap_push_sram_idle(void)
{
	_omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
					omap34xx_cpu_suspend_sz);
1004 1005 1006
	if (omap_type() != OMAP2_DEVICE_TYPE_GP)
		_omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
				save_secure_ram_context_sz);
1007 1008
}

1009 1010
static void __init pm_errata_configure(void)
{
1011
	if (cpu_is_omap3630()) {
1012
		pm34xx_errata |= PM_RTA_ERRATUM_i608;
1013 1014
		/* Enable the l2 cache toggling in sleep logic */
		enable_omap3630_toggle_l2_on_restore();
1015 1016
		if (omap_rev() < OMAP3630_REV_ES1_2)
			pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
1017
	}
1018 1019
}

1020
static int __init omap3_pm_init(void)
1021 1022
{
	struct power_state *pwrst, *tmp;
1023
	struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
1024 1025 1026 1027 1028
	int ret;

	if (!cpu_is_omap34xx())
		return -ENODEV;

1029 1030
	pm_errata_configure();

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
	printk(KERN_ERR "Power Management for TI OMAP3.\n");

	/* XXX prcm_setup_regs needs to be before enabling hw
	 * supervised mode for powerdomains */
	prcm_setup_regs();

	ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
			  (irq_handler_t)prcm_interrupt_handler,
			  IRQF_DISABLED, "prcm", NULL);
	if (ret) {
		printk(KERN_ERR "request_irq failed to register for 0x%x\n",
		       INT_34XX_PRCM_MPU_IRQ);
		goto err1;
	}

1046
	ret = pwrdm_for_each(pwrdms_setup, NULL);
1047 1048 1049 1050 1051
	if (ret) {
		printk(KERN_ERR "Failed to setup powerdomains\n");
		goto err2;
	}

1052
	(void) clkdm_for_each(clkdms_setup, NULL);
1053 1054 1055 1056 1057 1058 1059

	mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
	if (mpu_pwrdm == NULL) {
		printk(KERN_ERR "Failed to get mpu_pwrdm\n");
		goto err2;
	}

1060 1061 1062
	neon_pwrdm = pwrdm_lookup("neon_pwrdm");
	per_pwrdm = pwrdm_lookup("per_pwrdm");
	core_pwrdm = pwrdm_lookup("core_pwrdm");
1063
	cam_pwrdm = pwrdm_lookup("cam_pwrdm");
1064

1065 1066 1067 1068 1069
	neon_clkdm = clkdm_lookup("neon_clkdm");
	mpu_clkdm = clkdm_lookup("mpu_clkdm");
	per_clkdm = clkdm_lookup("per_clkdm");
	core_clkdm = clkdm_lookup("core_clkdm");

1070
	omap_push_sram_idle();
1071
#ifdef CONFIG_SUSPEND
1072
	suspend_set_ops(&omap_pm_ops);
1073
#endif /* CONFIG_SUSPEND */
1074 1075

	pm_idle = omap3_pm_idle;
1076
	omap3_idle_init();
1077

1078 1079 1080 1081 1082 1083 1084 1085
	/*
	 * RTA is disabled during initialization as per erratum i608
	 * it is safer to disable RTA by the bootloader, but we would like
	 * to be doubly sure here and prevent any mishaps.
	 */
	if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
		omap3630_ctrl_disable_rta();

1086
	clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
1087 1088 1089 1090 1091 1092
	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		omap3_secure_ram_storage =
			kmalloc(0x803F, GFP_KERNEL);
		if (!omap3_secure_ram_storage)
			printk(KERN_ERR "Memory allocation failed when"
					"allocating for secure sram context\n");
1093 1094 1095 1096 1097

		local_irq_disable();
		local_fiq_disable();

		omap_dma_global_context_save();
1098
		omap3_save_secure_ram_context();
1099 1100 1101 1102
		omap_dma_global_context_restore();

		local_irq_enable();
		local_fiq_enable();
1103 1104
	}

1105
	omap3_save_scratchpad_contents();
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
err1:
	return ret;
err2:
	free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
	list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
		list_del(&pwrst->node);
		kfree(pwrst);
	}
	return ret;
}

late_initcall(omap3_pm_init);