i915_drv.c 32.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36

J
Jesse Barnes 已提交
37
#include <linux/console.h>
38
#include <linux/module.h>
39
#include "drm_crtc_helper.h"
J
Jesse Barnes 已提交
40

41
static int i915_modeset __read_mostly = -1;
J
Jesse Barnes 已提交
42
module_param_named(modeset, i915_modeset, int, 0400);
43 44 45
MODULE_PARM_DESC(modeset,
		"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
		"1=on, -1=force vga console preference [default])");
J
Jesse Barnes 已提交
46

47
unsigned int i915_fbpercrtc __always_unused = 0;
J
Jesse Barnes 已提交
48
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
L
Linus Torvalds 已提交
49

50
int i915_panel_ignore_lid __read_mostly = 0;
51
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
52 53 54
MODULE_PARM_DESC(panel_ignore_lid,
		"Override lid status (0=autodetect [default], 1=lid open, "
		"-1=lid closed)");
55

56
unsigned int i915_powersave __read_mostly = 1;
57
module_param_named(powersave, i915_powersave, int, 0600);
58 59
MODULE_PARM_DESC(powersave,
		"Enable powersavings, fbc, downclocking, etc. (default: true)");
60

61
int i915_semaphores __read_mostly = -1;
62
module_param_named(semaphores, i915_semaphores, int, 0600);
63
MODULE_PARM_DESC(semaphores,
64
		"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
65

66
int i915_enable_rc6 __read_mostly = -1;
67
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
68
MODULE_PARM_DESC(i915_enable_rc6,
69 70 71 72 73
		"Enable power-saving render C-state 6. "
		"Different stages can be selected via bitmask values "
		"(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
		"For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
		"default: -1 (use per-chip default)");
C
Chris Wilson 已提交
74

75
int i915_enable_fbc __read_mostly = -1;
76
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
77 78
MODULE_PARM_DESC(i915_enable_fbc,
		"Enable frame buffer compression for power savings "
79
		"(default: -1 (use per-chip default))");
80

81
unsigned int i915_lvds_downclock __read_mostly = 0;
82
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
83 84 85
MODULE_PARM_DESC(lvds_downclock,
		"Use panel (LVDS/eDP) downclocking for power savings "
		"(default: false)");
86

87 88 89 90 91 92
int i915_lvds_channel_mode __read_mostly;
module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
MODULE_PARM_DESC(lvds_channel_mode,
		 "Specify LVDS channel mode "
		 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");

93
int i915_panel_use_ssc __read_mostly = -1;
94
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
95 96
MODULE_PARM_DESC(lvds_use_ssc,
		"Use Spread Spectrum Clock with panels [LVDS/eDP] "
97
		"(default: auto from VBT)");
98

99
int i915_vbt_sdvo_panel_type __read_mostly = -1;
100
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
101
MODULE_PARM_DESC(vbt_sdvo_panel_type,
102 103
		"Override/Ignore selection of SDVO panel mode in the VBT "
		"(-2=ignore, -1=auto [default], index in VBT BIOS table)");
104

105
static bool i915_try_reset __read_mostly = true;
C
Chris Wilson 已提交
106
module_param_named(reset, i915_try_reset, bool, 0600);
107
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
C
Chris Wilson 已提交
108

109
bool i915_enable_hangcheck __read_mostly = true;
110
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
111 112 113 114
MODULE_PARM_DESC(enable_hangcheck,
		"Periodically check GPU activity for detecting hangs. "
		"WARNING: Disabling this can cause system wide hangs. "
		"(default: true)");
115

116 117
int i915_enable_ppgtt __read_mostly = -1;
module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
D
Daniel Vetter 已提交
118 119 120
MODULE_PARM_DESC(i915_enable_ppgtt,
		"Enable PPGTT (default: true)");

121
static struct drm_driver driver;
122
extern int intel_agp_enabled;
123

124
#define INTEL_VGA_DEVICE(id, info) {		\
125
	.class = PCI_BASE_CLASS_DISPLAY << 16,	\
126
	.class_mask = 0xff0000,			\
127 128 129 130
	.vendor = 0x8086,			\
	.device = id,				\
	.subvendor = PCI_ANY_ID,		\
	.subdevice = PCI_ANY_ID,		\
131 132
	.driver_data = (unsigned long) info }

133
static const struct intel_device_info intel_i830_info = {
134
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
135
	.has_overlay = 1, .overlay_needs_physical = 1,
136 137
};

138
static const struct intel_device_info intel_845g_info = {
139
	.gen = 2,
140
	.has_overlay = 1, .overlay_needs_physical = 1,
141 142
};

143
static const struct intel_device_info intel_i85x_info = {
144
	.gen = 2, .is_i85x = 1, .is_mobile = 1,
145
	.cursor_needs_physical = 1,
146
	.has_overlay = 1, .overlay_needs_physical = 1,
147 148
};

149
static const struct intel_device_info intel_i865g_info = {
150
	.gen = 2,
151
	.has_overlay = 1, .overlay_needs_physical = 1,
152 153
};

154
static const struct intel_device_info intel_i915g_info = {
155
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
156
	.has_overlay = 1, .overlay_needs_physical = 1,
157
};
158
static const struct intel_device_info intel_i915gm_info = {
159
	.gen = 3, .is_mobile = 1,
160
	.cursor_needs_physical = 1,
161
	.has_overlay = 1, .overlay_needs_physical = 1,
162
	.supports_tv = 1,
163
};
164
static const struct intel_device_info intel_i945g_info = {
165
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
166
	.has_overlay = 1, .overlay_needs_physical = 1,
167
};
168
static const struct intel_device_info intel_i945gm_info = {
169
	.gen = 3, .is_i945gm = 1, .is_mobile = 1,
170
	.has_hotplug = 1, .cursor_needs_physical = 1,
171
	.has_overlay = 1, .overlay_needs_physical = 1,
172
	.supports_tv = 1,
173 174
};

175
static const struct intel_device_info intel_i965g_info = {
176
	.gen = 4, .is_broadwater = 1,
177
	.has_hotplug = 1,
178
	.has_overlay = 1,
179 180
};

181
static const struct intel_device_info intel_i965gm_info = {
182
	.gen = 4, .is_crestline = 1,
183
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
184
	.has_overlay = 1,
185
	.supports_tv = 1,
186 187
};

188
static const struct intel_device_info intel_g33_info = {
189
	.gen = 3, .is_g33 = 1,
190
	.need_gfx_hws = 1, .has_hotplug = 1,
191
	.has_overlay = 1,
192 193
};

194
static const struct intel_device_info intel_g45_info = {
195
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
196
	.has_pipe_cxsr = 1, .has_hotplug = 1,
197
	.has_bsd_ring = 1,
198 199
};

200
static const struct intel_device_info intel_gm45_info = {
201
	.gen = 4, .is_g4x = 1,
202
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
203
	.has_pipe_cxsr = 1, .has_hotplug = 1,
204
	.supports_tv = 1,
205
	.has_bsd_ring = 1,
206 207
};

208
static const struct intel_device_info intel_pineview_info = {
209
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
210
	.need_gfx_hws = 1, .has_hotplug = 1,
211
	.has_overlay = 1,
212 213
};

214
static const struct intel_device_info intel_ironlake_d_info = {
215
	.gen = 5,
216
	.need_gfx_hws = 1, .has_hotplug = 1,
217
	.has_bsd_ring = 1,
218
	.has_pch_split = 1,
219 220
};

221
static const struct intel_device_info intel_ironlake_m_info = {
222
	.gen = 5, .is_mobile = 1,
223
	.need_gfx_hws = 1, .has_hotplug = 1,
224
	.has_fbc = 1,
225
	.has_bsd_ring = 1,
226
	.has_pch_split = 1,
227 228
};

229
static const struct intel_device_info intel_sandybridge_d_info = {
230
	.gen = 6,
231
	.need_gfx_hws = 1, .has_hotplug = 1,
232
	.has_bsd_ring = 1,
233
	.has_blt_ring = 1,
234
	.has_llc = 1,
235
	.has_pch_split = 1,
236 237
};

238
static const struct intel_device_info intel_sandybridge_m_info = {
239
	.gen = 6, .is_mobile = 1,
240
	.need_gfx_hws = 1, .has_hotplug = 1,
241
	.has_fbc = 1,
242
	.has_bsd_ring = 1,
243
	.has_blt_ring = 1,
244
	.has_llc = 1,
245
	.has_pch_split = 1,
246 247
};

248 249 250 251 252
static const struct intel_device_info intel_ivybridge_d_info = {
	.is_ivybridge = 1, .gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
253
	.has_llc = 1,
254
	.has_pch_split = 1,
255 256 257 258 259 260 261 262
};

static const struct intel_device_info intel_ivybridge_m_info = {
	.is_ivybridge = 1, .gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,	/* FBC is not enabled on Ivybridge mobile yet */
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
263
	.has_llc = 1,
264
	.has_pch_split = 1,
265 266
};

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
static const struct intel_device_info intel_valleyview_m_info = {
	.gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.is_valleyview = 1,
};

static const struct intel_device_info intel_valleyview_d_info = {
	.gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.is_valleyview = 1,
};

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
static const struct intel_device_info intel_haswell_d_info = {
	.is_haswell = 1, .gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.has_llc = 1,
	.has_pch_split = 1,
};

static const struct intel_device_info intel_haswell_m_info = {
	.is_haswell = 1, .gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.has_llc = 1,
	.has_pch_split = 1,
301 302
};

303 304 305 306
static const struct pci_device_id pciidlist[] = {		/* aka */
	INTEL_VGA_DEVICE(0x3577, &intel_i830_info),		/* I830_M */
	INTEL_VGA_DEVICE(0x2562, &intel_845g_info),		/* 845_G */
	INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),		/* I855_GM */
307
	INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
	INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),		/* I865_G */
	INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),		/* I915_G */
	INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),		/* E7221_G */
	INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),		/* I915_GM */
	INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),		/* I945_G */
	INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),		/* I945_GM */
	INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),		/* I945_GME */
	INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),		/* I946_GZ */
	INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),		/* G35_G */
	INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),		/* I965_Q */
	INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),		/* I965_G */
	INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),		/* Q35_G */
	INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),		/* G33_G */
	INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),		/* Q33_G */
	INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),		/* I965_GM */
	INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),		/* I965_GME */
	INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),		/* GM45_G */
	INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),		/* IGD_E_G */
	INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),		/* Q45_G */
	INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),		/* G45_G */
	INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),		/* G41_G */
	INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),		/* B43_G */
330
	INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),		/* B43_G.1 */
331 332 333 334
	INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
	INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
	INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
	INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
335
	INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
336 337
	INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
	INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
338
	INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
339
	INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
340
	INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
341
	INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
342 343 344 345 346
	INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
	INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
	INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
347
	INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
348
	{0, 0, 0}
L
Linus Torvalds 已提交
349 350
};

J
Jesse Barnes 已提交
351 352 353 354
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

355
#define INTEL_PCH_DEVICE_ID_MASK	0xff00
356
#define INTEL_PCH_IBX_DEVICE_ID_TYPE	0x3b00
357
#define INTEL_PCH_CPT_DEVICE_ID_TYPE	0x1c00
J
Jesse Barnes 已提交
358
#define INTEL_PCH_PPT_DEVICE_ID_TYPE	0x1e00
359
#define INTEL_PCH_LPT_DEVICE_ID_TYPE	0x8c00
360

361
void intel_detect_pch(struct drm_device *dev)
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pch;

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 */
	pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (pch) {
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
			int id;
			id = pch->device & INTEL_PCH_DEVICE_ID_MASK;

378 379
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
380
				dev_priv->num_pch_pll = 2;
381 382
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
383
				dev_priv->pch_type = PCH_CPT;
384
				dev_priv->num_pch_pll = 2;
385
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
J
Jesse Barnes 已提交
386 387 388
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
389
				dev_priv->num_pch_pll = 2;
J
Jesse Barnes 已提交
390
				DRM_DEBUG_KMS("Found PatherPoint PCH\n");
391 392
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
393
				dev_priv->num_pch_pll = 0;
394
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
395
			}
396
			BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
397 398 399 400 401
		}
		pci_dev_put(pch);
	}
}

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
bool i915_semaphore_is_enabled(struct drm_device *dev)
{
	if (INTEL_INFO(dev)->gen < 6)
		return 0;

	if (i915_semaphores >= 0)
		return i915_semaphores;

	/* Enable semaphores on SNB when IO remapping is off */
	if (INTEL_INFO(dev)->gen == 6)
		return !intel_iommu_enabled;

	return 1;
}

417
void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
{
	int count;

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
		udelay(10);

	I915_WRITE_NOTRACE(FORCEWAKE, 1);
	POSTING_READ(FORCEWAKE);

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
		udelay(10);
}

433 434 435 436 437 438 439 440
void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
{
	int count;

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
		udelay(10);

441
	I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
442 443 444 445 446 447 448
	POSTING_READ(FORCEWAKE_MT);

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
		udelay(10);
}

449 450 451 452 453 454 455 456
/*
 * Generally this is called implicitly by the register read function. However,
 * if some sequence requires the GT to not power down then this function should
 * be called at the beginning of the sequence followed by a call to
 * gen6_gt_force_wake_put() at the end of the sequence.
 */
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
{
457
	unsigned long irqflags;
458

459 460
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
	if (dev_priv->forcewake_count++ == 0)
461
		dev_priv->display.force_wake_get(dev_priv);
462
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
463 464
}

465 466 467 468 469 470 471 472 473
static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
	gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
	if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
	     "MMIO read or write has been dropped %x\n", gtfifodbg))
		I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
}

474
void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
475 476
{
	I915_WRITE_NOTRACE(FORCEWAKE, 0);
477 478
	/* The below doubles as a POSTING_READ */
	gen6_gt_check_fifodbg(dev_priv);
479 480
}

481 482
void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
{
483
	I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
484 485
	/* The below doubles as a POSTING_READ */
	gen6_gt_check_fifodbg(dev_priv);
486 487
}

488 489 490 491 492
/*
 * see gen6_gt_force_wake_get()
 */
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
{
493
	unsigned long irqflags;
494

495 496
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
	if (--dev_priv->forcewake_count == 0)
497
		dev_priv->display.force_wake_put(dev_priv);
498
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
499 500
}

501
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
502
{
503 504
	int ret = 0;

505
	if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
506 507 508 509 510 511
		int loop = 500;
		u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
			fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
		}
512 513
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
514
		dev_priv->gt_fifo_count = fifo;
515
	}
516
	dev_priv->gt_fifo_count--;
517 518

	return ret;
519 520
}

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
void vlv_force_wake_get(struct drm_i915_private *dev_priv)
{
	int count;

	count = 0;

	/* Already awake? */
	if ((I915_READ(0x130094) & 0xa1) == 0xa1)
		return;

	I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
	POSTING_READ(FORCEWAKE_VLV);

	count = 0;
	while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
		udelay(10);
}

void vlv_force_wake_put(struct drm_i915_private *dev_priv)
{
	I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
	/* FIXME: confirm VLV behavior with Punit folks */
	POSTING_READ(FORCEWAKE_VLV);
}

546
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
547
{
548 549
	struct drm_i915_private *dev_priv = dev->dev_private;

550 551
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
552 553
	pci_save_state(dev->pdev);

554
	/* If KMS is active, we do the leavevt stuff here */
555
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
556 557
		int error = i915_gem_idle(dev);
		if (error) {
558
			dev_err(&dev->pdev->dev,
559 560 561
				"GEM idle failed, resume might fail\n");
			return error;
		}
562
		drm_irq_uninstall(dev);
563 564
	}

565 566
	i915_save_state(dev);

567
	intel_opregion_fini(dev);
568

569 570
	/* Modeset on resume, not lid events */
	dev_priv->modeset_on_lid = 0;
571

572 573 574 575
	console_lock();
	intel_fbdev_set_suspend(dev, 1);
	console_unlock();

576
	return 0;
577 578
}

579
int i915_suspend(struct drm_device *dev, pm_message_t state)
580 581 582 583 584 585 586 587 588 589 590 591
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

592 593 594

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
595

596 597 598 599
	error = i915_drm_freeze(dev);
	if (error)
		return error;

600 601 602 603 604
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
605 606 607 608

	return 0;
}

609
static int i915_drm_thaw(struct drm_device *dev)
J
Jesse Barnes 已提交
610
{
611
	struct drm_i915_private *dev_priv = dev->dev_private;
612
	int error = 0;
613

614 615 616 617 618 619
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

620
	i915_restore_state(dev);
621
	intel_opregion_setup(dev);
622

623 624 625 626 627
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		dev_priv->mm.suspended = 0;

628
		error = i915_gem_init_hw(dev);
629
		mutex_unlock(&dev->struct_mutex);
630

631 632 633
		if (HAS_PCH_SPLIT(dev))
			ironlake_init_pch_refclk(dev);

634
		drm_mode_config_reset(dev);
635
		drm_irq_install(dev);
636

637
		/* Resume the modeset for every activated CRTC */
638
		mutex_lock(&dev->mode_config.mutex);
639
		drm_helper_resume_force_mode(dev);
640
		mutex_unlock(&dev->mode_config.mutex);
641

C
Chris Wilson 已提交
642
		if (IS_IRONLAKE_M(dev))
J
Jesse Barnes 已提交
643 644
			ironlake_enable_rc6(dev);
	}
645

646 647
	intel_opregion_init(dev);

648
	dev_priv->modeset_on_lid = 0;
649

650 651 652
	console_lock();
	intel_fbdev_set_suspend(dev, 0);
	console_unlock();
653 654 655
	return error;
}

656
int i915_resume(struct drm_device *dev)
657
{
658 659
	int ret;

660 661 662
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

663 664 665 666 667
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

668 669 670 671 672 673
	ret = i915_drm_thaw(dev);
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
674 675
}

676
static int i8xx_do_reset(struct drm_device *dev)
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (IS_I85X(dev))
		return -ENODEV;

	I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	if (IS_I830(dev) || IS_845G(dev)) {
		I915_WRITE(DEBUG_RESET_I830,
			   DEBUG_RESET_DISPLAY |
			   DEBUG_RESET_RENDER |
			   DEBUG_RESET_FULL);
		POSTING_READ(DEBUG_RESET_I830);
		msleep(1);

		I915_WRITE(DEBUG_RESET_I830, 0);
		POSTING_READ(DEBUG_RESET_I830);
	}

	msleep(1);

	I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	return 0;
}

706 707 708
static int i965_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
709
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
710 711 712
	return gdrst & 0x1;
}

713
static int i965_do_reset(struct drm_device *dev)
714
{
715
	int ret;
716 717
	u8 gdrst;

718 719 720 721 722
	/*
	 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
	 * well as the reset bit (GR/bit 0).  Setting the GR bit
	 * triggers the reset; when done, the hardware will clear it.
	 */
723
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
724
	pci_write_config_byte(dev->pdev, I965_GDRST,
725 726 727 728 729 730 731 732 733 734 735
			      gdrst | GRDOM_RENDER |
			      GRDOM_RESET_ENABLE);
	ret =  wait_for(i965_reset_complete(dev), 500);
	if (ret)
		return ret;

	/* We can't reset render&media without also resetting display ... */
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
	pci_write_config_byte(dev->pdev, I965_GDRST,
			      gdrst | GRDOM_MEDIA |
			      GRDOM_RESET_ENABLE);
736 737 738 739

	return wait_for(i965_reset_complete(dev), 500);
}

740
static int ironlake_do_reset(struct drm_device *dev)
741 742
{
	struct drm_i915_private *dev_priv = dev->dev_private;
743 744 745 746 747 748 749 750 751 752 753 754
	u32 gdrst;
	int ret;

	gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
		   gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
	ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
	if (ret)
		return ret;

	/* We can't reset render&media without also resetting display ... */
	gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
755
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
756
		   gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
757
	return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
J
Jesse Barnes 已提交
758 759
}

760
static int gen6_do_reset(struct drm_device *dev)
761 762
{
	struct drm_i915_private *dev_priv = dev->dev_private;
763 764
	int	ret;
	unsigned long irqflags;
765

766 767 768
	/* Hold gt_lock across reset to prevent any register access
	 * with forcewake not set correctly
	 */
769
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
770 771 772 773 774 775 776 777 778 779 780 781 782

	/* Reset the chip */

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
	I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);

	/* Spin waiting for the device to ack the reset request */
	ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);

	/* If reset with a user forcewake, try to restore, otherwise turn it off */
783 784
	if (dev_priv->forcewake_count)
		dev_priv->display.force_wake_get(dev_priv);
785 786 787 788 789 790
	else
		dev_priv->display.force_wake_put(dev_priv);

	/* Restore fifo count */
	dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);

791 792
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
	return ret;
793 794
}

795
static int intel_gpu_reset(struct drm_device *dev)
796
{
797
	struct drm_i915_private *dev_priv = dev->dev_private;
798 799 800 801 802
	int ret = -ENODEV;

	switch (INTEL_INFO(dev)->gen) {
	case 7:
	case 6:
803
		ret = gen6_do_reset(dev);
804 805
		break;
	case 5:
806
		ret = ironlake_do_reset(dev);
807 808
		break;
	case 4:
809
		ret = i965_do_reset(dev);
810 811
		break;
	case 2:
812
		ret = i8xx_do_reset(dev);
813 814 815
		break;
	}

816 817 818 819 820 821 822 823 824 825 826
	/* Also reset the gpu hangman. */
	if (dev_priv->stop_rings) {
		DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
		dev_priv->stop_rings = 0;
		if (ret == -ENODEV) {
			DRM_ERROR("Reset not implemented, but ignoring "
				  "error for simulated gpu hangs\n");
			ret = 0;
		}
	}

827 828 829
	return ret;
}

830
/**
831
 * i915_reset - reset chip after a hang
832 833 834 835 836 837 838 839 840 841 842 843 844
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
845
int i915_reset(struct drm_device *dev)
846 847
{
	drm_i915_private_t *dev_priv = dev->dev_private;
848
	int ret;
849

C
Chris Wilson 已提交
850 851 852
	if (!i915_try_reset)
		return 0;

853 854
	if (!mutex_trylock(&dev->struct_mutex))
		return -EBUSY;
855

856 857
	dev_priv->stop_rings = 0;

858
	i915_gem_reset(dev);
859

860
	ret = -ENODEV;
861
	if (get_seconds() - dev_priv->last_gpu_reset < 5)
862
		DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
863
	else
864
		ret = intel_gpu_reset(dev);
865

866
	dev_priv->last_gpu_reset = get_seconds();
867
	if (ret) {
868
		DRM_ERROR("Failed to reset chip.\n");
869
		mutex_unlock(&dev->struct_mutex);
870
		return ret;
871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
888
			!dev_priv->mm.suspended) {
889
		dev_priv->mm.suspended = 0;
890

891 892
		i915_gem_init_swizzling(dev);

893
		dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
894
		if (HAS_BSD(dev))
895
		    dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
896
		if (HAS_BLT(dev))
897
		    dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
898

D
Daniel Vetter 已提交
899 900
		i915_gem_init_ppgtt(dev);

901
		mutex_unlock(&dev->struct_mutex);
902 903 904 905

		if (drm_core_check_feature(dev, DRIVER_MODESET))
			intel_modeset_init_hw(dev);

906
		drm_irq_uninstall(dev);
907
		drm_mode_config_reset(dev);
908
		drm_irq_install(dev);
909 910
	} else {
		mutex_unlock(&dev->struct_mutex);
911 912 913
	}

	/*
914 915 916
	 * Perform a full modeset as on later generations, e.g. Ironlake, we may
	 * need to retrain the display link and cannot just restore the register
	 * values.
917
	 */
918 919 920
	mutex_lock(&dev->mode_config.mutex);
	drm_helper_resume_force_mode(dev);
	mutex_unlock(&dev->mode_config.mutex);
921 922 923 924 925

	return 0;
}


926 927 928
static int __devinit
i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
929 930 931 932 933 934 935 936
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

937
	return drm_get_pci_dev(pdev, ent, &driver);
938 939 940 941 942 943 944 945 946 947
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

948
static int i915_pm_suspend(struct device *dev)
949
{
950 951 952
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int error;
953

954 955 956 957
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
958

959 960 961
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

962 963 964
	error = i915_drm_freeze(drm_dev);
	if (error)
		return error;
965

966 967
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
968

969
	return 0;
970 971
}

972
static int i915_pm_resume(struct device *dev)
973
{
974 975 976 977
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
978 979
}

980
static int i915_pm_freeze(struct device *dev)
981
{
982 983 984 985 986 987 988 989 990
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
991 992
}

993
static int i915_pm_thaw(struct device *dev)
994
{
995 996 997 998
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
999 1000
}

1001
static int i915_pm_poweroff(struct device *dev)
1002
{
1003 1004 1005
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

1006
	return i915_drm_freeze(drm_dev);
1007 1008
}

1009
static const struct dev_pm_ops i915_pm_ops = {
1010 1011 1012 1013 1014 1015
	.suspend = i915_pm_suspend,
	.resume = i915_pm_resume,
	.freeze = i915_pm_freeze,
	.thaw = i915_pm_thaw,
	.poweroff = i915_pm_poweroff,
	.restore = i915_pm_resume,
1016 1017
};

1018 1019
static struct vm_operations_struct i915_gem_vm_ops = {
	.fault = i915_gem_fault,
1020 1021
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
1022 1023
};

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.fasync = drm_fasync,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
1039
static struct drm_driver driver = {
1040 1041
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1042
	 */
1043 1044 1045
	.driver_features =
	    DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
1046
	.load = i915_driver_load,
J
Jesse Barnes 已提交
1047
	.unload = i915_driver_unload,
1048
	.open = i915_driver_open,
1049 1050
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
1051
	.postclose = i915_driver_postclose,
1052 1053 1054 1055 1056

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
	.resume = i915_resume,

1057
	.device_is_agp = i915_driver_device_is_agp,
L
Linus Torvalds 已提交
1058
	.reclaim_buffers = drm_core_reclaim_buffers,
1059 1060
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
1061
#if defined(CONFIG_DEBUG_FS)
1062 1063
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
1064
#endif
1065 1066
	.gem_init_object = i915_gem_init_object,
	.gem_free_object = i915_gem_free_object,
1067
	.gem_vm_ops = &i915_gem_vm_ops,
1068 1069 1070
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
	.dumb_destroy = i915_gem_dumb_destroy,
L
Linus Torvalds 已提交
1071
	.ioctls = i915_ioctls,
1072
	.fops = &i915_driver_fops,
1073 1074 1075 1076 1077 1078
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1079 1080
};

1081 1082 1083 1084 1085 1086 1087 1088
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
1089 1090
static int __init i915_init(void)
{
1091 1092 1093 1094 1095
	if (!intel_agp_enabled) {
		DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
		return -ENODEV;
	}

L
Linus Torvalds 已提交
1096
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
	if (i915_modeset != 0)
		driver.driver_features |= DRIVER_MODESET;
#endif
	if (i915_modeset == 1)
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
	if (vgacon_text_force() && i915_modeset == -1)
		driver.driver_features &= ~DRIVER_MODESET;
#endif

1119 1120 1121
	if (!(driver.driver_features & DRIVER_MODESET))
		driver.get_vblank_timestamp = NULL;

1122
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1123 1124 1125 1126
}

static void __exit i915_exit(void)
{
1127
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1128 1129 1130 1131 1132
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
1133 1134
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1135
MODULE_LICENSE("GPL and additional rights");
1136

1137 1138 1139 1140
/* We give fast paths for the really cool registers */
#define NEEDS_FORCE_WAKE(dev_priv, reg) \
       (((dev_priv)->info->gen >= 6) && \
        ((reg) < 0x40000) &&            \
1141 1142
        ((reg) != FORCEWAKE)) && \
       (!IS_VALLEYVIEW((dev_priv)->dev))
1143

1144 1145 1146 1147
#define __i915_read(x, y) \
u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
	u##x val = 0; \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1148 1149 1150 1151
		unsigned long irqflags; \
		spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
		if (dev_priv->forcewake_count == 0) \
			dev_priv->display.force_wake_get(dev_priv); \
1152
		val = read##y(dev_priv->regs + reg); \
1153 1154 1155
		if (dev_priv->forcewake_count == 0) \
			dev_priv->display.force_wake_put(dev_priv); \
		spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	} else { \
		val = read##y(dev_priv->regs + reg); \
	} \
	trace_i915_reg_rw(false, reg, val, sizeof(val)); \
	return val; \
}

__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1171
	u32 __fifo_ret = 0; \
1172 1173
	trace_i915_reg_rw(true, reg, val, sizeof(val)); \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1174
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
1175 1176
	} \
	write##y(val, dev_priv->regs + reg); \
1177 1178 1179
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1180 1181 1182 1183 1184 1185
}
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write