pinctrl-imx.c 21.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Core driver for the imx pin controller
 *
 * Copyright (C) 2012 Freescale Semiconductor, Inc.
 * Copyright (C) 2012 Linaro Ltd.
 *
 * Author: Dong Aisheng <dong.aisheng@linaro.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#include <linux/err.h>
#include <linux/init.h>
#include <linux/io.h>
18
#include <linux/mfd/syscon.h>
19 20
#include <linux/of.h>
#include <linux/of_device.h>
21
#include <linux/of_address.h>
22 23 24 25 26
#include <linux/pinctrl/machine.h>
#include <linux/pinctrl/pinconf.h>
#include <linux/pinctrl/pinctrl.h>
#include <linux/pinctrl/pinmux.h>
#include <linux/slab.h>
27
#include <linux/regmap.h>
28

29
#include "../core.h"
30 31 32 33 34 35 36 37 38 39 40 41 42 43
#include "pinctrl-imx.h"

/* The bits in CONFIG cell defined in binding doc*/
#define IMX_NO_PAD_CTL	0x80000000	/* no pin config need */
#define IMX_PAD_SION 0x40000000		/* set SION */

/**
 * @dev: a pointer back to containing device
 * @base: the offset to the controller in virtual memory
 */
struct imx_pinctrl {
	struct device *dev;
	struct pinctrl_dev *pctl;
	void __iomem *base;
44
	void __iomem *input_sel_base;
45 46 47
	const struct imx_pinctrl_soc_info *info;
};

48
static inline const struct imx_pin_group *imx_pinctrl_find_group_by_name(
49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
				const struct imx_pinctrl_soc_info *info,
				const char *name)
{
	const struct imx_pin_group *grp = NULL;
	int i;

	for (i = 0; i < info->ngroups; i++) {
		if (!strcmp(info->groups[i].name, name)) {
			grp = &info->groups[i];
			break;
		}
	}

	return grp;
}

static int imx_get_groups_count(struct pinctrl_dev *pctldev)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;

	return info->ngroups;
}

static const char *imx_get_group_name(struct pinctrl_dev *pctldev,
				       unsigned selector)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;

	return info->groups[selector].name;
}

static int imx_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
			       const unsigned **pins,
			       unsigned *npins)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;

	if (selector >= info->ngroups)
		return -EINVAL;

92
	*pins = info->groups[selector].pin_ids;
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
	*npins = info->groups[selector].npins;

	return 0;
}

static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
		   unsigned offset)
{
	seq_printf(s, "%s", dev_name(pctldev->dev));
}

static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
			struct device_node *np,
			struct pinctrl_map **map, unsigned *num_maps)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;
	const struct imx_pin_group *grp;
	struct pinctrl_map *new_map;
	struct device_node *parent;
	int map_num = 1;
114
	int i, j;
115 116 117 118 119 120 121 122 123 124 125 126 127

	/*
	 * first find the group of this node and check if we need create
	 * config maps for pins
	 */
	grp = imx_pinctrl_find_group_by_name(info, np->name);
	if (!grp) {
		dev_err(info->dev, "unable to find group for node %s\n",
			np->name);
		return -EINVAL;
	}

	for (i = 0; i < grp->npins; i++) {
128
		if (!(grp->pins[i].config & IMX_NO_PAD_CTL))
129 130 131 132 133 134 135 136 137 138 139 140
			map_num++;
	}

	new_map = kmalloc(sizeof(struct pinctrl_map) * map_num, GFP_KERNEL);
	if (!new_map)
		return -ENOMEM;

	*map = new_map;
	*num_maps = map_num;

	/* create mux map */
	parent = of_get_parent(np);
141 142
	if (!parent) {
		kfree(new_map);
143
		return -EINVAL;
144
	}
145 146 147 148 149 150 151
	new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
	new_map[0].data.mux.function = parent->name;
	new_map[0].data.mux.group = np->name;
	of_node_put(parent);

	/* create config map */
	new_map++;
152
	for (i = j = 0; i < grp->npins; i++) {
153
		if (!(grp->pins[i].config & IMX_NO_PAD_CTL)) {
154 155
			new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
			new_map[j].data.configs.group_or_pin =
156 157
					pin_get_name(pctldev, grp->pins[i].pin);
			new_map[j].data.configs.configs = &grp->pins[i].config;
158 159
			new_map[j].data.configs.num_configs = 1;
			j++;
160 161 162 163
		}
	}

	dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
164
		(*map)->data.mux.function, (*map)->data.mux.group, map_num);
165 166 167 168 169 170 171

	return 0;
}

static void imx_dt_free_map(struct pinctrl_dev *pctldev,
				struct pinctrl_map *map, unsigned num_maps)
{
172
	kfree(map);
173 174
}

175
static const struct pinctrl_ops imx_pctrl_ops = {
176 177 178 179 180 181 182 183 184
	.get_groups_count = imx_get_groups_count,
	.get_group_name = imx_get_group_name,
	.get_group_pins = imx_get_group_pins,
	.pin_dbg_show = imx_pin_dbg_show,
	.dt_node_to_map = imx_dt_node_to_map,
	.dt_free_map = imx_dt_free_map,

};

185 186
static int imx_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
		       unsigned group)
187 188 189 190 191 192
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;
	const struct imx_pin_reg *pin_reg;
	unsigned int npins, pin_id;
	int i;
193
	struct imx_pin_group *grp;
194 195 196 197 198

	/*
	 * Configure the mux mode for each pin in the group for a specific
	 * function.
	 */
199 200
	grp = &info->groups[group];
	npins = grp->npins;
201 202

	dev_dbg(ipctl->dev, "enable function %s group %s\n",
203
		info->functions[selector].name, grp->name);
204 205

	for (i = 0; i < npins; i++) {
206 207
		struct imx_pin *pin = &grp->pins[i];
		pin_id = pin->pin;
208
		pin_reg = &info->pin_regs[pin_id];
209

210
		if (pin_reg->mux_reg == -1) {
211
			dev_dbg(ipctl->dev, "Pin(%s) does not support mux function\n",
212
				info->pins[pin_id].name);
213
			continue;
214 215
		}

216 217 218 219
		if (info->flags & SHARE_MUX_CONF_REG) {
			u32 reg;
			reg = readl(ipctl->base + pin_reg->mux_reg);
			reg &= ~(0x7 << 20);
220
			reg |= (pin->mux_mode << 20);
221 222
			writel(reg, ipctl->base + pin_reg->mux_reg);
		} else {
223
			writel(pin->mux_mode, ipctl->base + pin_reg->mux_reg);
224
		}
225
		dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
226
			pin_reg->mux_reg, pin->mux_mode);
227

228 229 230 231 232 233 234 235 236 237 238 239 240
		/*
		 * If the select input value begins with 0xff, it's a quirky
		 * select input and the value should be interpreted as below.
		 *     31     23      15      7        0
		 *     | 0xff | shift | width | select |
		 * It's used to work around the problem that the select
		 * input for some pin is not implemented in the select
		 * input register but in some general purpose register.
		 * We encode the select input value, width and shift of
		 * the bit field into input_val cell of pin function ID
		 * in device tree, and then decode them here for setting
		 * up the select input bits in general purpose register.
		 */
241 242
		if (pin->input_val >> 24 == 0xff) {
			u32 val = pin->input_val;
243 244 245 246 247 248 249 250
			u8 select = val & 0xff;
			u8 width = (val >> 8) & 0xff;
			u8 shift = (val >> 16) & 0xff;
			u32 mask = ((1 << width) - 1) << shift;
			/*
			 * The input_reg[i] here is actually some IOMUXC general
			 * purpose register, not regular select input register.
			 */
251
			val = readl(ipctl->base + pin->input_reg);
252 253
			val &= ~mask;
			val |= select << shift;
254 255
			writel(val, ipctl->base + pin->input_reg);
		} else if (pin->input_reg) {
256 257 258 259
			/*
			 * Regular select input register can never be at offset
			 * 0, and we only print register value for regular case.
			 */
260 261 262 263 264 265
			if (ipctl->input_sel_base)
				writel(pin->input_val, ipctl->input_sel_base +
						pin->input_reg);
			else
				writel(pin->input_val, ipctl->base +
						pin->input_reg);
266 267
			dev_dbg(ipctl->dev,
				"==>select_input: offset 0x%x val 0x%x\n",
268
				pin->input_reg, pin->input_val);
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
		}
	}

	return 0;
}

static int imx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;

	return info->nfunctions;
}

static const char *imx_pmx_get_func_name(struct pinctrl_dev *pctldev,
					  unsigned selector)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;

	return info->functions[selector].name;
}

static int imx_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
			       const char * const **groups,
			       unsigned * const num_groups)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;

	*groups = info->functions[selector].groups;
	*num_groups = info->functions[selector].num_groups;

	return 0;
}

305 306 307 308 309 310 311 312 313 314 315 316 317
static int imx_pmx_gpio_request_enable(struct pinctrl_dev *pctldev,
			struct pinctrl_gpio_range *range, unsigned offset)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;
	const struct imx_pin_reg *pin_reg;
	struct imx_pin_group *grp;
	struct imx_pin *imx_pin;
	unsigned int pin, group;
	u32 reg;

	/* Currently implementation only for shared mux/conf register */
	if (!(info->flags & SHARE_MUX_CONF_REG))
318
		return 0;
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344

	pin_reg = &info->pin_regs[offset];
	if (pin_reg->mux_reg == -1)
		return -EINVAL;

	/* Find the pinctrl config with GPIO mux mode for the requested pin */
	for (group = 0; group < info->ngroups; group++) {
		grp = &info->groups[group];
		for (pin = 0; pin < grp->npins; pin++) {
			imx_pin = &grp->pins[pin];
			if (imx_pin->pin == offset && !imx_pin->mux_mode)
				goto mux_pin;
		}
	}

	return -EINVAL;

mux_pin:
	reg = readl(ipctl->base + pin_reg->mux_reg);
	reg &= ~(0x7 << 20);
	reg |= imx_pin->config;
	writel(reg, ipctl->base + pin_reg->mux_reg);

	return 0;
}

345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
static void imx_pmx_gpio_disable_free(struct pinctrl_dev *pctldev,
			struct pinctrl_gpio_range *range, unsigned offset)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;
	const struct imx_pin_reg *pin_reg;
	u32 reg;

	/*
	 * Only Vybrid has the input/output buffer enable flags (IBE/OBE)
	 * They are part of the shared mux/conf register.
	 */
	if (!(info->flags & SHARE_MUX_CONF_REG))
		return;

	pin_reg = &info->pin_regs[offset];
	if (pin_reg->mux_reg == -1)
		return;

	/* Clear IBE/OBE/PUE to disable the pin (Hi-Z) */
	reg = readl(ipctl->base + pin_reg->mux_reg);
	reg &= ~0x7;
	writel(reg, ipctl->base + pin_reg->mux_reg);
}

370 371 372 373 374 375 376 377 378 379 380 381 382
static int imx_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
	   struct pinctrl_gpio_range *range, unsigned offset, bool input)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;
	const struct imx_pin_reg *pin_reg;
	u32 reg;

	/*
	 * Only Vybrid has the input/output buffer enable flags (IBE/OBE)
	 * They are part of the shared mux/conf register.
	 */
	if (!(info->flags & SHARE_MUX_CONF_REG))
383
		return 0;
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399

	pin_reg = &info->pin_regs[offset];
	if (pin_reg->mux_reg == -1)
		return -EINVAL;

	/* IBE always enabled allows us to read the value "on the wire" */
	reg = readl(ipctl->base + pin_reg->mux_reg);
	if (input)
		reg &= ~0x2;
	else
		reg |= 0x2;
	writel(reg, ipctl->base + pin_reg->mux_reg);

	return 0;
}

400
static const struct pinmux_ops imx_pmx_ops = {
401 402 403
	.get_functions_count = imx_pmx_get_funcs_count,
	.get_function_name = imx_pmx_get_func_name,
	.get_function_groups = imx_pmx_get_groups,
404
	.set_mux = imx_pmx_set,
405
	.gpio_request_enable = imx_pmx_gpio_request_enable,
406
	.gpio_disable_free = imx_pmx_gpio_disable_free,
407
	.gpio_set_direction = imx_pmx_gpio_set_direction,
408 409 410 411 412 413 414
};

static int imx_pinconf_get(struct pinctrl_dev *pctldev,
			     unsigned pin_id, unsigned long *config)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;
415
	const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
416

417
	if (pin_reg->conf_reg == -1) {
418 419 420 421 422 423 424
		dev_err(info->dev, "Pin(%s) does not support config function\n",
			info->pins[pin_id].name);
		return -EINVAL;
	}

	*config = readl(ipctl->base + pin_reg->conf_reg);

425 426 427
	if (info->flags & SHARE_MUX_CONF_REG)
		*config &= 0xffff;

428 429 430 431
	return 0;
}

static int imx_pinconf_set(struct pinctrl_dev *pctldev,
432 433
			     unsigned pin_id, unsigned long *configs,
			     unsigned num_configs)
434 435 436
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;
437
	const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
438
	int i;
439

440
	if (pin_reg->conf_reg == -1) {
441 442 443 444 445 446 447 448
		dev_err(info->dev, "Pin(%s) does not support config function\n",
			info->pins[pin_id].name);
		return -EINVAL;
	}

	dev_dbg(ipctl->dev, "pinconf set pin %s\n",
		info->pins[pin_id].name);

449 450 451 452 453 454 455 456 457 458 459 460 461
	for (i = 0; i < num_configs; i++) {
		if (info->flags & SHARE_MUX_CONF_REG) {
			u32 reg;
			reg = readl(ipctl->base + pin_reg->conf_reg);
			reg &= ~0xffff;
			reg |= configs[i];
			writel(reg, ipctl->base + pin_reg->conf_reg);
		} else {
			writel(configs[i], ipctl->base + pin_reg->conf_reg);
		}
		dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
			pin_reg->conf_reg, configs[i]);
	} /* for each config */
462 463 464 465 466 467 468 469 470

	return 0;
}

static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
				   struct seq_file *s, unsigned pin_id)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;
471
	const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
472 473
	unsigned long config;

474
	if (!pin_reg || pin_reg->conf_reg == -1) {
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
		seq_printf(s, "N/A");
		return;
	}

	config = readl(ipctl->base + pin_reg->conf_reg);
	seq_printf(s, "0x%lx", config);
}

static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
					 struct seq_file *s, unsigned group)
{
	struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
	const struct imx_pinctrl_soc_info *info = ipctl->info;
	struct imx_pin_group *grp;
	unsigned long config;
	const char *name;
	int i, ret;

	if (group > info->ngroups)
		return;

	seq_printf(s, "\n");
	grp = &info->groups[group];
	for (i = 0; i < grp->npins; i++) {
499 500 501
		struct imx_pin *pin = &grp->pins[i];
		name = pin_get_name(pctldev, pin->pin);
		ret = imx_pinconf_get(pctldev, pin->pin, &config);
502 503
		if (ret)
			return;
504
		seq_printf(s, "  %s: 0x%lx\n", name, config);
505 506 507
	}
}

508
static const struct pinconf_ops imx_pinconf_ops = {
509 510 511 512 513 514
	.pin_config_get = imx_pinconf_get,
	.pin_config_set = imx_pinconf_set,
	.pin_config_dbg_show = imx_pinconf_dbg_show,
	.pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
};

515 516 517 518 519
/*
 * Each pin represented in fsl,pins consists of 5 u32 PIN_FUNC_ID and
 * 1 u32 CONFIG, so 24 types in total for each pin.
 */
#define FSL_PIN_SIZE 24
520
#define SHARE_FSL_PIN_SIZE 20
521

522 523 524 525
static int imx_pinctrl_parse_groups(struct device_node *np,
				    struct imx_pin_group *grp,
				    struct imx_pinctrl_soc_info *info,
				    u32 index)
526
{
527
	int size, pin_size;
528
	const __be32 *list;
529
	int i;
530 531 532 533
	u32 config;

	dev_dbg(info->dev, "group(%d): %s\n", index, np->name);

534 535 536 537
	if (info->flags & SHARE_MUX_CONF_REG)
		pin_size = SHARE_FSL_PIN_SIZE;
	else
		pin_size = FSL_PIN_SIZE;
538 539 540 541 542 543 544 545
	/* Initialise group */
	grp->name = np->name;

	/*
	 * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
	 * do sanity check and calculate pins number
	 */
	list = of_get_property(np, "fsl,pins", &size);
546 547 548 549 550
	if (!list) {
		dev_err(info->dev, "no fsl,pins property in node %s\n", np->full_name);
		return -EINVAL;
	}

551
	/* we do not check return since it's safe node passed down */
552
	if (!size || size % pin_size) {
553
		dev_err(info->dev, "Invalid fsl,pins property in node %s\n", np->full_name);
554 555 556
		return -EINVAL;
	}

557
	grp->npins = size / pin_size;
558
	grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(struct imx_pin),
559
				GFP_KERNEL);
560
	grp->pin_ids = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
561
				GFP_KERNEL);
562 563 564
	if (!grp->pins || ! grp->pin_ids)
		return -ENOMEM;

565 566
	for (i = 0; i < grp->npins; i++) {
		u32 mux_reg = be32_to_cpu(*list++);
567 568 569
		u32 conf_reg;
		unsigned int pin_id;
		struct imx_pin_reg *pin_reg;
570
		struct imx_pin *pin = &grp->pins[i];
571

572 573 574
		if (!(info->flags & ZERO_OFFSET_VALID) && !mux_reg)
			mux_reg = -1;

575
		if (info->flags & SHARE_MUX_CONF_REG) {
576
			conf_reg = mux_reg;
577
		} else {
578
			conf_reg = be32_to_cpu(*list++);
579 580 581
			if (!conf_reg)
				conf_reg = -1;
		}
582

583
		pin_id = (mux_reg != -1) ? mux_reg / 4 : conf_reg / 4;
584
		pin_reg = &info->pin_regs[pin_id];
585 586
		pin->pin = pin_id;
		grp->pin_ids[i] = pin_id;
587 588
		pin_reg->mux_reg = mux_reg;
		pin_reg->conf_reg = conf_reg;
589 590 591
		pin->input_reg = be32_to_cpu(*list++);
		pin->mux_mode = be32_to_cpu(*list++);
		pin->input_val = be32_to_cpu(*list++);
592

593 594 595
		/* SION bit is in mux register */
		config = be32_to_cpu(*list++);
		if (config & IMX_PAD_SION)
596 597
			pin->mux_mode |= IOMUXC_CONFIG_SION;
		pin->config = config & ~IMX_PAD_SION;
598

599
		dev_dbg(info->dev, "%s: 0x%x 0x%08lx", info->pins[pin_id].name,
600 601
				pin->mux_mode, pin->config);
	}
602

603 604 605
	return 0;
}

606 607 608
static int imx_pinctrl_parse_functions(struct device_node *np,
				       struct imx_pinctrl_soc_info *info,
				       u32 index)
609 610 611 612 613 614 615 616 617 618 619 620 621
{
	struct device_node *child;
	struct imx_pmx_func *func;
	struct imx_pin_group *grp;
	u32 i = 0;

	dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);

	func = &info->functions[index];

	/* Initialise function */
	func->name = np->name;
	func->num_groups = of_get_child_count(np);
622
	if (func->num_groups == 0) {
623
		dev_err(info->dev, "no groups defined in %s\n", np->full_name);
624 625 626 627 628 629 630
		return -EINVAL;
	}
	func->groups = devm_kzalloc(info->dev,
			func->num_groups * sizeof(char *), GFP_KERNEL);

	for_each_child_of_node(np, child) {
		func->groups[i] = child->name;
631
		grp = &info->groups[info->group_index++];
632
		imx_pinctrl_parse_groups(child, grp, info, i++);
633 634 635 636 637
	}

	return 0;
}

638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
/*
 * Check if the DT contains pins in the direct child nodes. This indicates the
 * newer DT format to store pins. This function returns true if the first found
 * fsl,pins property is in a child of np. Otherwise false is returned.
 */
static bool imx_pinctrl_dt_is_flat_functions(struct device_node *np)
{
	struct device_node *function_np;
	struct device_node *pinctrl_np;

	for_each_child_of_node(np, function_np) {
		if (of_property_read_bool(function_np, "fsl,pins"))
			return true;

		for_each_child_of_node(function_np, pinctrl_np) {
			if (of_property_read_bool(pinctrl_np, "fsl,pins"))
				return false;
		}
	}

	return true;
}

661
static int imx_pinctrl_probe_dt(struct platform_device *pdev,
662 663 664 665 666 667
				struct imx_pinctrl_soc_info *info)
{
	struct device_node *np = pdev->dev.of_node;
	struct device_node *child;
	u32 nfuncs = 0;
	u32 i = 0;
668
	bool flat_funcs;
669 670 671 672

	if (!np)
		return -ENODEV;

673 674 675 676 677 678 679 680 681
	flat_funcs = imx_pinctrl_dt_is_flat_functions(np);
	if (flat_funcs) {
		nfuncs = 1;
	} else {
		nfuncs = of_get_child_count(np);
		if (nfuncs <= 0) {
			dev_err(&pdev->dev, "no functions defined\n");
			return -EINVAL;
		}
682 683 684 685 686 687 688 689
	}

	info->nfunctions = nfuncs;
	info->functions = devm_kzalloc(&pdev->dev, nfuncs * sizeof(struct imx_pmx_func),
					GFP_KERNEL);
	if (!info->functions)
		return -ENOMEM;

690
	info->group_index = 0;
691 692 693 694 695 696 697
	if (flat_funcs) {
		info->ngroups = of_get_child_count(np);
	} else {
		info->ngroups = 0;
		for_each_child_of_node(np, child)
			info->ngroups += of_get_child_count(child);
	}
698 699 700 701 702
	info->groups = devm_kzalloc(&pdev->dev, info->ngroups * sizeof(struct imx_pin_group),
					GFP_KERNEL);
	if (!info->groups)
		return -ENOMEM;

703 704 705 706 707 708
	if (flat_funcs) {
		imx_pinctrl_parse_functions(np, info, 0);
	} else {
		for_each_child_of_node(np, child)
			imx_pinctrl_parse_functions(child, info, i++);
	}
709 710 711 712

	return 0;
}

713 714
int imx_pinctrl_probe(struct platform_device *pdev,
		      struct imx_pinctrl_soc_info *info)
715
{
716
	struct regmap_config config = { .name = "gpr" };
717
	struct device_node *dev_np = pdev->dev.of_node;
718
	struct pinctrl_desc *imx_pinctrl_desc;
719
	struct device_node *np;
720 721
	struct imx_pinctrl *ipctl;
	struct resource *res;
722
	struct regmap *gpr;
723
	int ret, i;
724

725
	if (!info || !info->pins || !info->npins) {
726 727 728 729 730
		dev_err(&pdev->dev, "wrong pinctrl info\n");
		return -EINVAL;
	}
	info->dev = &pdev->dev;

731 732 733 734 735 736
	if (info->gpr_compatible) {
		gpr = syscon_regmap_lookup_by_compatible(info->gpr_compatible);
		if (!IS_ERR(gpr))
			regmap_attach_dev(&pdev->dev, gpr, &config);
	}

737 738 739 740 741
	/* Create state holders etc for this driver */
	ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
	if (!ipctl)
		return -ENOMEM;

742
	info->pin_regs = devm_kmalloc(&pdev->dev, sizeof(*info->pin_regs) *
743 744 745
				      info->npins, GFP_KERNEL);
	if (!info->pin_regs)
		return -ENOMEM;
746 747 748 749 750

	for (i = 0; i < info->npins; i++) {
		info->pin_regs[i].mux_reg = -1;
		info->pin_regs[i].conf_reg = -1;
	}
751

752
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
753 754 755
	ipctl->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(ipctl->base))
		return PTR_ERR(ipctl->base);
756

757 758
	if (of_property_read_bool(dev_np, "fsl,input-sel")) {
		np = of_parse_phandle(dev_np, "fsl,input-sel", 0);
759
		if (!np) {
760 761 762
			dev_err(&pdev->dev, "iomuxc fsl,input-sel property not found\n");
			return -EINVAL;
		}
763 764

		ipctl->input_sel_base = of_iomap(np, 0);
765
		of_node_put(np);
766 767 768 769 770
		if (!ipctl->input_sel_base) {
			dev_err(&pdev->dev,
				"iomuxc input select base address not found\n");
			return -ENOMEM;
		}
771 772
	}

773 774 775 776 777 778 779 780 781 782 783 784
	imx_pinctrl_desc = devm_kzalloc(&pdev->dev, sizeof(*imx_pinctrl_desc),
					GFP_KERNEL);
	if (!imx_pinctrl_desc)
		return -ENOMEM;

	imx_pinctrl_desc->name = dev_name(&pdev->dev);
	imx_pinctrl_desc->pins = info->pins;
	imx_pinctrl_desc->npins = info->npins;
	imx_pinctrl_desc->pctlops = &imx_pctrl_ops,
	imx_pinctrl_desc->pmxops = &imx_pmx_ops,
	imx_pinctrl_desc->confops = &imx_pinconf_ops,
	imx_pinctrl_desc->owner = THIS_MODULE,
785 786 787 788 789 790 791 792 793 794

	ret = imx_pinctrl_probe_dt(pdev, info);
	if (ret) {
		dev_err(&pdev->dev, "fail to probe dt properties\n");
		return ret;
	}

	ipctl->info = info;
	ipctl->dev = info->dev;
	platform_set_drvdata(pdev, ipctl);
795 796
	ipctl->pctl = devm_pinctrl_register(&pdev->dev,
					    imx_pinctrl_desc, ipctl);
797
	if (IS_ERR(ipctl->pctl)) {
798
		dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
799
		return PTR_ERR(ipctl->pctl);
800 801 802 803 804 805
	}

	dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");

	return 0;
}