nv50_display.c 68.5 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31

32 33
#include <nvif/class.h>

34 35 36
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
37 38 39
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
40
#include "nouveau_fence.h"
41
#include "nv50_display.h"
42

43 44
#define EVO_DMA_NR 9

45
#define EVO_MASTER  (0x00)
46
#define EVO_FLIP(c) (0x01 + (c))
47 48
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
49 50
#define EVO_CURS(c) (0x0d + (c))

51 52
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
53 54 55
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
56

57 58 59 60
/******************************************************************************
 * EVO channel
 *****************************************************************************/

61
struct nv50_chan {
62
	struct nvif_object user;
63 64 65
};

static int
66
nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
67
		 void *data, u32 size, struct nv50_chan *chan)
68
{
69 70 71 72 73 74 75 76 77
	const u32 handle = (oclass[0] << 16) | head;
	u32 sclass[8];
	int ret, i;

	ret = nvif_object_sclass(disp, sclass, ARRAY_SIZE(sclass));
	WARN_ON(ret > ARRAY_SIZE(sclass));
	if (ret < 0)
		return ret;

78
	while (oclass[0]) {
79 80 81 82 83 84 85 86 87
		for (i = 0; i < ARRAY_SIZE(sclass); i++) {
			if (sclass[i] == oclass[0]) {
				ret = nvif_object_init(disp, NULL, handle,
						       oclass[0], data, size,
						       &chan->user);
				if (ret == 0)
					nvif_object_map(&chan->user);
				return ret;
			}
88
		}
89
		oclass++;
90
	}
91

92
	return -ENOSYS;
93 94 95
}

static void
96
nv50_chan_destroy(struct nv50_chan *chan)
97
{
98
	nvif_object_fini(&chan->user);
99 100 101 102 103 104
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

105 106
struct nv50_pioc {
	struct nv50_chan base;
107 108 109
};

static void
110
nv50_pioc_destroy(struct nv50_pioc *pioc)
111
{
112
	nv50_chan_destroy(&pioc->base);
113 114 115
}

static int
116
nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
117
		 void *data, u32 size, struct nv50_pioc *pioc)
118
{
119 120 121 122 123 124 125 126 127
	return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
128
	struct nouveau_bo *image;
129 130 131 132 133
};

static int
nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
{
134
	struct nv50_disp_cursor_v0 args = {
135 136 137
		.head = head,
	};
	static const u32 oclass[] = {
138 139 140 141 142
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &curs->base);
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
{
161
	struct nv50_disp_cursor_v0 args = {
162 163 164
		.head = head,
	};
	static const u32 oclass[] = {
165 166 167 168 169
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
170 171 172 173 174
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &oimm->base);
175 176 177 178 179 180
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

181 182
struct nv50_dmac {
	struct nv50_chan base;
183 184
	dma_addr_t handle;
	u32 *ptr;
185

186 187 188
	struct nvif_object sync;
	struct nvif_object vram;

189 190 191 192
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
193 194 195
};

static void
196
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
197
{
198 199 200 201 202
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

203
	if (dmac->ptr) {
204
		struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
205 206 207 208
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

209
static int
210
nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
211
		 void *data, u32 size, u64 syncbuf,
212
		 struct nv50_dmac *dmac)
213
{
214
	struct nvif_device *device = nvif_device(disp);
215
	struct nv50_disp_core_channel_dma_v0 *args = data;
216
	struct nvif_object pushbuf;
217 218
	int ret;

219 220
	mutex_init(&dmac->lock);

221
	dmac->ptr = pci_alloc_consistent(nvkm_device(device)->pdev,
222
					 PAGE_SIZE, &dmac->handle);
223 224 225
	if (!dmac->ptr)
		return -ENOMEM;

226
	ret = nvif_object_init(nvif_object(device), NULL,
227
			       args->pushbuf, NV_DMA_FROM_MEMORY,
228 229 230
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
231 232
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
233
			       }, sizeof(struct nv_dma_v0), &pushbuf);
234
	if (ret)
235
		return ret;
236

237
	ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
238
	nvif_object_fini(&pushbuf);
239 240 241
	if (ret)
		return ret;

242
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
243 244 245 246
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
247 248
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
249
			       }, sizeof(struct nv_dma_v0),
250
			       &dmac->sync);
251 252 253
	if (ret)
		return ret;

254
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
255 256 257 258
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
259
					.start = 0,
260
					.limit = device->info.ram_user - 1,
261
			       }, sizeof(struct nv_dma_v0),
262
			       &dmac->vram);
263
	if (ret)
264 265
		return ret;

266 267 268
	return ret;
}

269 270 271 272
/******************************************************************************
 * Core
 *****************************************************************************/

273 274
struct nv50_mast {
	struct nv50_dmac base;
275 276
};

277 278 279
static int
nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
{
280 281
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
282 283
	};
	static const u32 oclass[] = {
B
Ben Skeggs 已提交
284
		GM204_DISP_CORE_CHANNEL_DMA,
285 286 287 288 289 290 291 292 293
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
294 295 296 297 298 299 300 301 302 303
		0
	};

	return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
			       &core->base);
}

/******************************************************************************
 * Base
 *****************************************************************************/
304

305 306
struct nv50_sync {
	struct nv50_dmac base;
307 308
	u32 addr;
	u32 data;
309 310
};

311 312 313 314
static int
nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_sync *base)
{
315 316
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
317 318 319
		.head = head,
	};
	static const u32 oclass[] = {
320 321 322 323 324 325 326
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
327 328 329 330 331 332 333 334 335 336 337
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

338 339
struct nv50_ovly {
	struct nv50_dmac base;
340
};
341

342 343 344 345
static int
nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_ovly *ovly)
{
346 347
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
348 349 350
		.head = head,
	};
	static const u32 oclass[] = {
351 352 353 354 355 356
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
357 358 359 360 361 362
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &ovly->base);
}
363

364
struct nv50_head {
365
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
366
	struct nouveau_bo *image;
367 368 369 370
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
371 372
};

373 374 375 376 377 378
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
379 380 381 382 383 384 385
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
386

387
struct nv50_disp {
388
	struct nvif_object *disp;
389
	struct nv50_mast mast;
390

391
	struct list_head fbdma;
392 393

	struct nouveau_bo *sync;
394 395
};

396 397
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
398
{
399
	return nouveau_display(dev)->priv;
400 401
}

402
#define nv50_mast(d) (&nv50_disp(d)->mast)
403

404
static struct drm_crtc *
405
nv50_display_crtc_get(struct drm_encoder *encoder)
406 407 408 409 410 411 412
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
413
static u32 *
414
evo_wait(void *evoc, int nr)
415
{
416
	struct nv50_dmac *dmac = evoc;
417
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
418

419
	mutex_lock(&dmac->lock);
420
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
421
		dmac->ptr[put] = 0x20000000;
422

423 424
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
		if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
425
			mutex_unlock(&dmac->lock);
426
			nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
427 428 429 430 431 432
			return NULL;
		}

		put = 0;
	}

433
	return dmac->ptr + put;
434 435 436
}

static void
437
evo_kick(u32 *push, void *evoc)
438
{
439
	struct nv50_dmac *dmac = evoc;
440
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
441
	mutex_unlock(&dmac->lock);
442 443
}

444
#if 1
445 446
#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)
447 448 449 450 451 452 453 454 455 456 457 458
#else
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
	printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);                     \
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
	printk(KERN_ERR "\t%08x\n", _d);                                       \
	*((p)++) = _d;                                                         \
} while(0)
#endif
459

460 461 462
static bool
evo_sync_wait(void *data)
{
463 464 465 466
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
467 468 469
}

static int
470
evo_sync(struct drm_device *dev)
471
{
472
	struct nvif_device *device = &nouveau_drm(dev)->device;
473 474
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
475
	u32 *push = evo_wait(mast, 8);
476
	if (push) {
477
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
478
		evo_mthd(push, 0x0084, 1);
479
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
480 481 482
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
483
		evo_kick(push, mast);
484
		if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
485 486 487 488 489 490 491
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
492
 * Page flipping channel
493 494
 *****************************************************************************/
struct nouveau_bo *
495
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
496
{
497
	return nv50_disp(dev)->sync;
498 499
}

500 501 502 503 504 505 506 507 508 509
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
510
					      flip->chan->data)
511 512 513 514 515
		return true;
	usleep_range(1, 2);
	return false;
}

516
void
517
nv50_display_flip_stop(struct drm_crtc *crtc)
518
{
519
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
520 521 522 523
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
524 525
	u32 *push;

526
	push = evo_wait(flip.chan, 8);
527 528 529 530 531 532 533 534 535
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
536
		evo_kick(push, flip.chan);
537
	}
538

539
	nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
540 541 542
}

int
543
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
544 545 546 547
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
548
	struct nv50_head *head = nv50_head(crtc);
549
	struct nv50_sync *sync = nv50_sync(crtc);
550
	u32 *push;
B
Ben Skeggs 已提交
551
	int ret;
552 553 554 555

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
556 557
	if (chan == NULL)
		evo_sync(crtc->dev);
558

559
	push = evo_wait(sync, 128);
560 561 562
	if (unlikely(push == NULL))
		return -EBUSY;

563
	if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
564 565 566 567 568
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
569
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
570 571 572 573 574 575 576
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
577
	if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
578
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
579 580 581 582 583
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
584
		OUT_RING  (chan, chan->vram.handle);
585 586 587 588 589 590 591 592 593 594 595 596
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
597
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
615

616 617 618
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
619 620 621 622 623 624 625 626 627 628 629 630 631
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
632 633 634
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
635
	evo_data(push, sync->base.sync.handle);
636 637 638 639
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
640
	evo_data(push, nv_fb->r_handle);
641 642 643
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
644
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
645 646 647 648 649 650 651 652 653 654 655 656 657 658
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
659 660
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
661
	evo_kick(push, sync);
B
Ben Skeggs 已提交
662 663

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
664 665 666
	return 0;
}

667 668 669 670
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
671
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
672
{
673
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
674 675 676
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
677

678
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
679 680
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
681
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
682 683 684 685 686 687 688 689 690 691
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
692 693
	}

694
	push = evo_wait(mast, 4);
695
	if (push) {
696
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
697 698 699
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
700
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
701 702 703 704 705 706 707
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

708 709 710 711
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
712
		evo_kick(push, mast);
713 714 715 716 717 718
	}

	return 0;
}

static int
719
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
720
{
721
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
722
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
723
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
724
	struct nouveau_connector *nv_connector;
725 726
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
727

728 729 730
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
731
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
783
		}
784 785 786
		break;
	default:
		break;
B
Ben Skeggs 已提交
787
	}
788

789
	push = evo_wait(mast, 8);
790
	if (push) {
791
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

813
		if (update) {
814
			nv50_display_flip_stop(crtc);
815 816
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
817 818 819 820 821 822
		}
	}

	return 0;
}

823
static int
824
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
825
{
826
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
827 828 829 830 831 832 833 834 835
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
836
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

854
static int
855
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
856 857 858
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
859
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
860 861
	u32 *push;

862
	push = evo_wait(mast, 16);
863
	if (push) {
864
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
865 866 867 868 869 870 871 872
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
873
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
874
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
875
				evo_data(push, nvfb->r_handle);
876 877 878 879 880 881 882 883
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
884
			evo_data(push, nvfb->r_handle);
885 886 887 888
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

889 890 891 892
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
893
		evo_kick(push, mast);
894 895
	}

896
	nv_crtc->fb.handle = nvfb->r_handle;
897 898 899 900
	return 0;
}

static void
901
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
902
{
903
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
904
	struct nv50_curs *curs = nv50_curs(&nv_crtc->base);
905
	u32 *push = evo_wait(mast, 16);
906
	if (push) {
907
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
908 909
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
910
			evo_data(push, curs->image->bo.offset >> 8);
911
		} else
912
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
913 914
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
915
			evo_data(push, curs->image->bo.offset >> 8);
916
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
917
			evo_data(push, mast->base.vram.handle);
918
		} else {
919 920
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
921
			evo_data(push, curs->image->bo.offset >> 8);
922
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
923
			evo_data(push, mast->base.vram.handle);
924 925 926 927 928 929
		}
		evo_kick(push, mast);
	}
}

static void
930
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
931
{
932
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
933 934
	u32 *push = evo_wait(mast, 16);
	if (push) {
935
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
936 937 938
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
939
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
940 941 942 943
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
944 945 946 947 948 949
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
950 951 952
		evo_kick(push, mast);
	}
}
953

954
static void
955
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
956
{
957
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
958
	struct nv50_curs *curs = nv50_curs(&nv_crtc->base);
959

960
	if (show && curs->image)
961
		nv50_crtc_cursor_show(nv_crtc);
962
	else
963
		nv50_crtc_cursor_hide(nv_crtc);
964 965 966 967

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
968 969
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
970
			evo_kick(push, mast);
971 972 973 974 975
		}
	}
}

static void
976
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
977 978 979 980
{
}

static void
981
nv50_crtc_prepare(struct drm_crtc *crtc)
982 983
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
984
	struct nv50_mast *mast = nv50_mast(crtc->dev);
985 986
	u32 *push;

987
	nv50_display_flip_stop(crtc);
988

989
	push = evo_wait(mast, 6);
990
	if (push) {
991
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
992 993 994 995 996
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
997
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
1014 1015
	}

1016
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1017 1018 1019
}

static void
1020
nv50_crtc_commit(struct drm_crtc *crtc)
1021 1022
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1023
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1024 1025
	u32 *push;

1026
	push = evo_wait(mast, 32);
1027
	if (push) {
1028
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1029
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1030
			evo_data(push, nv_crtc->fb.handle);
1031 1032 1033 1034
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1035
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1036
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1037
			evo_data(push, nv_crtc->fb.handle);
1038 1039 1040 1041
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1042
			evo_data(push, mast->base.vram.handle);
1043 1044
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1045
			evo_data(push, nv_crtc->fb.handle);
1046 1047 1048 1049 1050 1051
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1052
			evo_data(push, mast->base.vram.handle);
1053 1054 1055 1056 1057
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1058 1059
	}

1060
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1061
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1062 1063 1064
}

static bool
1065
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1066 1067
		     struct drm_display_mode *adjusted_mode)
{
1068
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1069 1070 1071 1072
	return true;
}

static int
1073
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1074
{
1075
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1076
	struct nv50_head *head = nv50_head(crtc);
1077 1078
	int ret;

1079
	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
B
Ben Skeggs 已提交
1080 1081 1082 1083
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1084 1085
	}

B
Ben Skeggs 已提交
1086
	return ret;
1087 1088 1089
}

static int
1090
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1091 1092 1093
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1094
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1095 1096
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1097 1098 1099 1100
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1101
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1102
	u32 *push;
1103 1104
	int ret;

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1118 1119 1120 1121 1122
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1123 1124 1125 1126 1127 1128
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1129
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1130 1131 1132
	if (ret)
		return ret;

1133
	push = evo_wait(mast, 64);
1134
	if (push) {
1135
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1136 1137 1138
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1139
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 8);
1140 1141 1142 1143 1144 1145
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1146
			evo_data(push, vblankus);
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1171 1172 1173
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1174 1175 1176
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1177
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1178 1179 1180 1181
	return 0;
}

static int
1182
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1183 1184
			struct drm_framebuffer *old_fb)
{
1185
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1186 1187 1188
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1189
	if (!crtc->primary->fb) {
1190
		NV_DEBUG(drm, "No FB bound\n");
1191 1192 1193
		return 0;
	}

1194
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1195 1196 1197
	if (ret)
		return ret;

1198
	nv50_display_flip_stop(crtc);
1199 1200
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1201 1202 1203 1204
	return 0;
}

static int
1205
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1206 1207 1208 1209
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1210 1211
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1212 1213 1214 1215
	return 0;
}

static void
1216
nv50_crtc_lut_load(struct drm_crtc *crtc)
1217
{
1218
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1219 1220 1221 1222 1223
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1224 1225 1226 1227
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1228
		if (disp->disp->oclass < GF110_DISP) {
1229 1230 1231 1232 1233 1234 1235 1236
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1237 1238 1239
	}
}

B
Ben Skeggs 已提交
1240 1241 1242 1243
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1244
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1245 1246 1247 1248 1249
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1250
static int
1251
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1252 1253 1254
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1255
	struct nv50_curs *curs = nv50_curs(crtc);
1256
	struct drm_device *dev = crtc->dev;
1257 1258 1259
	struct drm_gem_object *gem = NULL;
	struct nouveau_bo *nvbo = NULL;
	int ret = 0;
1260

1261
	if (handle) {
1262 1263 1264 1265 1266 1267 1268 1269
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

1270
		ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
1271 1272
	}

1273 1274 1275 1276
	if (ret == 0) {
		if (curs->image)
			nouveau_bo_unpin(curs->image);
		nouveau_bo_ref(nvbo, &curs->image);
1277
	}
1278
	drm_gem_object_unreference_unlocked(gem);
1279

1280
	nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1281 1282 1283 1284
	return ret;
}

static int
1285
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1286
{
1287 1288
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1289 1290
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1291 1292 1293 1294
	return 0;
}

static void
1295
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1296 1297 1298
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1299
	u32 end = min_t(u32, start + size, 256);
1300 1301 1302 1303 1304 1305 1306 1307
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1308
	nv50_crtc_lut_load(crtc);
1309 1310 1311
}

static void
1312
nv50_crtc_destroy(struct drm_crtc *crtc)
1313 1314
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1315 1316
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1317
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1318

1319 1320 1321 1322 1323 1324 1325 1326
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1327 1328 1329 1330 1331 1332 1333 1334

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1335 1336 1337 1338
	/*XXX: ditto */
	if (head->curs.image)
		nouveau_bo_unpin(head->curs.image);
	nouveau_bo_ref(NULL, &head->curs.image);
B
Ben Skeggs 已提交
1339

1340
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1341 1342
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1343
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1344

1345 1346 1347 1348
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1349 1350 1351 1352 1353 1354 1355 1356 1357
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1358
	.disable = nv50_crtc_disable,
1359 1360
};

1361 1362 1363 1364
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1365
	.set_config = nouveau_crtc_set_config,
1366
	.destroy = nv50_crtc_destroy,
1367
	.page_flip = nouveau_crtc_page_flip,
1368 1369 1370
};

static int
1371
nv50_crtc_create(struct drm_device *dev, int index)
1372
{
1373 1374
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1375 1376 1377
	struct drm_crtc *crtc;
	int ret, i;

1378 1379
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1380 1381
		return -ENOMEM;

1382
	head->base.index = index;
1383 1384 1385
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1386 1387
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1388
	for (i = 0; i < 256; i++) {
1389 1390 1391
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1392 1393
	}

1394
	crtc = &head->base.base;
1395 1396
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1397 1398
	drm_mode_crtc_set_gamma_size(crtc, 256);

1399
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1400
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1401
	if (!ret) {
1402
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
1403
		if (!ret) {
1404
			ret = nouveau_bo_map(head->base.lut.nvbo);
1405 1406 1407
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1408 1409 1410 1411 1412 1413 1414
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1415
	nv50_crtc_lut_load(crtc);
1416 1417

	/* allocate cursor resources */
1418
	ret = nv50_curs_create(disp->disp, index, &head->curs);
1419 1420 1421
	if (ret)
		goto out;

1422
	/* allocate page flip / sync resources */
1423 1424
	ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
			      &head->sync);
1425 1426 1427
	if (ret)
		goto out;

1428 1429
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1430

1431
	/* allocate overlay resources */
1432
	ret = nv50_oimm_create(disp->disp, index, &head->oimm);
1433 1434 1435
	if (ret)
		goto out;

1436 1437
	ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
			      &head->ovly);
1438 1439
	if (ret)
		goto out;
1440 1441 1442

out:
	if (ret)
1443
		nv50_crtc_destroy(crtc);
1444 1445 1446
	return ret;
}

1447 1448 1449
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1450
static void
1451
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1452 1453
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1454
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1470

1471
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1472 1473 1474
}

static bool
1475
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1476
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1495
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1496 1497 1498 1499
{
}

static void
1500
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1501 1502
		  struct drm_display_mode *adjusted_mode)
{
1503
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1504 1505
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1506
	u32 *push;
B
Ben Skeggs 已提交
1507

1508
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1509

1510
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1511
	if (push) {
1512
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1543 1544 1545 1546 1547 1548
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1549
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1550 1551
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1552
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1553
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1554 1555 1556
	u32 *push;

	if (nv_encoder->crtc) {
1557
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1558

1559
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1560
		if (push) {
1561
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1562 1563 1564 1565 1566 1567 1568
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1569 1570
		}
	}
1571 1572

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1573 1574
}

1575
static enum drm_connector_status
1576
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1577
{
1578
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1579
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1594

1595 1596
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1597
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1598

1599
	return connector_status_connected;
1600 1601
}

B
Ben Skeggs 已提交
1602
static void
1603
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1604 1605 1606 1607 1608
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1609 1610 1611 1612 1613 1614 1615 1616 1617
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1618 1619
};

1620 1621
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1622 1623 1624
};

static int
1625
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1626
{
1627
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1628
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
B
Ben Skeggs 已提交
1629 1630
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1631
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1632 1633 1634 1635 1636 1637

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1638
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1639 1640 1641 1642

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1643
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1644
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1645 1646 1647 1648

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1649

1650 1651 1652 1653
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1654
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1655 1656
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1657
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1658
	struct nouveau_connector *nv_connector;
1659
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1660 1661 1662 1663 1664
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1665 1666
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1667 1668 1669
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1670 1671
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1672
	};
1673 1674 1675 1676 1677 1678

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1679
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1680

1681
	nvif_mthd(disp->disp, 0, &args, sizeof(args.base) + args.data[2] * 4);
1682 1683 1684
}

static void
B
Ben Skeggs 已提交
1685
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1686 1687
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1688
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1689 1690 1691 1692 1693 1694 1695
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1696 1697
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1698
	};
1699

1700
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1701 1702 1703 1704 1705 1706
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1707
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1708
{
1709 1710
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1711
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1725 1726 1727 1728 1729 1730 1731
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1732
	max_ac_packet -= args.pwr.rekey;
1733
	max_ac_packet -= 18; /* constant from tegra */
1734
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1735

1736
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1737
	nv50_audio_mode_set(encoder, mode);
1738 1739 1740
}

static void
1741
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1742
{
1743
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1744
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1755

1756
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1757 1758
}

1759 1760 1761
/******************************************************************************
 * SOR
 *****************************************************************************/
1762
static void
1763
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1764 1765
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1799
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1800 1801 1802 1803 1804 1805
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1806
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1807 1808
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1809
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1810
	} else {
1811
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1812
	}
1813 1814 1815
}

static bool
1816
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1817
		    const struct drm_display_mode *mode,
1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1835
static void
1836
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1837
{
1838 1839 1840
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1841
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1842 1843 1844 1845 1846
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1847
		}
1848
		evo_kick(push, mast);
1849
	}
1850 1851 1852 1853 1854 1855 1856
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1857 1858 1859

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1860 1861 1862 1863

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1864
		nv50_audio_disconnect(encoder, nv_crtc);
1865 1866
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1867 1868
}

1869
static void
1870
nv50_sor_commit(struct drm_encoder *encoder)
1871 1872 1873 1874
{
}

static void
1875
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1876
		  struct drm_display_mode *mode)
1877
{
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1889 1890
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1891
	struct drm_device *dev = encoder->dev;
1892
	struct nouveau_drm *drm = nouveau_drm(dev);
1893
	struct nouveau_connector *nv_connector;
1894
	struct nvbios *bios = &drm->vbios;
1895
	u32 mask, ctrl;
1896 1897 1898
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1899

1900
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1901 1902
	nv_encoder->crtc = encoder->crtc;

1903
	switch (nv_encoder->dcb->type) {
1904
	case DCB_OUTPUT_TMDS:
1905 1906
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1907
				proto = 0x1;
1908
			else
1909
				proto = 0x5;
1910
		} else {
1911
			proto = 0x2;
1912 1913
		}

1914
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1915
		break;
1916
	case DCB_OUTPUT_LVDS:
1917 1918
		proto = 0x0;

1919 1920
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1921
				lvds.lvds.script |= 0x0100;
1922
			if (bios->fp.if_is_24bit)
1923
				lvds.lvds.script |= 0x0200;
1924
		} else {
1925
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1926
				if (((u8 *)nv_connector->edid)[121] == 2)
1927
					lvds.lvds.script |= 0x0100;
1928 1929
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1930
				lvds.lvds.script |= 0x0100;
1931
			}
1932

1933
			if (lvds.lvds.script & 0x0100) {
1934
				if (bios->fp.strapless_is_24bit & 2)
1935
					lvds.lvds.script |= 0x0200;
1936 1937
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1938
					lvds.lvds.script |= 0x0200;
1939 1940 1941
			}

			if (nv_connector->base.display_info.bpc == 8)
1942
				lvds.lvds.script |= 0x0200;
1943
		}
1944

1945
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
1946
		break;
1947
	case DCB_OUTPUT_DP:
1948
		if (nv_connector->base.display_info.bpc == 6) {
1949
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1950
			depth = 0x2;
1951 1952
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1953
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1954
			depth = 0x5;
1955 1956 1957
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1958
		}
1959 1960

		if (nv_encoder->dcb->sorconf.link & 1)
1961
			proto = 0x8;
1962
		else
1963
			proto = 0x9;
1964
		nv50_audio_mode_set(encoder, mode);
1965
		break;
1966 1967 1968 1969
	default:
		BUG_ON(1);
		break;
	}
1970

1971
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
1972

1973
	if (nv50_vers(mast) >= GF110_DISP) {
1974 1975
		u32 *push = evo_wait(mast, 3);
		if (push) {
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
1990
			evo_kick(push, mast);
1991 1992
		}

1993 1994 1995 1996 1997 1998 1999 2000 2001
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2002 2003
	}

2004
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2005 2006 2007
}

static void
2008
nv50_sor_destroy(struct drm_encoder *encoder)
2009 2010 2011 2012 2013
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2014 2015 2016
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
2017
	.prepare = nv50_sor_disconnect,
2018 2019 2020 2021
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2022 2023
};

2024 2025
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2026 2027 2028
};

static int
2029
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2030
{
2031
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2032
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2033 2034
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2045 2046 2047 2048 2049 2050

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2051
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
2052 2053 2054 2055 2056
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2057
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2058
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2059 2060 2061 2062

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2063

2064 2065 2066 2067 2068 2069 2070 2071 2072
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2148
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2177
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2213
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2249 2250 2251 2252
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2253
static void
2254
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2255
{
2256 2257 2258 2259
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2270 2271 2272 2273 2274 2275 2276 2277
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
			struct gf110_dma_v0 gf110;
		};
	} args = {};
2278 2279
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2280
	u32 size = sizeof(args.base);
2281 2282 2283
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2284
		if (fbdma->core.handle == name)
2285 2286 2287 2288 2289 2290 2291 2292
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2293 2294 2295 2296
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2297

2298
	if (drm->device.info.chipset < 0x80) {
2299 2300
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2301
	} else
2302
	if (drm->device.info.chipset < 0xc0) {
2303 2304 2305
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2306
	} else
2307
	if (drm->device.info.chipset < 0xd0) {
2308 2309
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2310
	} else {
2311 2312 2313
		args.gf110.page = GF110_DMA_V0_PAGE_LP;
		args.gf110.kind = kind;
		size += sizeof(args.gf110);
2314 2315 2316
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2317 2318
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
2319
					    name, NV_DMA_IN_MEMORY, &args, size,
2320
					   &fbdma->base[head->base.index]);
2321
		if (ret) {
2322
			nv50_fbdma_fini(fbdma);
2323 2324 2325 2326
			return ret;
		}
	}

2327
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
2328
				NV_DMA_IN_MEMORY, &args, size,
2329
			       &fbdma->core);
2330
	if (ret) {
2331
		nv50_fbdma_fini(fbdma);
2332 2333 2334 2335 2336 2337
		return ret;
	}

	return 0;
}

2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2349 2350 2351
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2352 2353 2354 2355 2356 2357

	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
		NV_ERROR(drm, "framebuffer requires contiguous bo\n");
		return -EINVAL;
	}

2358
	if (drm->device.info.chipset >= 0xc0)
2359 2360
		tile >>= 4; /* yep.. */

2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2373
	if (disp->disp->oclass < G82_DISP) {
2374 2375 2376 2377
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2378
	if (disp->disp->oclass < GF110_DISP) {
2379 2380
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2381
	} else {
2382 2383
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2384
	}
2385
	nv_fb->r_handle = 0xffff0000 | kind;
2386

2387 2388
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2389 2390
}

2391 2392 2393
/******************************************************************************
 * Init
 *****************************************************************************/
2394

2395
void
2396
nv50_display_fini(struct drm_device *dev)
2397 2398 2399 2400
{
}

int
2401
nv50_display_init(struct drm_device *dev)
2402
{
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2414
	}
2415

2416
	evo_mthd(push, 0x0088, 1);
2417
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2418 2419
	evo_kick(push, nv50_mast(dev));
	return 0;
2420 2421 2422
}

void
2423
nv50_display_destroy(struct drm_device *dev)
2424
{
2425
	struct nv50_disp *disp = nv50_disp(dev);
2426 2427 2428
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2429
		nv50_fbdma_fini(fbdma);
2430
	}
2431

2432
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2433

2434
	nouveau_bo_unmap(disp->sync);
2435 2436
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2437
	nouveau_bo_ref(NULL, &disp->sync);
2438

2439
	nouveau_display(dev)->priv = NULL;
2440 2441 2442 2443
	kfree(disp);
}

int
2444
nv50_display_create(struct drm_device *dev)
2445
{
2446
	struct nvif_device *device = &nouveau_drm(dev)->device;
2447 2448
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2449
	struct drm_connector *connector, *tmp;
2450
	struct nv50_disp *disp;
2451
	struct dcb_output *dcbe;
2452
	int crtcs, ret, i;
2453 2454 2455 2456

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2457
	INIT_LIST_HEAD(&disp->fbdma);
2458 2459

	nouveau_display(dev)->priv = disp;
2460 2461 2462
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2463 2464
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2465
	disp->disp = &nouveau_display(dev)->disp;
2466

2467 2468
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2469
			     0, 0x0000, NULL, NULL, &disp->sync);
2470
	if (!ret) {
2471
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
2472
		if (!ret) {
2473
			ret = nouveau_bo_map(disp->sync);
2474 2475 2476
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2477 2478 2479 2480 2481 2482 2483 2484
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2485 2486
	ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
			      &disp->mast);
2487 2488 2489
	if (ret)
		goto out;

2490
	/* create crtc objects to represent the hw heads */
2491
	if (disp->disp->oclass >= GF110_DISP)
2492
		crtcs = nvif_rd32(device, 0x022448);
2493 2494 2495
	else
		crtcs = 2;

2496
	for (i = 0; i < crtcs; i++) {
2497
		ret = nv50_crtc_create(dev, i);
2498 2499 2500 2501
		if (ret)
			goto out;
	}

2502 2503 2504 2505 2506 2507
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2524 2525
		}

2526 2527 2528 2529
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2530
			ret = 0;
2531 2532 2533 2534 2535 2536 2537 2538
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2539
		NV_WARN(drm, "%s has no encoders, removing\n",
2540
			connector->name);
2541 2542 2543
		connector->funcs->destroy(connector);
	}

2544 2545
out:
	if (ret)
2546
		nv50_display_destroy(dev);
2547 2548
	return ret;
}