dma.c 51.4 KB
Newer Older
1 2 3
/*
 * linux/arch/arm/plat-omap/dma.c
 *
T
Tony Lindgren 已提交
4
 * Copyright (C) 2003 - 2008 Nokia Corporation
5
 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
6 7 8
 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
 * Graphics DMA and LCD DMA graphics tranformations
 * by Imre Deak <imre.deak@nokia.com>
9
 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
10
 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
11 12
 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
 *
13 14 15
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
16 17 18 19 20 21 22 23 24 25 26 27 28 29
 * Support functions for the OMAP internal DMA channels.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/sched.h>
#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/interrupt.h>
30
#include <linux/irq.h>
T
Tony Lindgren 已提交
31
#include <linux/io.h>
32
#include <linux/slab.h>
33 34

#include <asm/system.h>
35
#include <mach/hardware.h>
36
#include <plat/dma.h>
37

38
#include <plat/tc.h>
39

40 41 42 43 44 45 46 47
#undef DEBUG

#ifndef CONFIG_ARCH_OMAP1
enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
	DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
};

enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
48
#endif
49

T
Tony Lindgren 已提交
50
#define OMAP_DMA_ACTIVE			0x01
51
#define OMAP2_DMA_CSR_CLEAR_MASK	0xffe
52

T
Tony Lindgren 已提交
53
#define OMAP_FUNC_MUX_ARM_BASE		(0xfffe1000 + 0xec)
54

T
Tony Lindgren 已提交
55
static int enable_1510_mode;
56

57 58 59 60 61 62
static struct omap_dma_global_context_registers {
	u32 dma_irqenable_l0;
	u32 dma_ocp_sysconfig;
	u32 dma_gcr;
} omap_dma_global_context;

63 64 65 66 67 68
struct omap_dma_lch {
	int next_lch;
	int dev_id;
	u16 saved_csr;
	u16 enabled_irqs;
	const char *dev_name;
T
Tony Lindgren 已提交
69
	void (*callback)(int lch, u16 ch_status, void *data);
70
	void *data;
71 72 73 74 75 76 77 78 79 80

#ifndef CONFIG_ARCH_OMAP1
	/* required for Dynamic chaining */
	int prev_linked_ch;
	int next_linked_ch;
	int state;
	int chain_id;

	int status;
#endif
81 82 83
	long flags;
};

84 85 86 87 88 89 90 91 92 93 94 95 96
struct dma_link_info {
	int *linked_dmach_q;
	int no_of_lchs_linked;

	int q_count;
	int q_tail;
	int q_head;

	int chain_state;
	int chain_mode;

};

97 98 99
static struct dma_link_info *dma_linked_lch;

#ifndef CONFIG_ARCH_OMAP1
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131

/* Chain handling macros */
#define OMAP_DMA_CHAIN_QINIT(chain_id)					\
	do {								\
		dma_linked_lch[chain_id].q_head =			\
		dma_linked_lch[chain_id].q_tail =			\
		dma_linked_lch[chain_id].q_count = 0;			\
	} while (0)
#define OMAP_DMA_CHAIN_QFULL(chain_id)					\
		(dma_linked_lch[chain_id].no_of_lchs_linked ==		\
		dma_linked_lch[chain_id].q_count)
#define OMAP_DMA_CHAIN_QLAST(chain_id)					\
	do {								\
		((dma_linked_lch[chain_id].no_of_lchs_linked-1) ==	\
		dma_linked_lch[chain_id].q_count)			\
	} while (0)
#define OMAP_DMA_CHAIN_QEMPTY(chain_id)					\
		(0 == dma_linked_lch[chain_id].q_count)
#define __OMAP_DMA_CHAIN_INCQ(end)					\
	((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
#define OMAP_DMA_CHAIN_INCQHEAD(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head);	\
		dma_linked_lch[chain_id].q_count--;			\
	} while (0)

#define OMAP_DMA_CHAIN_INCQTAIL(chain_id)				\
	do {								\
		__OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail);	\
		dma_linked_lch[chain_id].q_count++; \
	} while (0)
#endif
132 133

static int dma_lch_count;
134
static int dma_chan_count;
135
static int omap_dma_reserve_channels;
136 137

static spinlock_t dma_chan_lock;
138
static struct omap_dma_lch *dma_chan;
139
static void __iomem *omap_dma_base;
140

141
static const u8 omap1_dma_irq[OMAP1_LOGICAL_DMA_CH_COUNT] = {
142 143 144 145 146 147 148
	INT_DMA_CH0_6, INT_DMA_CH1_7, INT_DMA_CH2_8, INT_DMA_CH3,
	INT_DMA_CH4, INT_DMA_CH5, INT_1610_DMA_CH6, INT_1610_DMA_CH7,
	INT_1610_DMA_CH8, INT_1610_DMA_CH9, INT_1610_DMA_CH10,
	INT_1610_DMA_CH11, INT_1610_DMA_CH12, INT_1610_DMA_CH13,
	INT_1610_DMA_CH14, INT_1610_DMA_CH15, INT_DMA_LCD
};

149 150 151 152
static inline void disable_lnk(int lch);
static void omap_disable_channel_irq(int lch);
static inline void omap_enable_channel_irq(int lch);

153
#define REVISIT_24XX()		printk(KERN_ERR "FIXME: no %s on 24xx\n", \
154
						__func__);
155

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
#define dma_read(reg)							\
({									\
	u32 __val;							\
	if (cpu_class_is_omap1())					\
		__val = __raw_readw(omap_dma_base + OMAP1_DMA_##reg);	\
	else								\
		__val = __raw_readl(omap_dma_base + OMAP_DMA4_##reg);	\
	__val;								\
})

#define dma_write(val, reg)						\
({									\
	if (cpu_class_is_omap1())					\
		__raw_writew((u16)(val), omap_dma_base + OMAP1_DMA_##reg); \
	else								\
		__raw_writel((val), omap_dma_base + OMAP_DMA4_##reg);	\
})

174 175 176 177 178 179 180 181 182 183 184
#ifdef CONFIG_ARCH_OMAP15XX
/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
int omap_dma_in_1510_mode(void)
{
	return enable_1510_mode;
}
#else
#define omap_dma_in_1510_mode()		0
#endif

#ifdef CONFIG_ARCH_OMAP1
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
static inline int get_gdma_dev(int req)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;

	return ((omap_readl(reg) >> shift) & 0x3f) + 1;
}

static inline void set_gdma_dev(int req, int dev)
{
	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
	int shift = ((req - 1) % 5) * 6;
	u32 l;

	l = omap_readl(reg);
	l &= ~(0x3f << shift);
	l |= (dev - 1) << shift;
	omap_writel(l, reg);
}
204 205 206
#else
#define set_gdma_dev(req, dev)	do {} while (0)
#endif
207

208
/* Omap1 only */
209 210 211
static void clear_lch_regs(int lch)
{
	int i;
212
	void __iomem *lch_base = omap_dma_base + OMAP1_DMA_CH_BASE(lch);
213 214

	for (i = 0; i < 0x2c; i += 2)
215
		__raw_writew(0, lch_base + i);
216 217
}

218
void omap_set_dma_priority(int lch, int dst_port, int priority)
219 220 221 222
{
	unsigned long reg;
	u32 l;

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
	if (cpu_class_is_omap1()) {
		switch (dst_port) {
		case OMAP_DMA_PORT_OCP_T1:	/* FFFECC00 */
			reg = OMAP_TC_OCPT1_PRIOR;
			break;
		case OMAP_DMA_PORT_OCP_T2:	/* FFFECCD0 */
			reg = OMAP_TC_OCPT2_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFF:	/* FFFECC08 */
			reg = OMAP_TC_EMIFF_PRIOR;
			break;
		case OMAP_DMA_PORT_EMIFS:	/* FFFECC04 */
			reg = OMAP_TC_EMIFS_PRIOR;
			break;
		default:
			BUG();
			return;
		}
		l = omap_readl(reg);
		l &= ~(0xf << 8);
		l |= (priority & 0xf) << 8;
		omap_writel(l, reg);
	}

247
	if (cpu_class_is_omap2()) {
248 249 250
		u32 ccr;

		ccr = dma_read(CCR(lch));
251
		if (priority)
252
			ccr |= (1 << 6);
253
		else
254 255
			ccr &= ~(1 << 6);
		dma_write(ccr, CCR(lch));
256 257
	}
}
T
Tony Lindgren 已提交
258
EXPORT_SYMBOL(omap_set_dma_priority);
259 260

void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
261 262
				  int frame_count, int sync_mode,
				  int dma_trigger, int src_or_dst_synch)
263
{
264 265 266 267 268 269
	u32 l;

	l = dma_read(CSDP(lch));
	l &= ~0x03;
	l |= data_type;
	dma_write(l, CSDP(lch));
270

271
	if (cpu_class_is_omap1()) {
272 273 274 275
		u16 ccr;

		ccr = dma_read(CCR(lch));
		ccr &= ~(1 << 5);
276
		if (sync_mode == OMAP_DMA_SYNC_FRAME)
277 278
			ccr |= 1 << 5;
		dma_write(ccr, CCR(lch));
279

280 281
		ccr = dma_read(CCR2(lch));
		ccr &= ~(1 << 2);
282
		if (sync_mode == OMAP_DMA_SYNC_BLOCK)
283 284
			ccr |= 1 << 2;
		dma_write(ccr, CCR2(lch));
285 286
	}

287
	if (cpu_class_is_omap2() && dma_trigger) {
288
		u32 val;
289

290
		val = dma_read(CCR(lch));
291 292 293 294 295

		/* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
		val &= ~((3 << 19) | 0x1f);
		val |= (dma_trigger & ~0x1f) << 14;
		val |= dma_trigger & 0x1f;
296

297 298
		if (sync_mode & OMAP_DMA_SYNC_FRAME)
			val |= 1 << 5;
299 300
		else
			val &= ~(1 << 5);
301

302 303
		if (sync_mode & OMAP_DMA_SYNC_BLOCK)
			val |= 1 << 18;
304 305
		else
			val &= ~(1 << 18);
306

307 308 309 310 311
		if (src_or_dst_synch)
			val |= 1 << 24;		/* source synch */
		else
			val &= ~(1 << 24);	/* dest synch */

312
		dma_write(val, CCR(lch));
313 314
	}

315 316
	dma_write(elem_count, CEN(lch));
	dma_write(frame_count, CFN(lch));
317
}
T
Tony Lindgren 已提交
318
EXPORT_SYMBOL(omap_set_dma_transfer_params);
319

320 321 322 323
void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
{
	BUG_ON(omap_dma_in_1510_mode());

324 325
	if (cpu_class_is_omap1()) {
		u16 w;
326

327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
		w = dma_read(CCR2(lch));
		w &= ~0x03;

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			w |= 0x01;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			w |= 0x02;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
		dma_write(w, CCR2(lch));

		w = dma_read(LCH_CTRL(lch));
		w &= ~0x0f;
		/* Default is channel type 2D */
		if (mode) {
			dma_write((u16)color, COLOR_L(lch));
			dma_write((u16)(color >> 16), COLOR_U(lch));
			w |= 1;		/* Channel type G */
		}
		dma_write(w, LCH_CTRL(lch));
353
	}
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376

	if (cpu_class_is_omap2()) {
		u32 val;

		val = dma_read(CCR(lch));
		val &= ~((1 << 17) | (1 << 16));

		switch (mode) {
		case OMAP_DMA_CONSTANT_FILL:
			val |= 1 << 16;
			break;
		case OMAP_DMA_TRANSPARENT_COPY:
			val |= 1 << 17;
			break;
		case OMAP_DMA_COLOR_DIS:
			break;
		default:
			BUG();
		}
		dma_write(val, CCR(lch));

		color &= 0xffffff;
		dma_write(color, COLOR(lch));
377 378
	}
}
T
Tony Lindgren 已提交
379
EXPORT_SYMBOL(omap_set_dma_color_mode);
380

381 382
void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
{
383
	if (cpu_class_is_omap2()) {
384 385 386 387 388 389
		u32 csdp;

		csdp = dma_read(CSDP(lch));
		csdp &= ~(0x3 << 16);
		csdp |= (mode << 16);
		dma_write(csdp, CSDP(lch));
390 391
	}
}
T
Tony Lindgren 已提交
392
EXPORT_SYMBOL(omap_set_dma_write_mode);
393

394 395 396 397 398 399 400 401 402 403 404 405 406
void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
{
	if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
		u32 l;

		l = dma_read(LCH_CTRL(lch));
		l &= ~0x7;
		l |= mode;
		dma_write(l, LCH_CTRL(lch));
	}
}
EXPORT_SYMBOL(omap_set_dma_channel_mode);

407
/* Note that src_port is only for omap1 */
408
void omap_set_dma_src_params(int lch, int src_port, int src_amode,
409 410
			     unsigned long src_start,
			     int src_ei, int src_fi)
411
{
T
Tony Lindgren 已提交
412 413
	u32 l;

414
	if (cpu_class_is_omap1()) {
415
		u16 w;
416

417 418 419 420
		w = dma_read(CSDP(lch));
		w &= ~(0x1f << 2);
		w |= src_port << 2;
		dma_write(w, CSDP(lch));
T
Tony Lindgren 已提交
421
	}
422

T
Tony Lindgren 已提交
423 424 425 426
	l = dma_read(CCR(lch));
	l &= ~(0x03 << 12);
	l |= src_amode << 12;
	dma_write(l, CCR(lch));
427

T
Tony Lindgren 已提交
428
	if (cpu_class_is_omap1()) {
429 430
		dma_write(src_start >> 16, CSSA_U(lch));
		dma_write((u16)src_start, CSSA_L(lch));
431
	}
432

T
Tony Lindgren 已提交
433
	if (cpu_class_is_omap2())
434
		dma_write(src_start, CSSA(lch));
T
Tony Lindgren 已提交
435 436 437

	dma_write(src_ei, CSEI(lch));
	dma_write(src_fi, CSFI(lch));
438
}
T
Tony Lindgren 已提交
439
EXPORT_SYMBOL(omap_set_dma_src_params);
440

T
Tony Lindgren 已提交
441
void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
442 443 444 445 446 447 448 449 450 451 452 453
{
	omap_set_dma_transfer_params(lch, params->data_type,
				     params->elem_count, params->frame_count,
				     params->sync_mode, params->trigger,
				     params->src_or_dst_synch);
	omap_set_dma_src_params(lch, params->src_port,
				params->src_amode, params->src_start,
				params->src_ei, params->src_fi);

	omap_set_dma_dest_params(lch, params->dst_port,
				 params->dst_amode, params->dst_start,
				 params->dst_ei, params->dst_fi);
454 455 456
	if (params->read_prio || params->write_prio)
		omap_dma_set_prio_lch(lch, params->read_prio,
				      params->write_prio);
457
}
T
Tony Lindgren 已提交
458
EXPORT_SYMBOL(omap_set_dma_params);
459 460 461

void omap_set_dma_src_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
462
	if (cpu_class_is_omap2())
463
		return;
T
Tony Lindgren 已提交
464

465 466
	dma_write(eidx, CSEI(lch));
	dma_write(fidx, CSFI(lch));
467
}
T
Tony Lindgren 已提交
468
EXPORT_SYMBOL(omap_set_dma_src_index);
469 470 471

void omap_set_dma_src_data_pack(int lch, int enable)
{
472 473 474 475
	u32 l;

	l = dma_read(CSDP(lch));
	l &= ~(1 << 6);
476
	if (enable)
477 478
		l |= (1 << 6);
	dma_write(l, CSDP(lch));
479
}
T
Tony Lindgren 已提交
480
EXPORT_SYMBOL(omap_set_dma_src_data_pack);
481 482 483

void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
484
	unsigned int burst = 0;
485 486 487 488
	u32 l;

	l = dma_read(CSDP(lch));
	l &= ~(0x03 << 7);
489 490 491 492 493

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
494
		if (cpu_class_is_omap2())
495 496 497
			burst = 0x1;
		else
			burst = 0x2;
498 499
		break;
	case OMAP_DMA_DATA_BURST_8:
500
		if (cpu_class_is_omap2()) {
501 502 503 504
			burst = 0x2;
			break;
		}
		/* not supported by current hardware on OMAP1
505 506 507
		 * w |= (0x03 << 7);
		 * fall through
		 */
508
	case OMAP_DMA_DATA_BURST_16:
509
		if (cpu_class_is_omap2()) {
510 511 512 513 514 515
			burst = 0x3;
			break;
		}
		/* OMAP1 don't support burst 16
		 * fall through
		 */
516 517 518
	default:
		BUG();
	}
519 520 521

	l |= (burst << 7);
	dma_write(l, CSDP(lch));
522
}
T
Tony Lindgren 已提交
523
EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
524

525
/* Note that dest_port is only for OMAP1 */
526
void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
527 528
			      unsigned long dest_start,
			      int dst_ei, int dst_fi)
529
{
530 531
	u32 l;

532
	if (cpu_class_is_omap1()) {
533 534 535 536
		l = dma_read(CSDP(lch));
		l &= ~(0x1f << 9);
		l |= dest_port << 9;
		dma_write(l, CSDP(lch));
537
	}
538

539 540 541 542
	l = dma_read(CCR(lch));
	l &= ~(0x03 << 14);
	l |= dest_amode << 14;
	dma_write(l, CCR(lch));
543 544

	if (cpu_class_is_omap1()) {
545 546
		dma_write(dest_start >> 16, CDSA_U(lch));
		dma_write(dest_start, CDSA_L(lch));
547
	}
548

549
	if (cpu_class_is_omap2())
550
		dma_write(dest_start, CDSA(lch));
551

552 553
	dma_write(dst_ei, CDEI(lch));
	dma_write(dst_fi, CDFI(lch));
554
}
T
Tony Lindgren 已提交
555
EXPORT_SYMBOL(omap_set_dma_dest_params);
556 557 558

void omap_set_dma_dest_index(int lch, int eidx, int fidx)
{
T
Tony Lindgren 已提交
559
	if (cpu_class_is_omap2())
560
		return;
T
Tony Lindgren 已提交
561

562 563
	dma_write(eidx, CDEI(lch));
	dma_write(fidx, CDFI(lch));
564
}
T
Tony Lindgren 已提交
565
EXPORT_SYMBOL(omap_set_dma_dest_index);
566 567 568

void omap_set_dma_dest_data_pack(int lch, int enable)
{
569 570 571 572
	u32 l;

	l = dma_read(CSDP(lch));
	l &= ~(1 << 13);
573
	if (enable)
574 575
		l |= 1 << 13;
	dma_write(l, CSDP(lch));
576
}
T
Tony Lindgren 已提交
577
EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
578 579 580

void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
{
581
	unsigned int burst = 0;
582 583 584 585
	u32 l;

	l = dma_read(CSDP(lch));
	l &= ~(0x03 << 14);
586 587 588 589 590

	switch (burst_mode) {
	case OMAP_DMA_DATA_BURST_DIS:
		break;
	case OMAP_DMA_DATA_BURST_4:
591
		if (cpu_class_is_omap2())
592 593 594
			burst = 0x1;
		else
			burst = 0x2;
595 596
		break;
	case OMAP_DMA_DATA_BURST_8:
597
		if (cpu_class_is_omap2())
598 599 600
			burst = 0x2;
		else
			burst = 0x3;
601
		break;
602
	case OMAP_DMA_DATA_BURST_16:
603
		if (cpu_class_is_omap2()) {
604 605 606 607 608 609
			burst = 0x3;
			break;
		}
		/* OMAP1 don't support burst 16
		 * fall through
		 */
610 611 612 613 614
	default:
		printk(KERN_ERR "Invalid DMA burst mode\n");
		BUG();
		return;
	}
615 616
	l |= (burst << 14);
	dma_write(l, CSDP(lch));
617
}
T
Tony Lindgren 已提交
618
EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
619

620
static inline void omap_enable_channel_irq(int lch)
621
{
622
	u32 status;
623

624 625
	/* Clear CSR */
	if (cpu_class_is_omap1())
626
		status = dma_read(CSR(lch));
627
	else if (cpu_class_is_omap2())
628
		dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
629

630
	/* Enable some nice interrupts. */
631
	dma_write(dma_chan[lch].enabled_irqs, CICR(lch));
632 633
}

634
static void omap_disable_channel_irq(int lch)
635
{
636
	if (cpu_class_is_omap2())
637
		dma_write(0, CICR(lch));
638 639 640 641 642 643
}

void omap_enable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs |= bits;
}
T
Tony Lindgren 已提交
644
EXPORT_SYMBOL(omap_enable_dma_irq);
645

646 647 648 649
void omap_disable_dma_irq(int lch, u16 bits)
{
	dma_chan[lch].enabled_irqs &= ~bits;
}
T
Tony Lindgren 已提交
650
EXPORT_SYMBOL(omap_disable_dma_irq);
651 652 653

static inline void enable_lnk(int lch)
{
654 655 656 657
	u32 l;

	l = dma_read(CLNK_CTRL(lch));

658
	if (cpu_class_is_omap1())
659
		l &= ~(1 << 14);
660

661
	/* Set the ENABLE_LNK bits */
662
	if (dma_chan[lch].next_lch != -1)
663
		l = dma_chan[lch].next_lch | (1 << 15);
664 665

#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
666 667 668
	if (cpu_class_is_omap2())
		if (dma_chan[lch].next_linked_ch != -1)
			l = dma_chan[lch].next_linked_ch | (1 << 15);
669
#endif
670 671

	dma_write(l, CLNK_CTRL(lch));
672 673 674 675
}

static inline void disable_lnk(int lch)
{
676 677 678 679
	u32 l;

	l = dma_read(CLNK_CTRL(lch));

680
	/* Disable interrupts */
681
	if (cpu_class_is_omap1()) {
682
		dma_write(0, CICR(lch));
683
		/* Set the STOP_LNK bit */
684
		l |= 1 << 14;
685
	}
686

687
	if (cpu_class_is_omap2()) {
688 689
		omap_disable_channel_irq(lch);
		/* Clear the ENABLE_LNK bit */
690
		l &= ~(1 << 15);
691
	}
692

693
	dma_write(l, CLNK_CTRL(lch));
694 695 696
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}

697
static inline void omap2_enable_irq_lch(int lch)
698
{
699
	u32 val;
700
	unsigned long flags;
701

702
	if (!cpu_class_is_omap2())
703 704
		return;

705
	spin_lock_irqsave(&dma_chan_lock, flags);
706
	val = dma_read(IRQENABLE_L0);
707
	val |= 1 << lch;
708
	dma_write(val, IRQENABLE_L0);
709
	spin_unlock_irqrestore(&dma_chan_lock, flags);
710 711 712
}

int omap_request_dma(int dev_id, const char *dev_name,
T
Tony Lindgren 已提交
713
		     void (*callback)(int lch, u16 ch_status, void *data),
714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
		     void *data, int *dma_ch_out)
{
	int ch, free_ch = -1;
	unsigned long flags;
	struct omap_dma_lch *chan;

	spin_lock_irqsave(&dma_chan_lock, flags);
	for (ch = 0; ch < dma_chan_count; ch++) {
		if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
			free_ch = ch;
			if (dev_id == 0)
				break;
		}
	}
	if (free_ch == -1) {
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EBUSY;
	}
	chan = dma_chan + free_ch;
	chan->dev_id = dev_id;

	if (cpu_class_is_omap1())
		clear_lch_regs(free_ch);
737

738
	if (cpu_class_is_omap2())
739 740 741 742 743 744 745
		omap_clear_dma(free_ch);

	spin_unlock_irqrestore(&dma_chan_lock, flags);

	chan->dev_name = dev_name;
	chan->callback = callback;
	chan->data = data;
746
	chan->flags = 0;
T
Tony Lindgren 已提交
747

748
#ifndef CONFIG_ARCH_OMAP1
T
Tony Lindgren 已提交
749 750 751 752
	if (cpu_class_is_omap2()) {
		chan->chain_id = -1;
		chan->next_linked_ch = -1;
	}
753
#endif
T
Tony Lindgren 已提交
754

755
	chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
756

757 758
	if (cpu_class_is_omap1())
		chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
759
	else if (cpu_class_is_omap2())
760 761
		chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
			OMAP2_DMA_TRANS_ERR_IRQ;
762 763 764 765 766 767 768

	if (cpu_is_omap16xx()) {
		/* If the sync device is set, configure it dynamically. */
		if (dev_id != 0) {
			set_gdma_dev(free_ch + 1, dev_id);
			dev_id = free_ch + 1;
		}
T
Tony Lindgren 已提交
769 770 771 772
		/*
		 * Disable the 1510 compatibility mode and set the sync device
		 * id.
		 */
773
		dma_write(dev_id | (1 << 10), CCR(free_ch));
774
	} else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
775
		dma_write(dev_id, CCR(free_ch));
776 777
	}

778
	if (cpu_class_is_omap2()) {
779 780 781
		omap2_enable_irq_lch(free_ch);
		omap_enable_channel_irq(free_ch);
		/* Clear the CSR register and IRQ status register */
782 783
		dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(free_ch));
		dma_write(1 << free_ch, IRQSTATUS_L0);
784 785 786 787 788 789
	}

	*dma_ch_out = free_ch;

	return 0;
}
T
Tony Lindgren 已提交
790
EXPORT_SYMBOL(omap_request_dma);
791 792 793 794 795 796

void omap_free_dma(int lch)
{
	unsigned long flags;

	if (dma_chan[lch].dev_id == -1) {
T
Tony Lindgren 已提交
797
		pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
798 799 800
		       lch);
		return;
	}
T
Tony Lindgren 已提交
801

802 803
	if (cpu_class_is_omap1()) {
		/* Disable all DMA interrupts for the channel. */
804
		dma_write(0, CICR(lch));
805
		/* Make sure the DMA transfer is stopped. */
806
		dma_write(0, CCR(lch));
807 808
	}

809
	if (cpu_class_is_omap2()) {
810
		u32 val;
811 812

		spin_lock_irqsave(&dma_chan_lock, flags);
813
		/* Disable interrupts */
814
		val = dma_read(IRQENABLE_L0);
815
		val &= ~(1 << lch);
816
		dma_write(val, IRQENABLE_L0);
817
		spin_unlock_irqrestore(&dma_chan_lock, flags);
818 819

		/* Clear the CSR register and IRQ status register */
820 821
		dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
		dma_write(1 << lch, IRQSTATUS_L0);
822 823

		/* Disable all DMA interrupts for the channel. */
824
		dma_write(0, CICR(lch));
825 826

		/* Make sure the DMA transfer is stopped. */
827
		dma_write(0, CCR(lch));
828 829
		omap_clear_dma(lch);
	}
830 831 832 833 834 835

	spin_lock_irqsave(&dma_chan_lock, flags);
	dma_chan[lch].dev_id = -1;
	dma_chan[lch].next_lch = -1;
	dma_chan[lch].callback = NULL;
	spin_unlock_irqrestore(&dma_chan_lock, flags);
836
}
T
Tony Lindgren 已提交
837
EXPORT_SYMBOL(omap_free_dma);
838

839 840 841 842 843
/**
 * @brief omap_dma_set_global_params : Set global priority settings for dma
 *
 * @param arb_rate
 * @param max_fifo_depth
844 845 846 847
 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
 * 						   DMA_THREAD_RESERVE_ONET
 * 						   DMA_THREAD_RESERVE_TWOT
 * 						   DMA_THREAD_RESERVE_THREET
848 849 850 851 852 853 854
 */
void
omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
{
	u32 reg;

	if (!cpu_class_is_omap2()) {
855
		printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
856 857 858
		return;
	}

859 860
	if (max_fifo_depth == 0)
		max_fifo_depth = 1;
861 862 863
	if (arb_rate == 0)
		arb_rate = 1;

864 865 866
	reg = 0xff & max_fifo_depth;
	reg |= (0x3 & tparams) << 12;
	reg |= (arb_rate & 0xff) << 16;
867

868
	dma_write(reg, GCR);
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
}
EXPORT_SYMBOL(omap_dma_set_global_params);

/**
 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
 *
 * @param lch
 * @param read_prio - Read priority
 * @param write_prio - Write priority
 * Both of the above can be set with one of the following values :
 * 	DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
 */
int
omap_dma_set_prio_lch(int lch, unsigned char read_prio,
		      unsigned char write_prio)
{
885
	u32 l;
886

887
	if (unlikely((lch < 0 || lch >= dma_lch_count))) {
888 889 890
		printk(KERN_ERR "Invalid channel id\n");
		return -EINVAL;
	}
891 892
	l = dma_read(CCR(lch));
	l &= ~((1 << 6) | (1 << 26));
893
	if (cpu_is_omap2430() || cpu_is_omap34xx() ||  cpu_is_omap44xx())
894
		l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
895
	else
896 897 898
		l |= ((read_prio & 0x1) << 6);

	dma_write(l, CCR(lch));
899 900 901 902 903

	return 0;
}
EXPORT_SYMBOL(omap_dma_set_prio_lch);

904 905 906 907 908 909 910 911 912 913 914
/*
 * Clears any DMA state so the DMA engine is ready to restart with new buffers
 * through omap_start_dma(). Any buffers in flight are discarded.
 */
void omap_clear_dma(int lch)
{
	unsigned long flags;

	local_irq_save(flags);

	if (cpu_class_is_omap1()) {
915 916 917 918 919
		u32 l;

		l = dma_read(CCR(lch));
		l &= ~OMAP_DMA_CCR_EN;
		dma_write(l, CCR(lch));
920 921

		/* Clear pending interrupts */
922
		l = dma_read(CSR(lch));
923 924
	}

925
	if (cpu_class_is_omap2()) {
926
		int i;
927
		void __iomem *lch_base = omap_dma_base + OMAP_DMA4_CH_BASE(lch);
928
		for (i = 0; i < 0x44; i += 4)
929
			__raw_writel(0, lch_base + i);
930 931 932 933
	}

	local_irq_restore(flags);
}
T
Tony Lindgren 已提交
934
EXPORT_SYMBOL(omap_clear_dma);
935 936 937

void omap_start_dma(int lch)
{
938 939
	u32 l;

940 941
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch;
942
		char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
943 944 945 946 947 948 949 950 951 952

		dma_chan_link_map[lch] = 1;
		/* Set the link register of the first channel */
		enable_lnk(lch);

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		cur_lch = dma_chan[lch].next_lch;
		do {
			next_lch = dma_chan[cur_lch].next_lch;

953
			/* The loop case: we've been here already */
954 955 956 957 958 959
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			enable_lnk(cur_lch);
960
			omap_enable_channel_irq(cur_lch);
961 962 963

			cur_lch = next_lch;
		} while (next_lch != -1);
V
Vikram Pandita 已提交
964 965 966
	} else if (cpu_is_omap242x() ||
		(cpu_is_omap243x() &&  omap_type() <= OMAP2430_REV_ES1_0)) {

967
		/* Errata: Need to write lch even if not using chaining */
968
		dma_write(lch, CLNK_CTRL(lch));
969 970
	}

971 972
	omap_enable_channel_irq(lch);

973 974
	l = dma_read(CCR(lch));

T
Tony Lindgren 已提交
975 976 977 978
	/*
	 * Errata: On ES2.0 BUFFERING disable must be set.
	 * This will always fail on ES1.0
	 */
979 980
	if (cpu_is_omap24xx())
		l |= OMAP_DMA_CCR_EN;
981

982 983
	l |= OMAP_DMA_CCR_EN;
	dma_write(l, CCR(lch));
984 985 986

	dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
987
EXPORT_SYMBOL(omap_start_dma);
988 989 990

void omap_stop_dma(int lch)
{
991 992
	u32 l;

993 994 995 996 997 998 999 1000
	/* Disable all interrupts on the channel */
	if (cpu_class_is_omap1())
		dma_write(0, CICR(lch));

	l = dma_read(CCR(lch));
	l &= ~OMAP_DMA_CCR_EN;
	dma_write(l, CCR(lch));

1001 1002
	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
		int next_lch, cur_lch = lch;
1003
		char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018

		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
		do {
			/* The loop case: we've been here already */
			if (dma_chan_link_map[cur_lch])
				break;
			/* Mark the current channel */
			dma_chan_link_map[cur_lch] = 1;

			disable_lnk(cur_lch);

			next_lch = dma_chan[cur_lch].next_lch;
			cur_lch = next_lch;
		} while (next_lch != -1);
	}
1019

1020 1021
	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
}
T
Tony Lindgren 已提交
1022
EXPORT_SYMBOL(omap_stop_dma);
1023

1024 1025 1026 1027 1028
/*
 * Allows changing the DMA callback function or data. This may be needed if
 * the driver shares a single DMA channel for multiple dma triggers.
 */
int omap_set_dma_callback(int lch,
T
Tony Lindgren 已提交
1029
			  void (*callback)(int lch, u16 ch_status, void *data),
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
			  void *data)
{
	unsigned long flags;

	if (lch < 0)
		return -ENODEV;

	spin_lock_irqsave(&dma_chan_lock, flags);
	if (dma_chan[lch].dev_id == -1) {
		printk(KERN_ERR "DMA callback for not set for free channel\n");
		spin_unlock_irqrestore(&dma_chan_lock, flags);
		return -EINVAL;
	}
	dma_chan[lch].callback = callback;
	dma_chan[lch].data = data;
	spin_unlock_irqrestore(&dma_chan_lock, flags);

	return 0;
}
T
Tony Lindgren 已提交
1049
EXPORT_SYMBOL(omap_set_dma_callback);
1050

1051 1052 1053 1054 1055 1056 1057 1058 1059
/*
 * Returns current physical source address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
 * is a chance for CSSA_L register overflow inbetween the two reads resulting
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_src_pos(int lch)
1060
{
T
Tony Lindgren 已提交
1061
	dma_addr_t offset = 0;
1062

1063 1064 1065 1066
	if (cpu_is_omap15xx())
		offset = dma_read(CPC(lch));
	else
		offset = dma_read(CSAC(lch));
1067

1068 1069 1070 1071 1072 1073 1074 1075 1076
	/*
	 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
	 * read before the DMA controller finished disabling the channel.
	 */
	if (!cpu_is_omap15xx() && offset == 0)
		offset = dma_read(CSAC(lch));

	if (cpu_class_is_omap1())
		offset |= (dma_read(CSSA_U(lch)) << 16);
1077

1078
	return offset;
1079
}
T
Tony Lindgren 已提交
1080
EXPORT_SYMBOL(omap_get_dma_src_pos);
1081

1082 1083 1084 1085 1086 1087 1088 1089 1090
/*
 * Returns current physical destination address for the given DMA channel.
 * If the channel is running the caller must disable interrupts prior calling
 * this function and process the returned value before re-enabling interrupt to
 * prevent races with the interrupt handler. Note that in continuous mode there
 * is a chance for CDSA_L register overflow inbetween the two reads resulting
 * in incorrect return value.
 */
dma_addr_t omap_get_dma_dst_pos(int lch)
1091
{
T
Tony Lindgren 已提交
1092
	dma_addr_t offset = 0;
1093

1094 1095 1096 1097
	if (cpu_is_omap15xx())
		offset = dma_read(CPC(lch));
	else
		offset = dma_read(CDAC(lch));
1098

1099 1100 1101 1102 1103 1104 1105 1106 1107
	/*
	 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
	 * read before the DMA controller finished disabling the channel.
	 */
	if (!cpu_is_omap15xx() && offset == 0)
		offset = dma_read(CDAC(lch));

	if (cpu_class_is_omap1())
		offset |= (dma_read(CDSA_U(lch)) << 16);
1108

1109
	return offset;
1110
}
T
Tony Lindgren 已提交
1111
EXPORT_SYMBOL(omap_get_dma_dst_pos);
1112 1113 1114 1115

int omap_get_dma_active_status(int lch)
{
	return (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN) != 0;
1116
}
1117
EXPORT_SYMBOL(omap_get_dma_active_status);
1118

1119
int omap_dma_running(void)
1120
{
1121
	int lch;
1122

1123 1124
	if (cpu_class_is_omap1())
		if (omap_lcd_dma_running())
1125
			return 1;
1126

1127
	for (lch = 0; lch < dma_chan_count; lch++)
1128
		if (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN)
1129
			return 1;
1130

1131
	return 0;
1132 1133 1134 1135 1136 1137 1138
}

/*
 * lch_queue DMA will start right after lch_head one is finished.
 * For this DMA link to start, you still need to start (see omap_start_dma)
 * the first one. That will fire up the entire queue.
 */
T
Tony Lindgren 已提交
1139
void omap_dma_link_lch(int lch_head, int lch_queue)
1140 1141
{
	if (omap_dma_in_1510_mode()) {
1142 1143 1144 1145 1146
		if (lch_head == lch_queue) {
			dma_write(dma_read(CCR(lch_head)) | (3 << 8),
								CCR(lch_head));
			return;
		}
1147 1148 1149 1150 1151 1152 1153
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if ((dma_chan[lch_head].dev_id == -1) ||
	    (dma_chan[lch_queue].dev_id == -1)) {
1154 1155
		printk(KERN_ERR "omap_dma: trying to link "
		       "non requested channels\n");
1156 1157 1158 1159 1160
		dump_stack();
	}

	dma_chan[lch_head].next_lch = lch_queue;
}
T
Tony Lindgren 已提交
1161
EXPORT_SYMBOL(omap_dma_link_lch);
1162 1163 1164 1165

/*
 * Once the DMA queue is stopped, we can destroy it.
 */
T
Tony Lindgren 已提交
1166
void omap_dma_unlink_lch(int lch_head, int lch_queue)
1167 1168
{
	if (omap_dma_in_1510_mode()) {
1169 1170 1171 1172 1173
		if (lch_head == lch_queue) {
			dma_write(dma_read(CCR(lch_head)) & ~(3 << 8),
								CCR(lch_head));
			return;
		}
1174 1175 1176 1177 1178 1179 1180
		printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
		BUG();
		return;
	}

	if (dma_chan[lch_head].next_lch != lch_queue ||
	    dma_chan[lch_head].next_lch == -1) {
1181 1182
		printk(KERN_ERR "omap_dma: trying to unlink "
		       "non linked channels\n");
1183 1184 1185 1186
		dump_stack();
	}

	if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
1187
	    (dma_chan[lch_queue].flags & OMAP_DMA_ACTIVE)) {
1188 1189
		printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
		       "before unlinking\n");
1190 1191 1192 1193 1194
		dump_stack();
	}

	dma_chan[lch_head].next_lch = -1;
}
T
Tony Lindgren 已提交
1195 1196 1197
EXPORT_SYMBOL(omap_dma_unlink_lch);

/*----------------------------------------------------------------------------*/
1198

1199 1200 1201 1202
#ifndef CONFIG_ARCH_OMAP1
/* Create chain of DMA channesls */
static void create_dma_lch_chain(int lch_head, int lch_queue)
{
1203
	u32 l;
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222

	/* Check if this is the first link in chain */
	if (dma_chan[lch_head].next_linked_ch == -1) {
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[lch_head].prev_linked_ch = lch_queue;
		dma_chan[lch_queue].next_linked_ch = lch_head;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
	}

	/* a link exists, link the new channel in circular chain */
	else {
		dma_chan[lch_queue].next_linked_ch =
					dma_chan[lch_head].next_linked_ch;
		dma_chan[lch_queue].prev_linked_ch = lch_head;
		dma_chan[lch_head].next_linked_ch = lch_queue;
		dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
					lch_queue;
	}

1223 1224 1225 1226
	l = dma_read(CLNK_CTRL(lch_head));
	l &= ~(0x1f);
	l |= lch_queue;
	dma_write(l, CLNK_CTRL(lch_head));
1227

1228 1229 1230 1231
	l = dma_read(CLNK_CTRL(lch_queue));
	l &= ~(0x1f);
	l |= (dma_chan[lch_queue].next_linked_ch);
	dma_write(l, CLNK_CTRL(lch_queue));
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
}

/**
 * @brief omap_request_dma_chain : Request a chain of DMA channels
 *
 * @param dev_id - Device id using the dma channel
 * @param dev_name - Device name
 * @param callback - Call back function
 * @chain_id -
 * @no_of_chans - Number of channels requested
 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
 * 					      OMAP_DMA_DYNAMIC_CHAIN
 * @params - Channel parameters
 *
1246
 * @return - Success : 0
1247 1248 1249
 * 	     Failure: -EINVAL/-ENOMEM
 */
int omap_request_dma_chain(int dev_id, const char *dev_name,
1250
			   void (*callback) (int lch, u16 ch_status,
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
					     void *data),
			   int *chain_id, int no_of_chans, int chain_mode,
			   struct omap_dma_channel_params params)
{
	int *channels;
	int i, err;

	/* Is the chain mode valid ? */
	if (chain_mode != OMAP_DMA_STATIC_CHAIN
			&& chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
		printk(KERN_ERR "Invalid chain mode requested\n");
		return -EINVAL;
	}

	if (unlikely((no_of_chans < 1
1266
			|| no_of_chans > dma_lch_count))) {
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
		printk(KERN_ERR "Invalid Number of channels requested\n");
		return -EINVAL;
	}

	/* Allocate a queue to maintain the status of the channels
	 * in the chain */
	channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
	if (channels == NULL) {
		printk(KERN_ERR "omap_dma: No memory for channel queue\n");
		return -ENOMEM;
	}

	/* request and reserve DMA channels for the chain */
	for (i = 0; i < no_of_chans; i++) {
		err = omap_request_dma(dev_id, dev_name,
1282
					callback, NULL, &channels[i]);
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
		if (err < 0) {
			int j;
			for (j = 0; j < i; j++)
				omap_free_dma(channels[j]);
			kfree(channels);
			printk(KERN_ERR "omap_dma: Request failed %d\n", err);
			return err;
		}
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}

	*chain_id = channels[0];
	dma_linked_lch[*chain_id].linked_dmach_q = channels;
	dma_linked_lch[*chain_id].chain_mode = chain_mode;
	dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
	dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;

	for (i = 0; i < no_of_chans; i++)
		dma_chan[channels[i]].chain_id = *chain_id;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(*chain_id);

	/* Set up the chain */
	if (no_of_chans == 1)
		create_dma_lch_chain(channels[0], channels[0]);
	else {
		for (i = 0; i < (no_of_chans - 1); i++)
			create_dma_lch_chain(channels[i], channels[i + 1]);
	}
T
Tony Lindgren 已提交
1321

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	return 0;
}
EXPORT_SYMBOL(omap_request_dma_chain);

/**
 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
 * params after setting it. Dont do this while dma is running!!
 *
 * @param chain_id - Chained logical channel id.
 * @param params
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_modify_dma_chain_params(int chain_id,
				struct omap_dma_channel_params params)
{
	int *channels;
	u32 i;

	/* Check for input params */
	if (unlikely((chain_id < 0
1344
			|| chain_id >= dma_lch_count))) {
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		/*
		 * Allowing client drivers to set common parameters now,
		 * so that later only relevant (src_start, dest_start
		 * and element count) can be set
		 */
		omap_set_dma_params(channels[i], &params);
	}
T
Tony Lindgren 已提交
1364

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	return 0;
}
EXPORT_SYMBOL(omap_modify_dma_chain_params);

/**
 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_free_dma_chain(int chain_id)
{
	int *channels;
	u32 i;

	/* Check for input params */
1383
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;
	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
		dma_chan[channels[i]].next_linked_ch = -1;
		dma_chan[channels[i]].prev_linked_ch = -1;
		dma_chan[channels[i]].chain_id = -1;
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
		omap_free_dma(channels[i]);
	}

	kfree(channels);

	dma_linked_lch[chain_id].linked_dmach_q = NULL;
	dma_linked_lch[chain_id].chain_mode = -1;
	dma_linked_lch[chain_id].chain_state = -1;
T
Tony Lindgren 已提交
1408

1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	return (0);
}
EXPORT_SYMBOL(omap_free_dma_chain);

/**
 * @brief omap_dma_chain_status - Check if the chain is in
 * active / inactive state.
 * @param chain_id
 *
 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
 * 	     Failure : -EINVAL
 */
int omap_dma_chain_status(int chain_id)
{
	/* Check for input params */
1424
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
			dma_linked_lch[chain_id].q_count);

	if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
		return OMAP_DMA_CHAIN_INACTIVE;
T
Tony Lindgren 已提交
1439

1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
	return OMAP_DMA_CHAIN_ACTIVE;
}
EXPORT_SYMBOL(omap_dma_chain_status);

/**
 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
 * set the params and start the transfer.
 *
 * @param chain_id
 * @param src_start - buffer start address
 * @param dest_start - Dest address
 * @param elem_count
 * @param frame_count
 * @param callbk_data - channel callback parameter data.
 *
1455
 * @return  - Success : 0
1456 1457 1458 1459 1460 1461
 * 	      Failure: -EINVAL/-EBUSY
 */
int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
			int elem_count, int frame_count, void *callbk_data)
{
	int *channels;
1462
	u32 l, lch;
1463 1464
	int start_dma = 0;

T
Tony Lindgren 已提交
1465 1466 1467 1468
	/*
	 * if buffer size is less than 1 then there is
	 * no use of starting the chain
	 */
1469 1470 1471 1472 1473 1474 1475
	if (elem_count < 1) {
		printk(KERN_ERR "Invalid buffer size\n");
		return -EINVAL;
	}

	/* Check for input params */
	if (unlikely((chain_id < 0
1476
			|| chain_id >= dma_lch_count))) {
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exist\n");
		return -EINVAL;
	}

	/* Check if all the channels in chain are in use */
	if (OMAP_DMA_CHAIN_QFULL(chain_id))
		return -EBUSY;

	/* Frame count may be negative in case of indexed transfers */
	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get a free channel */
	lch = channels[dma_linked_lch[chain_id].q_tail];

	/* Store the callback data */
	dma_chan[lch].data = callbk_data;

	/* Increment the q_tail */
	OMAP_DMA_CHAIN_INCQTAIL(chain_id);

	/* Set the params to the free channel */
	if (src_start != 0)
1505
		dma_write(src_start, CSSA(lch));
1506
	if (dest_start != 0)
1507
		dma_write(dest_start, CDSA(lch));
1508 1509

	/* Write the buffer size */
1510 1511
	dma_write(elem_count, CEN(lch));
	dma_write(frame_count, CFN(lch));
1512

T
Tony Lindgren 已提交
1513 1514 1515 1516
	/*
	 * If the chain is dynamically linked,
	 * then we may have to start the chain if its not active
	 */
1517 1518
	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {

T
Tony Lindgren 已提交
1519 1520 1521 1522
		/*
		 * In Dynamic chain, if the chain is not started,
		 * queue the channel
		 */
1523 1524 1525 1526 1527 1528 1529 1530 1531
		if (dma_linked_lch[chain_id].chain_state ==
						DMA_CHAIN_NOTSTARTED) {
			/* Enable the link in previous channel */
			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
								DMA_CH_QUEUED)
				enable_lnk(dma_chan[lch].prev_linked_ch);
			dma_chan[lch].state = DMA_CH_QUEUED;
		}

T
Tony Lindgren 已提交
1532 1533 1534 1535
		/*
		 * Chain is already started, make sure its active,
		 * if not then start the chain
		 */
1536 1537 1538 1539 1540 1541 1542 1543
		else {
			start_dma = 1;

			if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
							DMA_CH_STARTED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
1544 1545
				if (0 == ((1 << 7) & dma_read(
					CCR(dma_chan[lch].prev_linked_ch)))) {
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
					disable_lnk(dma_chan[lch].
						    prev_linked_ch);
					pr_debug("\n prev ch is stopped\n");
					start_dma = 1;
				}
			}

			else if (dma_chan[dma_chan[lch].prev_linked_ch].state
							== DMA_CH_QUEUED) {
				enable_lnk(dma_chan[lch].prev_linked_ch);
				dma_chan[lch].state = DMA_CH_QUEUED;
				start_dma = 0;
			}
			omap_enable_channel_irq(lch);

1561
			l = dma_read(CCR(lch));
1562

1563 1564
			if ((0 == (l & (1 << 24))))
				l &= ~(1 << 25);
1565
			else
1566
				l |= (1 << 25);
1567
			if (start_dma == 1) {
1568 1569
				if (0 == (l & (1 << 7))) {
					l |= (1 << 7);
1570 1571
					dma_chan[lch].state = DMA_CH_STARTED;
					pr_debug("starting %d\n", lch);
1572
					dma_write(l, CCR(lch));
1573 1574 1575
				} else
					start_dma = 0;
			} else {
1576 1577
				if (0 == (l & (1 << 7)))
					dma_write(l, CCR(lch));
1578 1579 1580 1581
			}
			dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
		}
	}
T
Tony Lindgren 已提交
1582

1583
	return 0;
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
}
EXPORT_SYMBOL(omap_dma_chain_a_transfer);

/**
 * @brief omap_start_dma_chain_transfers - Start the chain
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL/-EBUSY
 */
int omap_start_dma_chain_transfers(int chain_id)
{
	int *channels;
1598
	u32 l, i;
1599

1600
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
		printk(KERN_ERR "Chain is already started\n");
		return -EBUSY;
	}

	if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
		for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
									i++) {
			enable_lnk(channels[i]);
			omap_enable_channel_irq(channels[i]);
		}
	} else {
		omap_enable_channel_irq(channels[0]);
	}

1622 1623
	l = dma_read(CCR(channels[0]));
	l |= (1 << 7);
1624 1625 1626
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
	dma_chan[channels[0]].state = DMA_CH_STARTED;

1627 1628
	if ((0 == (l & (1 << 24))))
		l &= ~(1 << 25);
1629
	else
1630 1631
		l |= (1 << 25);
	dma_write(l, CCR(channels[0]));
1632 1633

	dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
T
Tony Lindgren 已提交
1634

1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
	return 0;
}
EXPORT_SYMBOL(omap_start_dma_chain_transfers);

/**
 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
 *
 * @param chain_id
 *
 * @return - Success : 0
 * 	     Failure : EINVAL
 */
int omap_stop_dma_chain_transfers(int chain_id)
{
	int *channels;
1650
	u32 l, i;
1651 1652 1653
	u32 sys_cf;

	/* Check for input params */
1654
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	channels = dma_linked_lch[chain_id].linked_dmach_q;

T
Tony Lindgren 已提交
1666 1667
	/*
	 * DMA Errata:
1668 1669
	 * Special programming model needed to disable DMA before end of block
	 */
1670 1671
	sys_cf = dma_read(OCP_SYSCONFIG);
	l = sys_cf;
1672
	/* Middle mode reg set no Standby */
1673 1674
	l &= ~((1 << 12)|(1 << 13));
	dma_write(l, OCP_SYSCONFIG);
1675 1676 1677 1678

	for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {

		/* Stop the Channel transmission */
1679 1680 1681
		l = dma_read(CCR(channels[i]));
		l &= ~(1 << 7);
		dma_write(l, CCR(channels[i]));
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693

		/* Disable the link in all the channels */
		disable_lnk(channels[i]);
		dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;

	}
	dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;

	/* Reset the Queue pointers */
	OMAP_DMA_CHAIN_QINIT(chain_id);

	/* Errata - put in the old value */
1694
	dma_write(sys_cf, OCP_SYSCONFIG);
T
Tony Lindgren 已提交
1695

1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	return 0;
}
EXPORT_SYMBOL(omap_stop_dma_chain_transfers);

/* Get the index of the ongoing DMA in chain */
/**
 * @brief omap_get_dma_chain_index - Get the element and frame index
 * of the ongoing DMA in chain
 *
 * @param chain_id
 * @param ei - Element index
 * @param fi - Frame index
 *
 * @return - Success : 0
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
{
	int lch;
	int *channels;

	/* Check for input params */
1718
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}
	if ((!ei) || (!fi))
		return -EINVAL;

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1736 1737
	*ei = dma_read(CCEN(lch));
	*fi = dma_read(CCFN(lch));
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757

	return 0;
}
EXPORT_SYMBOL(omap_get_dma_chain_index);

/**
 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
 * ongoing DMA in chain
 *
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_dst_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1758
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1774
	return dma_read(CDAC(lch));
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
}
EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);

/**
 * @brief omap_get_dma_chain_src_pos - Get the source position
 * of the ongoing DMA in chain
 * @param chain_id
 *
 * @return - Success : Destination position
 * 	     Failure : -EINVAL
 */
int omap_get_dma_chain_src_pos(int chain_id)
{
	int lch;
	int *channels;

	/* Check for input params */
1792
	if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
		printk(KERN_ERR "Invalid chain id\n");
		return -EINVAL;
	}

	/* Check if the chain exists */
	if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
		printk(KERN_ERR "Chain doesn't exists\n");
		return -EINVAL;
	}

	channels = dma_linked_lch[chain_id].linked_dmach_q;

	/* Get the current channel */
	lch = channels[dma_linked_lch[chain_id].q_head];

1808
	return dma_read(CSAC(lch));
1809 1810
}
EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
T
Tony Lindgren 已提交
1811
#endif	/* ifndef CONFIG_ARCH_OMAP1 */
1812

1813 1814 1815 1816 1817 1818
/*----------------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

static int omap1_dma_handle_ch(int ch)
{
1819
	u32 csr;
1820 1821 1822 1823 1824

	if (enable_1510_mode && ch >= 6) {
		csr = dma_chan[ch].saved_csr;
		dma_chan[ch].saved_csr = 0;
	} else
1825
		csr = dma_read(CSR(ch));
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
	if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
		dma_chan[ch + 6].saved_csr = csr >> 7;
		csr &= 0x7f;
	}
	if ((csr & 0x3f) == 0)
		return 0;
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		printk(KERN_WARNING "Spurious interrupt from DMA channel "
		       "%d (CSR %04x)\n", ch, csr);
		return 0;
	}
1837
	if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
1838 1839 1840 1841 1842 1843 1844 1845 1846
		printk(KERN_WARNING "DMA timeout with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(csr & OMAP_DMA_DROP_IRQ))
		printk(KERN_WARNING "DMA synchronization event drop occurred "
		       "with device %d\n", dma_chan[ch].dev_id);
	if (likely(csr & OMAP_DMA_BLOCK_IRQ))
		dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
T
Tony Lindgren 已提交
1847

1848 1849 1850
	return 1;
}

1851
static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
{
	int ch = ((int) dev_id) - 1;
	int handled = 0;

	for (;;) {
		int handled_now = 0;

		handled_now += omap1_dma_handle_ch(ch);
		if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
			handled_now += omap1_dma_handle_ch(ch + 6);
		if (!handled_now)
			break;
		handled += handled_now;
	}

	return handled ? IRQ_HANDLED : IRQ_NONE;
}

#else
#define omap1_dma_irq_handler	NULL
#endif

1874
#ifdef CONFIG_ARCH_OMAP2PLUS
1875 1876 1877

static int omap2_dma_handle_ch(int ch)
{
1878
	u32 status = dma_read(CSR(ch));
1879

1880 1881
	if (!status) {
		if (printk_ratelimit())
T
Tony Lindgren 已提交
1882 1883
			printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
				ch);
1884
		dma_write(1 << ch, IRQSTATUS_L0);
1885
		return 0;
1886 1887 1888 1889 1890
	}
	if (unlikely(dma_chan[ch].dev_id == -1)) {
		if (printk_ratelimit())
			printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
					"channel %d\n", status, ch);
1891
		return 0;
1892
	}
1893 1894 1895 1896
	if (unlikely(status & OMAP_DMA_DROP_IRQ))
		printk(KERN_INFO
		       "DMA synchronization event drop occurred with device "
		       "%d\n", dma_chan[ch].dev_id);
1897
	if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
1898 1899
		printk(KERN_INFO "DMA transaction error with device %d\n",
		       dma_chan[ch].dev_id);
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
		if (cpu_class_is_omap2()) {
			/* Errata: sDMA Channel is not disabled
			 * after a transaction error. So we explicitely
			 * disable the channel
			 */
			u32 ccr;

			ccr = dma_read(CCR(ch));
			ccr &= ~OMAP_DMA_CCR_EN;
			dma_write(ccr, CCR(ch));
			dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
		}
	}
1913 1914 1915 1916 1917 1918
	if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
		printk(KERN_INFO "DMA secure error with device %d\n",
		       dma_chan[ch].dev_id);
	if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
		printk(KERN_INFO "DMA misaligned error with device %d\n",
		       dma_chan[ch].dev_id);
1919

1920 1921
	dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(ch));
	dma_write(1 << ch, IRQSTATUS_L0);
1922

1923 1924 1925 1926
	/* If the ch is not chained then chain_id will be -1 */
	if (dma_chan[ch].chain_id != -1) {
		int chain_id = dma_chan[ch].chain_id;
		dma_chan[ch].state = DMA_CH_NOTSTARTED;
1927
		if (dma_read(CLNK_CTRL(ch)) & (1 << 15))
1928 1929 1930 1931 1932 1933 1934 1935 1936
			dma_chan[dma_chan[ch].next_linked_ch].state =
							DMA_CH_STARTED;
		if (dma_linked_lch[chain_id].chain_mode ==
						OMAP_DMA_DYNAMIC_CHAIN)
			disable_lnk(ch);

		if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
			OMAP_DMA_CHAIN_INCQHEAD(chain_id);

1937
		status = dma_read(CSR(ch));
1938 1939
	}

1940 1941
	dma_write(status, CSR(ch));

1942 1943
	if (likely(dma_chan[ch].callback != NULL))
		dma_chan[ch].callback(ch, status, dma_chan[ch].data);
1944

1945 1946 1947 1948
	return 0;
}

/* STATUS register count is from 1-32 while our is 0-31 */
1949
static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
1950
{
1951
	u32 val, enable_reg;
1952 1953
	int i;

1954
	val = dma_read(IRQSTATUS_L0);
1955 1956 1957 1958 1959
	if (val == 0) {
		if (printk_ratelimit())
			printk(KERN_WARNING "Spurious DMA IRQ\n");
		return IRQ_HANDLED;
	}
1960 1961
	enable_reg = dma_read(IRQENABLE_L0);
	val &= enable_reg; /* Dispatch only relevant interrupts */
1962
	for (i = 0; i < dma_lch_count && val != 0; i++) {
1963 1964 1965
		if (val & 1)
			omap2_dma_handle_ch(i);
		val >>= 1;
1966 1967 1968 1969 1970 1971 1972 1973
	}

	return IRQ_HANDLED;
}

static struct irqaction omap24xx_dma_irq = {
	.name = "DMA",
	.handler = omap2_dma_irq_handler,
1974
	.flags = IRQF_DISABLED
1975 1976 1977 1978 1979 1980 1981
};

#else
static struct irqaction omap24xx_dma_irq;
#endif

/*----------------------------------------------------------------------------*/
1982

1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
void omap_dma_global_context_save(void)
{
	omap_dma_global_context.dma_irqenable_l0 =
		dma_read(IRQENABLE_L0);
	omap_dma_global_context.dma_ocp_sysconfig =
		dma_read(OCP_SYSCONFIG);
	omap_dma_global_context.dma_gcr = dma_read(GCR);
}

void omap_dma_global_context_restore(void)
{
1994 1995
	int ch;

1996 1997 1998 1999 2000 2001
	dma_write(omap_dma_global_context.dma_gcr, GCR);
	dma_write(omap_dma_global_context.dma_ocp_sysconfig,
		OCP_SYSCONFIG);
	dma_write(omap_dma_global_context.dma_irqenable_l0,
		IRQENABLE_L0);

2002 2003 2004 2005 2006 2007 2008 2009
	/*
	 * A bug in ROM code leaves IRQ status for channels 0 and 1 uncleared
	 * after secure sram context save and restore. Hence we need to
	 * manually clear those IRQs to avoid spurious interrupts. This
	 * affects only secure devices.
	 */
	if (cpu_is_omap34xx() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
		dma_write(0x3 , IRQSTATUS_L0);
2010 2011 2012 2013

	for (ch = 0; ch < dma_chan_count; ch++)
		if (dma_chan[ch].dev_id != -1)
			omap_clear_dma(ch);
2014 2015
}

2016
/*----------------------------------------------------------------------------*/
2017

2018 2019
static int __init omap_init_dma(void)
{
T
Tony Lindgren 已提交
2020
	unsigned long base;
2021 2022
	int ch, r;

2023
	if (cpu_class_is_omap1()) {
T
Tony Lindgren 已提交
2024
		base = OMAP1_DMA_BASE;
2025
		dma_lch_count = OMAP1_LOGICAL_DMA_CH_COUNT;
2026
	} else if (cpu_is_omap24xx()) {
T
Tony Lindgren 已提交
2027
		base = OMAP24XX_DMA4_BASE;
2028
		dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
2029
	} else if (cpu_is_omap34xx()) {
T
Tony Lindgren 已提交
2030
		base = OMAP34XX_DMA4_BASE;
2031
		dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
2032
	} else if (cpu_is_omap44xx()) {
T
Tony Lindgren 已提交
2033
		base = OMAP44XX_DMA4_BASE;
2034
		dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
2035 2036 2037 2038
	} else {
		pr_err("DMA init failed for unsupported omap\n");
		return -ENODEV;
	}
2039

T
Tony Lindgren 已提交
2040 2041 2042
	omap_dma_base = ioremap(base, SZ_4K);
	BUG_ON(!omap_dma_base);

2043 2044 2045 2046
	if (cpu_class_is_omap2() && omap_dma_reserve_channels
			&& (omap_dma_reserve_channels <= dma_lch_count))
		dma_lch_count = omap_dma_reserve_channels;

2047 2048
	dma_chan = kzalloc(sizeof(struct omap_dma_lch) * dma_lch_count,
				GFP_KERNEL);
T
Tony Lindgren 已提交
2049 2050 2051 2052
	if (!dma_chan) {
		r = -ENOMEM;
		goto out_unmap;
	}
2053 2054 2055 2056 2057

	if (cpu_class_is_omap2()) {
		dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
						dma_lch_count, GFP_KERNEL);
		if (!dma_linked_lch) {
T
Tony Lindgren 已提交
2058 2059
			r = -ENOMEM;
			goto out_free;
2060 2061 2062
		}
	}

2063 2064
	if (cpu_is_omap15xx()) {
		printk(KERN_INFO "DMA support for OMAP15xx initialized\n");
2065 2066
		dma_chan_count = 9;
		enable_1510_mode = 1;
2067
	} else if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
2068
		printk(KERN_INFO "OMAP DMA hardware version %d\n",
2069
		       dma_read(HW_ID));
2070
		printk(KERN_INFO "DMA capabilities: %08x:%08x:%04x:%04x:%04x\n",
2071 2072 2073 2074 2075 2076
		       (dma_read(CAPS_0_U) << 16) |
		       dma_read(CAPS_0_L),
		       (dma_read(CAPS_1_U) << 16) |
		       dma_read(CAPS_1_L),
		       dma_read(CAPS_2), dma_read(CAPS_3),
		       dma_read(CAPS_4));
2077 2078 2079 2080
		if (!enable_1510_mode) {
			u16 w;

			/* Disable OMAP 3.0/3.1 compatibility mode. */
2081
			w = dma_read(GSCR);
2082
			w |= 1 << 3;
2083
			dma_write(w, GSCR);
2084 2085 2086
			dma_chan_count = 16;
		} else
			dma_chan_count = 9;
2087
	} else if (cpu_class_is_omap2()) {
2088
		u8 revision = dma_read(REVISION) & 0xff;
2089 2090
		printk(KERN_INFO "OMAP DMA hardware revision %d.%d\n",
		       revision >> 4, revision & 0xf);
2091
		dma_chan_count = dma_lch_count;
2092 2093 2094 2095 2096 2097 2098 2099
	} else {
		dma_chan_count = 0;
		return 0;
	}

	spin_lock_init(&dma_chan_lock);

	for (ch = 0; ch < dma_chan_count; ch++) {
2100
		omap_clear_dma(ch);
2101 2102 2103 2104 2105 2106
		dma_chan[ch].dev_id = -1;
		dma_chan[ch].next_lch = -1;

		if (ch >= 6 && enable_1510_mode)
			continue;

2107
		if (cpu_class_is_omap1()) {
T
Tony Lindgren 已提交
2108 2109 2110 2111
			/*
			 * request_irq() doesn't like dev_id (ie. ch) being
			 * zero, so we have to kludge around this.
			 */
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
			r = request_irq(omap1_dma_irq[ch],
					omap1_dma_irq_handler, 0, "DMA",
					(void *) (ch + 1));
			if (r != 0) {
				int i;

				printk(KERN_ERR "unable to request IRQ %d "
				       "for DMA (error %d)\n",
				       omap1_dma_irq[ch], r);
				for (i = 0; i < ch; i++)
					free_irq(omap1_dma_irq[i],
						 (void *) (i + 1));
T
Tony Lindgren 已提交
2124
				goto out_free;
2125 2126 2127 2128
			}
		}
	}

2129
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
2130 2131 2132
		omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
				DMA_DEFAULT_FIFO_DEPTH, 0);

2133 2134 2135
	if (cpu_class_is_omap2()) {
		int irq;
		if (cpu_is_omap44xx())
2136
			irq = OMAP44XX_IRQ_SDMA_0;
2137 2138 2139 2140
		else
			irq = INT_24XX_SDMA_IRQ0;
		setup_irq(irq, &omap24xx_dma_irq);
	}
2141

2142
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
2143
		/* Enable smartidle idlemodes and autoidle */
2144 2145 2146 2147 2148 2149 2150 2151
		u32 v = dma_read(OCP_SYSCONFIG);
		v &= ~(DMA_SYSCONFIG_MIDLEMODE_MASK |
				DMA_SYSCONFIG_SIDLEMODE_MASK |
				DMA_SYSCONFIG_AUTOIDLE);
		v |= (DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_SMARTIDLE) |
			DMA_SYSCONFIG_SIDLEMODE(DMA_IDLEMODE_SMARTIDLE) |
			DMA_SYSCONFIG_AUTOIDLE);
		dma_write(v , OCP_SYSCONFIG);
2152
		/* reserve dma channels 0 and 1 in high security devices */
2153 2154
		if (cpu_is_omap34xx() &&
			(omap_type() != OMAP2_DEVICE_TYPE_GP)) {
2155 2156 2157 2158 2159
			printk(KERN_INFO "Reserving DMA channels 0 and 1 for "
					"HS ROM code\n");
			dma_chan[0].dev_id = 0;
			dma_chan[1].dev_id = 1;
		}
2160 2161
	}

2162
	return 0;
T
Tony Lindgren 已提交
2163 2164 2165 2166 2167 2168 2169 2170

out_free:
	kfree(dma_chan);

out_unmap:
	iounmap(omap_dma_base);

	return r;
2171 2172 2173 2174
}

arch_initcall(omap_init_dma);

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
/*
 * Reserve the omap SDMA channels using cmdline bootarg
 * "omap_dma_reserve_ch=". The valid range is 1 to 32
 */
static int __init omap_dma_cmdline_reserve_ch(char *str)
{
	if (get_option(&str, &omap_dma_reserve_channels) != 1)
		omap_dma_reserve_channels = 0;
	return 1;
}

__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);

2188