micrel.c 26.1 KB
Newer Older
1 2 3 4 5 6 7
/*
 * drivers/net/phy/micrel.c
 *
 * Driver for Micrel PHYs
 *
 * Author: David J. Choi
 *
8
 * Copyright (c) 2010-2013 Micrel, Inc.
9
 * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
10 11 12 13 14 15
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
16 17 18 19 20 21 22
 * Support : Micrel Phys:
 *		Giga phys: ksz9021, ksz9031
 *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
 *			   ksz8021, ksz8031, ksz8051,
 *			   ksz8081, ksz8091,
 *			   ksz8061,
 *		Switch : ksz8873, ksz886x
23
 *			 ksz9477
24 25 26 27 28
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/phy.h>
29
#include <linux/micrel_phy.h>
30
#include <linux/of.h>
31
#include <linux/clk.h>
32

33 34
/* Operation Mode Strap Override */
#define MII_KSZPHY_OMSO				0x16
J
Johan Hovold 已提交
35
#define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
36
#define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
J
Johan Hovold 已提交
37 38
#define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
#define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
39

C
Choi, David 已提交
40 41
/* general Interrupt control/status reg in vendor specific block. */
#define MII_KSZPHY_INTCS			0x1B
J
Johan Hovold 已提交
42 43 44 45 46 47 48 49
#define	KSZPHY_INTCS_JABBER			BIT(15)
#define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
#define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
#define	KSZPHY_INTCS_PARELLEL			BIT(12)
#define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
#define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
#define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
#define	KSZPHY_INTCS_LINK_UP			BIT(8)
C
Choi, David 已提交
50 51 52
#define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
						KSZPHY_INTCS_LINK_DOWN)

53 54 55 56 57 58
/* PHY Control 1 */
#define	MII_KSZPHY_CTRL_1			0x1e

/* PHY Control 2 / PHY Control (if no PHY Control 1) */
#define	MII_KSZPHY_CTRL_2			0x1f
#define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
C
Choi, David 已提交
59
/* bitmap of PHY register to set interrupt mode */
J
Johan Hovold 已提交
60
#define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
61
#define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
C
Choi, David 已提交
62

63 64 65 66 67 68 69 70 71 72 73 74 75 76
/* Write/read to/from extended registers */
#define MII_KSZPHY_EXTREG                       0x0b
#define KSZPHY_EXTREG_WRITE                     0x8000

#define MII_KSZPHY_EXTREG_WRITE                 0x0c
#define MII_KSZPHY_EXTREG_READ                  0x0d

/* Extended registers */
#define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
#define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
#define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106

#define PS_TO_REG				200

77 78 79 80 81 82 83 84 85 86 87
struct kszphy_hw_stat {
	const char *string;
	u8 reg;
	u8 bits;
};

static struct kszphy_hw_stat kszphy_hw_stats[] = {
	{ "phy_receive_errors", 21, 16},
	{ "phy_idle_errors", 10, 8 },
};

88 89
struct kszphy_type {
	u32 led_mode_reg;
90
	u16 interrupt_level_mask;
91
	bool has_broadcast_disable;
92
	bool has_nand_tree_disable;
93
	bool has_rmii_ref_clk_sel;
94 95 96 97
};

struct kszphy_priv {
	const struct kszphy_type *type;
98
	int led_mode;
99 100
	bool rmii_ref_clk_sel;
	bool rmii_ref_clk_sel_val;
101
	u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
102 103 104 105
};

static const struct kszphy_type ksz8021_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
106
	.has_broadcast_disable	= true,
107
	.has_nand_tree_disable	= true,
108
	.has_rmii_ref_clk_sel	= true,
109 110 111 112 113 114 115 116
};

static const struct kszphy_type ksz8041_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_1,
};

static const struct kszphy_type ksz8051_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
117
	.has_nand_tree_disable	= true,
118 119 120 121
};

static const struct kszphy_type ksz8081_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
122
	.has_broadcast_disable	= true,
123
	.has_nand_tree_disable	= true,
124
	.has_rmii_ref_clk_sel	= true,
125 126
};

127 128 129 130 131 132 133 134
static const struct kszphy_type ks8737_type = {
	.interrupt_level_mask	= BIT(14),
};

static const struct kszphy_type ksz9021_type = {
	.interrupt_level_mask	= BIT(14),
};

135
static int kszphy_extended_write(struct phy_device *phydev,
136
				u32 regnum, u16 val)
137 138 139 140 141 142
{
	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
}

static int kszphy_extended_read(struct phy_device *phydev,
143
				u32 regnum)
144 145 146 147 148
{
	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
}

C
Choi, David 已提交
149 150 151 152 153 154 155 156 157 158 159 160
static int kszphy_ack_interrupt(struct phy_device *phydev)
{
	/* bit[7..0] int status, which is a read and clear register. */
	int rc;

	rc = phy_read(phydev, MII_KSZPHY_INTCS);

	return (rc < 0) ? rc : 0;
}

static int kszphy_config_intr(struct phy_device *phydev)
{
161 162 163
	const struct kszphy_type *type = phydev->drv->driver_data;
	int temp;
	u16 mask;
C
Choi, David 已提交
164

165 166 167 168
	if (type && type->interrupt_level_mask)
		mask = type->interrupt_level_mask;
	else
		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
C
Choi, David 已提交
169 170 171

	/* set the interrupt pin active low */
	temp = phy_read(phydev, MII_KSZPHY_CTRL);
172 173
	if (temp < 0)
		return temp;
174
	temp &= ~mask;
C
Choi, David 已提交
175 176
	phy_write(phydev, MII_KSZPHY_CTRL, temp);

177 178 179 180 181
	/* enable / disable interrupts */
	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
		temp = KSZPHY_INTCS_ALL;
	else
		temp = 0;
C
Choi, David 已提交
182

183
	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
C
Choi, David 已提交
184
}
185

186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
{
	int ctrl;

	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
	if (ctrl < 0)
		return ctrl;

	if (val)
		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
	else
		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;

	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
}

202
static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
203
{
204
	int rc, temp, shift;
205

206 207 208 209 210 211 212 213 214 215 216
	switch (reg) {
	case MII_KSZPHY_CTRL_1:
		shift = 14;
		break;
	case MII_KSZPHY_CTRL_2:
		shift = 4;
		break;
	default:
		return -EINVAL;
	}

217
	temp = phy_read(phydev, reg);
218 219 220 221
	if (temp < 0) {
		rc = temp;
		goto out;
	}
222

223
	temp &= ~(3 << shift);
224 225
	temp |= val << shift;
	rc = phy_write(phydev, reg, temp);
226 227
out:
	if (rc < 0)
228
		phydev_err(phydev, "failed to set led mode\n");
229

230
	return rc;
231 232
}

233 234 235 236 237 238 239 240 241 242 243 244 245 246
/* Disable PHY address 0 as the broadcast address, so that it can be used as a
 * unique (non-broadcast) address on a shared bus.
 */
static int kszphy_broadcast_disable(struct phy_device *phydev)
{
	int ret;

	ret = phy_read(phydev, MII_KSZPHY_OMSO);
	if (ret < 0)
		goto out;

	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
out:
	if (ret)
247
		phydev_err(phydev, "failed to disable broadcast address\n");
248 249 250 251

	return ret;
}

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
static int kszphy_nand_tree_disable(struct phy_device *phydev)
{
	int ret;

	ret = phy_read(phydev, MII_KSZPHY_OMSO);
	if (ret < 0)
		goto out;

	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
		return 0;

	ret = phy_write(phydev, MII_KSZPHY_OMSO,
			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
out:
	if (ret)
267
		phydev_err(phydev, "failed to disable NAND tree mode\n");
268 269 270 271

	return ret;
}

272 273
/* Some config bits need to be set again on resume, handle them here. */
static int kszphy_config_reset(struct phy_device *phydev)
274
{
275
	struct kszphy_priv *priv = phydev->priv;
276
	int ret;
277

278 279 280
	if (priv->rmii_ref_clk_sel) {
		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
		if (ret) {
281 282
			phydev_err(phydev,
				   "failed to set rmii reference clock\n");
283 284 285 286
			return ret;
		}
	}

287
	if (priv->led_mode >= 0)
288
		kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
289 290

	return 0;
291 292
}

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
static int kszphy_config_init(struct phy_device *phydev)
{
	struct kszphy_priv *priv = phydev->priv;
	const struct kszphy_type *type;

	if (!priv)
		return 0;

	type = priv->type;

	if (type->has_broadcast_disable)
		kszphy_broadcast_disable(phydev);

	if (type->has_nand_tree_disable)
		kszphy_nand_tree_disable(phydev);

	return kszphy_config_reset(phydev);
}

312 313 314 315 316 317 318
static int ksz8041_config_init(struct phy_device *phydev)
{
	struct device_node *of_node = phydev->mdio.dev.of_node;

	/* Limit supported and advertised modes in fiber mode */
	if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
		phydev->dev_flags |= MICREL_PHY_FXEN;
319
		phydev->supported &= SUPPORTED_100baseT_Full |
320
				     SUPPORTED_100baseT_Half;
321 322
		phydev->supported |= SUPPORTED_FIBRE;
		phydev->advertising &= ADVERTISED_100baseT_Full |
323
				       ADVERTISED_100baseT_Half;
324
		phydev->advertising |= ADVERTISED_FIBRE;
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
		phydev->autoneg = AUTONEG_DISABLE;
	}

	return kszphy_config_init(phydev);
}

static int ksz8041_config_aneg(struct phy_device *phydev)
{
	/* Skip auto-negotiation in fiber mode */
	if (phydev->dev_flags & MICREL_PHY_FXEN) {
		phydev->speed = SPEED_100;
		return 0;
	}

	return genphy_config_aneg(phydev);
}

342
static int ksz9021_load_values_from_of(struct phy_device *phydev,
343 344 345 346
				       const struct device_node *of_node,
				       u16 reg,
				       const char *field1, const char *field2,
				       const char *field3, const char *field4)
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
{
	int val1 = -1;
	int val2 = -2;
	int val3 = -3;
	int val4 = -4;
	int newval;
	int matches = 0;

	if (!of_property_read_u32(of_node, field1, &val1))
		matches++;

	if (!of_property_read_u32(of_node, field2, &val2))
		matches++;

	if (!of_property_read_u32(of_node, field3, &val3))
		matches++;

	if (!of_property_read_u32(of_node, field4, &val4))
		matches++;

	if (!matches)
		return 0;

	if (matches < 4)
		newval = kszphy_extended_read(phydev, reg);
	else
		newval = 0;

	if (val1 != -1)
		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);

378
	if (val2 != -2)
379 380
		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);

381
	if (val3 != -3)
382 383
		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);

384
	if (val4 != -4)
385 386 387 388 389 390 391
		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);

	return kszphy_extended_write(phydev, reg, newval);
}

static int ksz9021_config_init(struct phy_device *phydev)
{
A
Andrew Lunn 已提交
392
	const struct device *dev = &phydev->mdio.dev;
393
	const struct device_node *of_node = dev->of_node;
394 395 396 397 398 399
	const struct device *dev_walker;

	/* The Micrel driver has a deprecated option to place phy OF
	 * properties in the MAC node. Walk up the tree of devices to
	 * find a device with an OF node.
	 */
A
Andrew Lunn 已提交
400
	dev_walker = &phydev->mdio.dev;
401 402 403 404 405
	do {
		of_node = dev_walker->of_node;
		dev_walker = dev_walker->parent;

	} while (!of_node && dev_walker);
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423

	if (of_node) {
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
				    "txen-skew-ps", "txc-skew-ps",
				    "rxdv-skew-ps", "rxc-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_RX_DATA_PAD_SKEW,
				    "rxd0-skew-ps", "rxd1-skew-ps",
				    "rxd2-skew-ps", "rxd3-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_TX_DATA_PAD_SKEW,
				    "txd0-skew-ps", "txd1-skew-ps",
				    "txd2-skew-ps", "txd3-skew-ps");
	}
	return 0;
}

424 425 426 427 428 429
#define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
#define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
#define OP_DATA				1
#define KSZ9031_PS_TO_REG		60

/* Extended registers */
430 431 432 433
/* MMD Address 0x0 */
#define MII_KSZ9031RN_FLP_BURST_TX_LO	3
#define MII_KSZ9031RN_FLP_BURST_TX_HI	4

434
/* MMD Address 0x2 */
435 436 437 438 439
#define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
#define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
#define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
#define MII_KSZ9031RN_CLK_PAD_SKEW	8

440 441 442 443
/* MMD Address 0x1C */
#define MII_KSZ9031RN_EDPD		0x23
#define MII_KSZ9031RN_EDPD_ENABLE	BIT(0)

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
static int ksz9031_extended_write(struct phy_device *phydev,
				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
{
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
}

static int ksz9031_extended_read(struct phy_device *phydev,
				 u8 mode, u32 dev_addr, u32 regnum)
{
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
}

static int ksz9031_of_load_skew_values(struct phy_device *phydev,
463
				       const struct device_node *of_node,
464
				       u16 reg, size_t field_sz,
465
				       const char *field[], u8 numfields)
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
{
	int val[4] = {-1, -2, -3, -4};
	int matches = 0;
	u16 mask;
	u16 maxval;
	u16 newval;
	int i;

	for (i = 0; i < numfields; i++)
		if (!of_property_read_u32(of_node, field[i], val + i))
			matches++;

	if (!matches)
		return 0;

	if (matches < numfields)
		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
	else
		newval = 0;

	maxval = (field_sz == 4) ? 0xf : 0x1f;
	for (i = 0; i < numfields; i++)
		if (val[i] != -(i + 1)) {
			mask = 0xffff;
			mask ^= maxval << (field_sz * i);
			newval = (newval & mask) |
				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
					<< (field_sz * i));
		}

	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
}

499
/* Center KSZ9031RNX FLP timing at 16ms. */
500 501 502 503 504 505
static int ksz9031_center_flp_timing(struct phy_device *phydev)
{
	int result;

	result = ksz9031_extended_write(phydev, OP_DATA, 0,
					MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
506 507 508
	if (result)
		return result;

509 510 511 512 513 514 515 516
	result = ksz9031_extended_write(phydev, OP_DATA, 0,
					MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
	if (result)
		return result;

	return genphy_restart_aneg(phydev);
}

517 518 519 520 521 522 523 524 525 526 527 528
/* Enable energy-detect power-down mode */
static int ksz9031_enable_edpd(struct phy_device *phydev)
{
	int reg;

	reg = ksz9031_extended_read(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD);
	if (reg < 0)
		return reg;
	return ksz9031_extended_write(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD,
				      reg | MII_KSZ9031RN_EDPD_ENABLE);
}

529 530
static int ksz9031_config_init(struct phy_device *phydev)
{
A
Andrew Lunn 已提交
531
	const struct device *dev = &phydev->mdio.dev;
532 533 534
	const struct device_node *of_node = dev->of_node;
	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
	static const char *rx_data_skews[4] = {
535 536 537
		"rxd0-skew-ps", "rxd1-skew-ps",
		"rxd2-skew-ps", "rxd3-skew-ps"
	};
538
	static const char *tx_data_skews[4] = {
539 540 541
		"txd0-skew-ps", "txd1-skew-ps",
		"txd2-skew-ps", "txd3-skew-ps"
	};
542
	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
543
	const struct device *dev_walker;
544 545 546 547 548
	int result;

	result = ksz9031_enable_edpd(phydev);
	if (result < 0)
		return result;
549

550 551 552 553
	/* The Micrel driver has a deprecated option to place phy OF
	 * properties in the MAC node. Walk up the tree of devices to
	 * find a device with an OF node.
	 */
554
	dev_walker = &phydev->mdio.dev;
555 556 557 558
	do {
		of_node = dev_walker->of_node;
		dev_walker = dev_walker->parent;
	} while (!of_node && dev_walker);
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576

	if (of_node) {
		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
				clk_skews, 2);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
				control_skews, 2);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
				rx_data_skews, 4);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
				tx_data_skews, 4);
	}
577 578

	return ksz9031_center_flp_timing(phydev);
579 580
}

581
#define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
J
Johan Hovold 已提交
582 583
#define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
#define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
584
static int ksz8873mll_read_status(struct phy_device *phydev)
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
{
	int regval;

	/* dummy read */
	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
		phydev->duplex = DUPLEX_HALF;
	else
		phydev->duplex = DUPLEX_FULL;

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
		phydev->speed = SPEED_10;
	else
		phydev->speed = SPEED_100;

	phydev->link = 1;
	phydev->pause = phydev->asym_pause = 0;

	return 0;
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
static int ksz9031_read_status(struct phy_device *phydev)
{
	int err;
	int regval;

	err = genphy_read_status(phydev);
	if (err)
		return err;

	/* Make sure the PHY is not broken. Read idle error count,
	 * and reset the PHY if it is maxed out.
	 */
	regval = phy_read(phydev, MII_STAT1000);
	if ((regval & 0xFF) == 0xFF) {
		phy_init_hw(phydev);
		phydev->link = 0;
625 626
		if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
			phydev->drv->config_intr(phydev);
627
		return genphy_config_aneg(phydev);
628 629 630 631 632
	}

	return 0;
}

633 634 635 636 637
static int ksz8873mll_config_aneg(struct phy_device *phydev)
{
	return 0;
}

638 639 640 641 642
/* This routine returns -1 as an indication to the caller that the
 * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
 * MMD extended PHY registers.
 */
static int
643
ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int devad, u16 regnum)
644 645 646 647 648 649 650
{
	return -1;
}

/* This routine does nothing since the Micrel ksz9021 does not support
 * standard IEEE MMD extended PHY registers.
 */
651 652
static int
ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int devad, u16 regnum, u16 val)
653
{
654
	return -1;
655 656
}

657 658 659 660 661 662 663 664 665 666
static int kszphy_get_sset_count(struct phy_device *phydev)
{
	return ARRAY_SIZE(kszphy_hw_stats);
}

static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
667 668
		strlcpy(data + i * ETH_GSTRING_LEN,
			kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
669 670 671 672 673 674 675 676 677 678
	}
}

#ifndef UINT64_MAX
#define UINT64_MAX              (u64)(~((u64)0))
#endif
static u64 kszphy_get_stat(struct phy_device *phydev, int i)
{
	struct kszphy_hw_stat stat = kszphy_hw_stats[i];
	struct kszphy_priv *priv = phydev->priv;
679 680
	int val;
	u64 ret;
681 682 683

	val = phy_read(phydev, stat.reg);
	if (val < 0) {
684
		ret = UINT64_MAX;
685 686 687
	} else {
		val = val & ((1 << stat.bits) - 1);
		priv->stats[i] += val;
688
		ret = priv->stats[i];
689 690
	}

691
	return ret;
692 693 694 695 696 697 698 699 700 701 702
}

static void kszphy_get_stats(struct phy_device *phydev,
			     struct ethtool_stats *stats, u64 *data)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
		data[i] = kszphy_get_stat(phydev, i);
}

703
static int kszphy_suspend(struct phy_device *phydev)
704
{
705 706 707 708 709 710
	/* Disable PHY Interrupts */
	if (phy_interrupt_is_valid(phydev)) {
		phydev->interrupts = PHY_INTERRUPT_DISABLED;
		if (phydev->drv->config_intr)
			phydev->drv->config_intr(phydev);
	}
711

712 713
	return genphy_suspend(phydev);
}
714

715 716
static int kszphy_resume(struct phy_device *phydev)
{
717 718
	int ret;

719
	genphy_resume(phydev);
720

721 722 723 724
	ret = kszphy_config_reset(phydev);
	if (ret)
		return ret;

725 726 727 728 729 730
	/* Enable PHY Interrupts */
	if (phy_interrupt_is_valid(phydev)) {
		phydev->interrupts = PHY_INTERRUPT_ENABLED;
		if (phydev->drv->config_intr)
			phydev->drv->config_intr(phydev);
	}
731 732 733 734

	return 0;
}

735 736 737
static int kszphy_probe(struct phy_device *phydev)
{
	const struct kszphy_type *type = phydev->drv->driver_data;
A
Andrew Lunn 已提交
738
	const struct device_node *np = phydev->mdio.dev.of_node;
739
	struct kszphy_priv *priv;
740
	struct clk *clk;
741
	int ret;
742

A
Andrew Lunn 已提交
743
	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
744 745 746 747 748 749 750
	if (!priv)
		return -ENOMEM;

	phydev->priv = priv;

	priv->type = type;

751 752 753 754 755 756 757
	if (type->led_mode_reg) {
		ret = of_property_read_u32(np, "micrel,led-mode",
				&priv->led_mode);
		if (ret)
			priv->led_mode = -1;

		if (priv->led_mode > 3) {
758 759
			phydev_err(phydev, "invalid led mode: 0x%02x\n",
				   priv->led_mode);
760 761 762 763 764 765
			priv->led_mode = -1;
		}
	} else {
		priv->led_mode = -1;
	}

A
Andrew Lunn 已提交
766
	clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
767 768
	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
	if (!IS_ERR_OR_NULL(clk)) {
769
		unsigned long rate = clk_get_rate(clk);
770
		bool rmii_ref_clk_sel_25_mhz;
771

772
		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
773 774
		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
				"micrel,rmii-reference-clock-select-25-mhz");
775

776
		if (rate > 24500000 && rate < 25500000) {
777
			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
778
		} else if (rate > 49500000 && rate < 50500000) {
779
			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
780
		} else {
781 782
			phydev_err(phydev, "Clock rate out of range: %ld\n",
				   rate);
783 784 785 786
			return -EINVAL;
		}
	}

787 788 789 790 791 792 793
	/* Support legacy board-file configuration */
	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
		priv->rmii_ref_clk_sel = true;
		priv->rmii_ref_clk_sel_val = true;
	}

	return 0;
794 795
}

796 797
static struct phy_driver ksphy_driver[] = {
{
C
Choi, David 已提交
798
	.phy_id		= PHY_ID_KS8737,
799
	.phy_id_mask	= MICREL_PHY_ID_MASK,
C
Choi, David 已提交
800
	.name		= "Micrel KS8737",
801
	.features	= PHY_BASIC_FEATURES,
802
	.flags		= PHY_HAS_INTERRUPT,
803
	.driver_data	= &ks8737_type,
C
Choi, David 已提交
804 805
	.config_init	= kszphy_config_init,
	.ack_interrupt	= kszphy_ack_interrupt,
806
	.config_intr	= kszphy_config_intr,
807 808
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
809 810 811
}, {
	.phy_id		= PHY_ID_KSZ8021,
	.phy_id_mask	= 0x00ffffff,
812
	.name		= "Micrel KSZ8021 or KSZ8031",
813
	.features	= PHY_BASIC_FEATURES,
814
	.flags		= PHY_HAS_INTERRUPT,
815
	.driver_data	= &ksz8021_type,
816
	.probe		= kszphy_probe,
817
	.config_init	= kszphy_config_init,
818 819
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
820 821 822
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
823 824
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
825 826 827 828
}, {
	.phy_id		= PHY_ID_KSZ8031,
	.phy_id_mask	= 0x00ffffff,
	.name		= "Micrel KSZ8031",
829
	.features	= PHY_BASIC_FEATURES,
830
	.flags		= PHY_HAS_INTERRUPT,
831
	.driver_data	= &ksz8021_type,
832
	.probe		= kszphy_probe,
833
	.config_init	= kszphy_config_init,
834 835
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
836 837 838
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
839 840
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
841
}, {
842
	.phy_id		= PHY_ID_KSZ8041,
843
	.phy_id_mask	= MICREL_PHY_ID_MASK,
844
	.name		= "Micrel KSZ8041",
845
	.features	= PHY_BASIC_FEATURES,
846
	.flags		= PHY_HAS_INTERRUPT,
847 848
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
849 850
	.config_init	= ksz8041_config_init,
	.config_aneg	= ksz8041_config_aneg,
C
Choi, David 已提交
851 852
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
853 854 855
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
856 857
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
858 859
}, {
	.phy_id		= PHY_ID_KSZ8041RNLI,
860
	.phy_id_mask	= MICREL_PHY_ID_MASK,
861
	.name		= "Micrel KSZ8041RNLI",
862
	.features	= PHY_BASIC_FEATURES,
863
	.flags		= PHY_HAS_INTERRUPT,
864 865 866
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
867 868
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
869 870 871
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
872 873
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
874
}, {
875
	.phy_id		= PHY_ID_KSZ8051,
876
	.phy_id_mask	= MICREL_PHY_ID_MASK,
877
	.name		= "Micrel KSZ8051",
878
	.features	= PHY_BASIC_FEATURES,
879
	.flags		= PHY_HAS_INTERRUPT,
880 881
	.driver_data	= &ksz8051_type,
	.probe		= kszphy_probe,
882
	.config_init	= kszphy_config_init,
C
Choi, David 已提交
883 884
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
885 886 887
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
888 889
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
890
}, {
891 892
	.phy_id		= PHY_ID_KSZ8001,
	.name		= "Micrel KSZ8001 or KS8721",
893
	.phy_id_mask	= 0x00fffffc,
894
	.features	= PHY_BASIC_FEATURES,
895
	.flags		= PHY_HAS_INTERRUPT,
896 897 898
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
C
Choi, David 已提交
899 900
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
901 902 903
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
904 905
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
906 907 908
}, {
	.phy_id		= PHY_ID_KSZ8081,
	.name		= "Micrel KSZ8081 or KSZ8091",
909
	.phy_id_mask	= MICREL_PHY_ID_MASK,
910
	.features	= PHY_BASIC_FEATURES,
911
	.flags		= PHY_HAS_INTERRUPT,
912 913
	.driver_data	= &ksz8081_type,
	.probe		= kszphy_probe,
914
	.config_init	= kszphy_config_init,
915 916
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
917 918 919
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
920
	.suspend	= kszphy_suspend,
921
	.resume		= kszphy_resume,
922 923 924
}, {
	.phy_id		= PHY_ID_KSZ8061,
	.name		= "Micrel KSZ8061",
925
	.phy_id_mask	= MICREL_PHY_ID_MASK,
926
	.features	= PHY_BASIC_FEATURES,
927
	.flags		= PHY_HAS_INTERRUPT,
928 929 930
	.config_init	= kszphy_config_init,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
931 932
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
933
}, {
934
	.phy_id		= PHY_ID_KSZ9021,
935
	.phy_id_mask	= 0x000ffffe,
936
	.name		= "Micrel KSZ9021 Gigabit PHY",
937
	.features	= PHY_GBIT_FEATURES,
938
	.flags		= PHY_HAS_INTERRUPT,
939
	.driver_data	= &ksz9021_type,
940
	.probe		= kszphy_probe,
941
	.config_init	= ksz9021_config_init,
C
Choi, David 已提交
942
	.ack_interrupt	= kszphy_ack_interrupt,
943
	.config_intr	= kszphy_config_intr,
944 945 946
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
947 948
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
949 950
	.read_mmd	= ksz9021_rd_mmd_phyreg,
	.write_mmd	= ksz9021_wr_mmd_phyreg,
951 952
}, {
	.phy_id		= PHY_ID_KSZ9031,
953
	.phy_id_mask	= MICREL_PHY_ID_MASK,
954
	.name		= "Micrel KSZ9031 Gigabit PHY",
955
	.features	= PHY_GBIT_FEATURES,
956
	.flags		= PHY_HAS_INTERRUPT,
957
	.driver_data	= &ksz9021_type,
958
	.probe		= kszphy_probe,
959
	.config_init	= ksz9031_config_init,
960
	.read_status	= ksz9031_read_status,
961
	.ack_interrupt	= kszphy_ack_interrupt,
962
	.config_intr	= kszphy_config_intr,
963 964 965
	.get_sset_count = kszphy_get_sset_count,
	.get_strings	= kszphy_get_strings,
	.get_stats	= kszphy_get_stats,
966
	.suspend	= genphy_suspend,
967
	.resume		= kszphy_resume,
968 969
}, {
	.phy_id		= PHY_ID_KSZ8873MLL,
970
	.phy_id_mask	= MICREL_PHY_ID_MASK,
971 972 973 974
	.name		= "Micrel KSZ8873MLL Switch",
	.config_init	= kszphy_config_init,
	.config_aneg	= ksz8873mll_config_aneg,
	.read_status	= ksz8873mll_read_status,
975 976
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
977 978
}, {
	.phy_id		= PHY_ID_KSZ886X,
979
	.phy_id_mask	= MICREL_PHY_ID_MASK,
980
	.name		= "Micrel KSZ886X Switch",
981
	.features	= PHY_BASIC_FEATURES,
982
	.flags		= PHY_HAS_INTERRUPT,
983
	.config_init	= kszphy_config_init,
984 985
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
986 987 988 989
}, {
	.phy_id		= PHY_ID_KSZ8795,
	.phy_id_mask	= MICREL_PHY_ID_MASK,
	.name		= "Micrel KSZ8795",
990
	.features	= PHY_BASIC_FEATURES,
991
	.flags		= PHY_HAS_INTERRUPT,
992 993 994 995 996
	.config_init	= kszphy_config_init,
	.config_aneg	= ksz8873mll_config_aneg,
	.read_status	= ksz8873mll_read_status,
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
997 998 999 1000 1001 1002 1003 1004
}, {
	.phy_id		= PHY_ID_KSZ9477,
	.phy_id_mask	= MICREL_PHY_ID_MASK,
	.name		= "Microchip KSZ9477",
	.features	= PHY_GBIT_FEATURES,
	.config_init	= kszphy_config_init,
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
1005
} };
1006

1007
module_phy_driver(ksphy_driver);
1008 1009 1010 1011

MODULE_DESCRIPTION("Micrel PHY driver");
MODULE_AUTHOR("David J. Choi");
MODULE_LICENSE("GPL");
1012

1013
static struct mdio_device_id __maybe_unused micrel_tbl[] = {
1014
	{ PHY_ID_KSZ9021, 0x000ffffe },
1015
	{ PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1016
	{ PHY_ID_KSZ8001, 0x00fffffc },
1017
	{ PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1018
	{ PHY_ID_KSZ8021, 0x00ffffff },
1019
	{ PHY_ID_KSZ8031, 0x00ffffff },
1020 1021 1022 1023 1024 1025
	{ PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
	{ PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
1026 1027 1028 1029
	{ }
};

MODULE_DEVICE_TABLE(mdio, micrel_tbl);