radeon_asic.c 79.2 KB
Newer Older
D
Daniel Vetter 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */

#include <linux/console.h>
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <drm/radeon_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include "radeon_reg.h"
#include "radeon.h"
#include "radeon_asic.h"
#include "atom.h"

/*
 * Registers accessors functions.
 */
43 44 45 46 47 48 49 50 51 52
/**
 * radeon_invalid_rreg - dummy reg read function
 *
 * @rdev: radeon device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
D
Daniel Vetter 已提交
53 54 55 56 57 58 59
static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG_ON(1);
	return 0;
}

60 61 62 63 64 65 66 67 68 69
/**
 * radeon_invalid_wreg - dummy reg write function
 *
 * @rdev: radeon device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
D
Daniel Vetter 已提交
70 71 72 73 74 75 76
static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG_ON(1);
}

77 78 79 80 81 82 83 84
/**
 * radeon_register_accessor_init - sets up the register accessor callbacks
 *
 * @rdev: radeon device pointer
 *
 * Sets up the register accessor callbacks for various register
 * apertures.  Not all asics have all apertures (all asics).
 */
D
Daniel Vetter 已提交
85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
static void radeon_register_accessor_init(struct radeon_device *rdev)
{
	rdev->mc_rreg = &radeon_invalid_rreg;
	rdev->mc_wreg = &radeon_invalid_wreg;
	rdev->pll_rreg = &radeon_invalid_rreg;
	rdev->pll_wreg = &radeon_invalid_wreg;
	rdev->pciep_rreg = &radeon_invalid_rreg;
	rdev->pciep_wreg = &radeon_invalid_wreg;

	/* Don't change order as we are overridding accessor. */
	if (rdev->family < CHIP_RV515) {
		rdev->pcie_reg_mask = 0xff;
	} else {
		rdev->pcie_reg_mask = 0x7ff;
	}
	/* FIXME: not sure here */
	if (rdev->family <= CHIP_R580) {
		rdev->pll_rreg = &r100_pll_rreg;
		rdev->pll_wreg = &r100_pll_wreg;
	}
	if (rdev->family >= CHIP_R420) {
		rdev->mc_rreg = &r420_mc_rreg;
		rdev->mc_wreg = &r420_mc_wreg;
	}
	if (rdev->family >= CHIP_RV515) {
		rdev->mc_rreg = &rv515_mc_rreg;
		rdev->mc_wreg = &rv515_mc_wreg;
	}
	if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
		rdev->mc_rreg = &rs400_mc_rreg;
		rdev->mc_wreg = &rs400_mc_wreg;
	}
	if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
		rdev->mc_rreg = &rs690_mc_rreg;
		rdev->mc_wreg = &rs690_mc_wreg;
	}
	if (rdev->family == CHIP_RS600) {
		rdev->mc_rreg = &rs600_mc_rreg;
		rdev->mc_wreg = &rs600_mc_wreg;
	}
125 126 127 128
	if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
		rdev->mc_rreg = &rs780_mc_rreg;
		rdev->mc_wreg = &rs780_mc_wreg;
	}
129 130 131 132 133

	if (rdev->family >= CHIP_BONAIRE) {
		rdev->pciep_rreg = &cik_pciep_rreg;
		rdev->pciep_wreg = &cik_pciep_wreg;
	} else if (rdev->family >= CHIP_R600) {
D
Daniel Vetter 已提交
134 135 136 137 138 139 140
		rdev->pciep_rreg = &r600_pciep_rreg;
		rdev->pciep_wreg = &r600_pciep_wreg;
	}
}


/* helper to disable agp */
141 142 143 144 145 146 147 148
/**
 * radeon_agp_disable - AGP disable helper function
 *
 * @rdev: radeon device pointer
 *
 * Removes AGP flags and changes the gart callbacks on AGP
 * cards when using the internal gart rather than AGP (all asics).
 */
D
Daniel Vetter 已提交
149 150 151 152 153 154 155 156 157 158 159 160
void radeon_agp_disable(struct radeon_device *rdev)
{
	rdev->flags &= ~RADEON_IS_AGP;
	if (rdev->family >= CHIP_R600) {
		DRM_INFO("Forcing AGP to PCIE mode\n");
		rdev->flags |= RADEON_IS_PCIE;
	} else if (rdev->family >= CHIP_RV515 ||
			rdev->family == CHIP_RV380 ||
			rdev->family == CHIP_RV410 ||
			rdev->family == CHIP_R423) {
		DRM_INFO("Forcing AGP to PCIE mode\n");
		rdev->flags |= RADEON_IS_PCIE;
161
		rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162
		rdev->asic->gart.get_page_entry = &rv370_pcie_gart_get_page_entry;
163
		rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
D
Daniel Vetter 已提交
164 165 166
	} else {
		DRM_INFO("Forcing AGP to PCI mode\n");
		rdev->flags |= RADEON_IS_PCI;
167
		rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
168
		rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry;
169
		rdev->asic->gart.set_page = &r100_pci_gart_set_page;
D
Daniel Vetter 已提交
170 171 172 173 174 175 176
	}
	rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
}

/*
 * ASIC
 */
177 178 179 180 181 182 183 184 185 186

static struct radeon_asic_ring r100_gfx_ring = {
	.ib_execute = &r100_ring_ib_execute,
	.emit_fence = &r100_fence_ring_emit,
	.emit_semaphore = &r100_semaphore_ring_emit,
	.cs_parse = &r100_cs_parse,
	.ring_start = &r100_ring_start,
	.ring_test = &r100_ring_test,
	.ib_test = &r100_ib_test,
	.is_lockup = &r100_gpu_is_lockup,
187 188 189
	.get_rptr = &r100_gfx_get_rptr,
	.get_wptr = &r100_gfx_get_wptr,
	.set_wptr = &r100_gfx_set_wptr,
190 191
};

192 193 194 195 196 197
static struct radeon_asic r100_asic = {
	.init = &r100_init,
	.fini = &r100_fini,
	.suspend = &r100_suspend,
	.resume = &r100_resume,
	.vga_set_state = &r100_vga_set_state,
198
	.asic_reset = &r100_asic_reset,
199
	.mmio_hdp_flush = NULL,
200 201
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &r100_mc_wait_for_idle,
202 203
	.gart = {
		.tlb_flush = &r100_pci_gart_tlb_flush,
204
		.get_page_entry = &r100_pci_gart_get_page_entry,
205 206
		.set_page = &r100_pci_gart_set_page,
	},
207
	.ring = {
208
		[RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
209
	},
210 211 212 213
	.irq = {
		.set = &r100_irq_set,
		.process = &r100_irq_process,
	},
214 215 216 217
	.display = {
		.bandwidth_update = &r100_bandwidth_update,
		.get_vblank_counter = &r100_get_vblank_counter,
		.wait_for_vblank = &r100_wait_for_vblank,
218
		.set_backlight_level = &radeon_legacy_set_backlight_level,
219
		.get_backlight_level = &radeon_legacy_get_backlight_level,
220
	},
221 222 223 224 225 226 227 228
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = NULL,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r100_copy_blit,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
229 230 231 232
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
233 234 235 236 237 238
	.hpd = {
		.init = &r100_hpd_init,
		.fini = &r100_hpd_fini,
		.sense = &r100_hpd_sense,
		.set_polarity = &r100_hpd_set_polarity,
	},
239 240 241 242 243 244
	.pm = {
		.misc = &r100_pm_misc,
		.prepare = &r100_pm_prepare,
		.finish = &r100_pm_finish,
		.init_profile = &r100_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
245 246 247 248 249 250 251
		.get_engine_clock = &radeon_legacy_get_engine_clock,
		.set_engine_clock = &radeon_legacy_set_engine_clock,
		.get_memory_clock = &radeon_legacy_get_memory_clock,
		.set_memory_clock = NULL,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = &radeon_legacy_set_clock_gating,
252
	},
253 254
	.pflip = {
		.page_flip = &r100_page_flip,
255
		.page_flip_pending = &r100_page_flip_pending,
256
	},
257 258 259 260 261 262 263 264
};

static struct radeon_asic r200_asic = {
	.init = &r100_init,
	.fini = &r100_fini,
	.suspend = &r100_suspend,
	.resume = &r100_resume,
	.vga_set_state = &r100_vga_set_state,
265
	.asic_reset = &r100_asic_reset,
266
	.mmio_hdp_flush = NULL,
267 268
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &r100_mc_wait_for_idle,
269 270
	.gart = {
		.tlb_flush = &r100_pci_gart_tlb_flush,
271
		.get_page_entry = &r100_pci_gart_get_page_entry,
272 273
		.set_page = &r100_pci_gart_set_page,
	},
274
	.ring = {
275
		[RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
276
	},
277 278 279 280
	.irq = {
		.set = &r100_irq_set,
		.process = &r100_irq_process,
	},
281 282 283 284
	.display = {
		.bandwidth_update = &r100_bandwidth_update,
		.get_vblank_counter = &r100_get_vblank_counter,
		.wait_for_vblank = &r100_wait_for_vblank,
285
		.set_backlight_level = &radeon_legacy_set_backlight_level,
286
		.get_backlight_level = &radeon_legacy_get_backlight_level,
287
	},
288 289 290 291 292 293 294 295
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r200_copy_dma,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r100_copy_blit,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
296 297 298 299
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
300 301 302 303 304 305
	.hpd = {
		.init = &r100_hpd_init,
		.fini = &r100_hpd_fini,
		.sense = &r100_hpd_sense,
		.set_polarity = &r100_hpd_set_polarity,
	},
306 307 308 309 310 311
	.pm = {
		.misc = &r100_pm_misc,
		.prepare = &r100_pm_prepare,
		.finish = &r100_pm_finish,
		.init_profile = &r100_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
312 313 314 315 316 317 318
		.get_engine_clock = &radeon_legacy_get_engine_clock,
		.set_engine_clock = &radeon_legacy_set_engine_clock,
		.get_memory_clock = &radeon_legacy_get_memory_clock,
		.set_memory_clock = NULL,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = &radeon_legacy_set_clock_gating,
319
	},
320 321
	.pflip = {
		.page_flip = &r100_page_flip,
322
		.page_flip_pending = &r100_page_flip_pending,
323
	},
324 325
};

326 327 328 329 330 331 332 333 334
static struct radeon_asic_ring r300_gfx_ring = {
	.ib_execute = &r100_ring_ib_execute,
	.emit_fence = &r300_fence_ring_emit,
	.emit_semaphore = &r100_semaphore_ring_emit,
	.cs_parse = &r300_cs_parse,
	.ring_start = &r300_ring_start,
	.ring_test = &r100_ring_test,
	.ib_test = &r100_ib_test,
	.is_lockup = &r100_gpu_is_lockup,
335 336 337
	.get_rptr = &r100_gfx_get_rptr,
	.get_wptr = &r100_gfx_get_wptr,
	.set_wptr = &r100_gfx_set_wptr,
338 339
};

340 341 342 343 344 345 346 347 348 349 350 351 352 353
static struct radeon_asic_ring rv515_gfx_ring = {
	.ib_execute = &r100_ring_ib_execute,
	.emit_fence = &r300_fence_ring_emit,
	.emit_semaphore = &r100_semaphore_ring_emit,
	.cs_parse = &r300_cs_parse,
	.ring_start = &rv515_ring_start,
	.ring_test = &r100_ring_test,
	.ib_test = &r100_ib_test,
	.is_lockup = &r100_gpu_is_lockup,
	.get_rptr = &r100_gfx_get_rptr,
	.get_wptr = &r100_gfx_get_wptr,
	.set_wptr = &r100_gfx_set_wptr,
};

354 355 356 357 358 359
static struct radeon_asic r300_asic = {
	.init = &r300_init,
	.fini = &r300_fini,
	.suspend = &r300_suspend,
	.resume = &r300_resume,
	.vga_set_state = &r100_vga_set_state,
360
	.asic_reset = &r300_asic_reset,
361
	.mmio_hdp_flush = NULL,
362 363
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &r300_mc_wait_for_idle,
364 365
	.gart = {
		.tlb_flush = &r100_pci_gart_tlb_flush,
366
		.get_page_entry = &r100_pci_gart_get_page_entry,
367 368
		.set_page = &r100_pci_gart_set_page,
	},
369
	.ring = {
370
		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
371
	},
372 373 374 375
	.irq = {
		.set = &r100_irq_set,
		.process = &r100_irq_process,
	},
376 377 378 379
	.display = {
		.bandwidth_update = &r100_bandwidth_update,
		.get_vblank_counter = &r100_get_vblank_counter,
		.wait_for_vblank = &r100_wait_for_vblank,
380
		.set_backlight_level = &radeon_legacy_set_backlight_level,
381
		.get_backlight_level = &radeon_legacy_get_backlight_level,
382
	},
383 384 385 386 387 388 389 390
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r200_copy_dma,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r100_copy_blit,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
391 392 393 394
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
395 396 397 398 399 400
	.hpd = {
		.init = &r100_hpd_init,
		.fini = &r100_hpd_fini,
		.sense = &r100_hpd_sense,
		.set_polarity = &r100_hpd_set_polarity,
	},
401 402 403 404 405 406
	.pm = {
		.misc = &r100_pm_misc,
		.prepare = &r100_pm_prepare,
		.finish = &r100_pm_finish,
		.init_profile = &r100_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
407 408 409 410 411 412 413
		.get_engine_clock = &radeon_legacy_get_engine_clock,
		.set_engine_clock = &radeon_legacy_set_engine_clock,
		.get_memory_clock = &radeon_legacy_get_memory_clock,
		.set_memory_clock = NULL,
		.get_pcie_lanes = &rv370_get_pcie_lanes,
		.set_pcie_lanes = &rv370_set_pcie_lanes,
		.set_clock_gating = &radeon_legacy_set_clock_gating,
414
	},
415 416
	.pflip = {
		.page_flip = &r100_page_flip,
417
		.page_flip_pending = &r100_page_flip_pending,
418
	},
419 420 421 422 423 424 425 426
};

static struct radeon_asic r300_asic_pcie = {
	.init = &r300_init,
	.fini = &r300_fini,
	.suspend = &r300_suspend,
	.resume = &r300_resume,
	.vga_set_state = &r100_vga_set_state,
427
	.asic_reset = &r300_asic_reset,
428
	.mmio_hdp_flush = NULL,
429 430
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &r300_mc_wait_for_idle,
431 432
	.gart = {
		.tlb_flush = &rv370_pcie_gart_tlb_flush,
433
		.get_page_entry = &rv370_pcie_gart_get_page_entry,
434 435
		.set_page = &rv370_pcie_gart_set_page,
	},
436
	.ring = {
437
		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
438
	},
439 440 441 442
	.irq = {
		.set = &r100_irq_set,
		.process = &r100_irq_process,
	},
443 444 445 446
	.display = {
		.bandwidth_update = &r100_bandwidth_update,
		.get_vblank_counter = &r100_get_vblank_counter,
		.wait_for_vblank = &r100_wait_for_vblank,
447
		.set_backlight_level = &radeon_legacy_set_backlight_level,
448
		.get_backlight_level = &radeon_legacy_get_backlight_level,
449
	},
450 451 452 453 454 455 456 457
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r200_copy_dma,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r100_copy_blit,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
458 459 460 461
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
462 463 464 465 466 467
	.hpd = {
		.init = &r100_hpd_init,
		.fini = &r100_hpd_fini,
		.sense = &r100_hpd_sense,
		.set_polarity = &r100_hpd_set_polarity,
	},
468 469 470 471 472 473
	.pm = {
		.misc = &r100_pm_misc,
		.prepare = &r100_pm_prepare,
		.finish = &r100_pm_finish,
		.init_profile = &r100_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
474 475 476 477 478 479 480
		.get_engine_clock = &radeon_legacy_get_engine_clock,
		.set_engine_clock = &radeon_legacy_set_engine_clock,
		.get_memory_clock = &radeon_legacy_get_memory_clock,
		.set_memory_clock = NULL,
		.get_pcie_lanes = &rv370_get_pcie_lanes,
		.set_pcie_lanes = &rv370_set_pcie_lanes,
		.set_clock_gating = &radeon_legacy_set_clock_gating,
481
	},
482 483
	.pflip = {
		.page_flip = &r100_page_flip,
484
		.page_flip_pending = &r100_page_flip_pending,
485
	},
486 487 488 489 490 491 492 493
};

static struct radeon_asic r420_asic = {
	.init = &r420_init,
	.fini = &r420_fini,
	.suspend = &r420_suspend,
	.resume = &r420_resume,
	.vga_set_state = &r100_vga_set_state,
494
	.asic_reset = &r300_asic_reset,
495
	.mmio_hdp_flush = NULL,
496 497
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &r300_mc_wait_for_idle,
498 499
	.gart = {
		.tlb_flush = &rv370_pcie_gart_tlb_flush,
500
		.get_page_entry = &rv370_pcie_gart_get_page_entry,
501 502
		.set_page = &rv370_pcie_gart_set_page,
	},
503
	.ring = {
504
		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
505
	},
506 507 508 509
	.irq = {
		.set = &r100_irq_set,
		.process = &r100_irq_process,
	},
510 511 512 513
	.display = {
		.bandwidth_update = &r100_bandwidth_update,
		.get_vblank_counter = &r100_get_vblank_counter,
		.wait_for_vblank = &r100_wait_for_vblank,
514
		.set_backlight_level = &atombios_set_backlight_level,
515
		.get_backlight_level = &atombios_get_backlight_level,
516
	},
517 518 519 520 521 522 523 524
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r200_copy_dma,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r100_copy_blit,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
525 526 527 528
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
529 530 531 532 533 534
	.hpd = {
		.init = &r100_hpd_init,
		.fini = &r100_hpd_fini,
		.sense = &r100_hpd_sense,
		.set_polarity = &r100_hpd_set_polarity,
	},
535 536 537 538 539 540
	.pm = {
		.misc = &r100_pm_misc,
		.prepare = &r100_pm_prepare,
		.finish = &r100_pm_finish,
		.init_profile = &r420_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
541 542 543 544 545 546 547
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = &rv370_get_pcie_lanes,
		.set_pcie_lanes = &rv370_set_pcie_lanes,
		.set_clock_gating = &radeon_atom_set_clock_gating,
548
	},
549 550
	.pflip = {
		.page_flip = &r100_page_flip,
551
		.page_flip_pending = &r100_page_flip_pending,
552
	},
553 554 555 556 557 558 559 560
};

static struct radeon_asic rs400_asic = {
	.init = &rs400_init,
	.fini = &rs400_fini,
	.suspend = &rs400_suspend,
	.resume = &rs400_resume,
	.vga_set_state = &r100_vga_set_state,
561
	.asic_reset = &r300_asic_reset,
562
	.mmio_hdp_flush = NULL,
563 564
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &rs400_mc_wait_for_idle,
565 566
	.gart = {
		.tlb_flush = &rs400_gart_tlb_flush,
567
		.get_page_entry = &rs400_gart_get_page_entry,
568 569
		.set_page = &rs400_gart_set_page,
	},
570
	.ring = {
571
		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
572
	},
573 574 575 576
	.irq = {
		.set = &r100_irq_set,
		.process = &r100_irq_process,
	},
577 578 579 580
	.display = {
		.bandwidth_update = &r100_bandwidth_update,
		.get_vblank_counter = &r100_get_vblank_counter,
		.wait_for_vblank = &r100_wait_for_vblank,
581
		.set_backlight_level = &radeon_legacy_set_backlight_level,
582
		.get_backlight_level = &radeon_legacy_get_backlight_level,
583
	},
584 585 586 587 588 589 590 591
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r200_copy_dma,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r100_copy_blit,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
592 593 594 595
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
596 597 598 599 600 601
	.hpd = {
		.init = &r100_hpd_init,
		.fini = &r100_hpd_fini,
		.sense = &r100_hpd_sense,
		.set_polarity = &r100_hpd_set_polarity,
	},
602 603 604 605 606 607
	.pm = {
		.misc = &r100_pm_misc,
		.prepare = &r100_pm_prepare,
		.finish = &r100_pm_finish,
		.init_profile = &r100_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
608 609 610 611 612 613 614
		.get_engine_clock = &radeon_legacy_get_engine_clock,
		.set_engine_clock = &radeon_legacy_set_engine_clock,
		.get_memory_clock = &radeon_legacy_get_memory_clock,
		.set_memory_clock = NULL,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = &radeon_legacy_set_clock_gating,
615
	},
616 617
	.pflip = {
		.page_flip = &r100_page_flip,
618
		.page_flip_pending = &r100_page_flip_pending,
619
	},
620 621 622 623 624 625 626 627
};

static struct radeon_asic rs600_asic = {
	.init = &rs600_init,
	.fini = &rs600_fini,
	.suspend = &rs600_suspend,
	.resume = &rs600_resume,
	.vga_set_state = &r100_vga_set_state,
628
	.asic_reset = &rs600_asic_reset,
629
	.mmio_hdp_flush = NULL,
630 631
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &rs600_mc_wait_for_idle,
632 633
	.gart = {
		.tlb_flush = &rs600_gart_tlb_flush,
634
		.get_page_entry = &rs600_gart_get_page_entry,
635 636
		.set_page = &rs600_gart_set_page,
	},
637
	.ring = {
638
		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
639
	},
640 641 642 643
	.irq = {
		.set = &rs600_irq_set,
		.process = &rs600_irq_process,
	},
644 645 646 647
	.display = {
		.bandwidth_update = &rs600_bandwidth_update,
		.get_vblank_counter = &rs600_get_vblank_counter,
		.wait_for_vblank = &avivo_wait_for_vblank,
648
		.set_backlight_level = &atombios_set_backlight_level,
649
		.get_backlight_level = &atombios_get_backlight_level,
650 651
		.hdmi_enable = &r600_hdmi_enable,
		.hdmi_setmode = &r600_hdmi_setmode,
652
	},
653 654 655 656 657 658 659 660
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r200_copy_dma,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r100_copy_blit,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
661 662 663 664
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
665 666 667 668 669 670
	.hpd = {
		.init = &rs600_hpd_init,
		.fini = &rs600_hpd_fini,
		.sense = &rs600_hpd_sense,
		.set_polarity = &rs600_hpd_set_polarity,
	},
671 672 673 674 675 676
	.pm = {
		.misc = &rs600_pm_misc,
		.prepare = &rs600_pm_prepare,
		.finish = &rs600_pm_finish,
		.init_profile = &r420_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
677 678 679 680 681 682 683
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = &radeon_atom_set_clock_gating,
684
	},
685 686
	.pflip = {
		.page_flip = &rs600_page_flip,
687
		.page_flip_pending = &rs600_page_flip_pending,
688
	},
689 690 691 692 693 694 695 696
};

static struct radeon_asic rs690_asic = {
	.init = &rs690_init,
	.fini = &rs690_fini,
	.suspend = &rs690_suspend,
	.resume = &rs690_resume,
	.vga_set_state = &r100_vga_set_state,
697
	.asic_reset = &rs600_asic_reset,
698
	.mmio_hdp_flush = NULL,
699 700
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &rs690_mc_wait_for_idle,
701 702
	.gart = {
		.tlb_flush = &rs400_gart_tlb_flush,
703
		.get_page_entry = &rs400_gart_get_page_entry,
704 705
		.set_page = &rs400_gart_set_page,
	},
706
	.ring = {
707
		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
708
	},
709 710 711 712
	.irq = {
		.set = &rs600_irq_set,
		.process = &rs600_irq_process,
	},
713 714 715 716
	.display = {
		.get_vblank_counter = &rs600_get_vblank_counter,
		.bandwidth_update = &rs690_bandwidth_update,
		.wait_for_vblank = &avivo_wait_for_vblank,
717
		.set_backlight_level = &atombios_set_backlight_level,
718
		.get_backlight_level = &atombios_get_backlight_level,
719 720
		.hdmi_enable = &r600_hdmi_enable,
		.hdmi_setmode = &r600_hdmi_setmode,
721
	},
722 723 724 725 726 727 728 729
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r200_copy_dma,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r200_copy_dma,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
730 731 732 733
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
734 735 736 737 738 739
	.hpd = {
		.init = &rs600_hpd_init,
		.fini = &rs600_hpd_fini,
		.sense = &rs600_hpd_sense,
		.set_polarity = &rs600_hpd_set_polarity,
	},
740 741 742 743 744 745
	.pm = {
		.misc = &rs600_pm_misc,
		.prepare = &rs600_pm_prepare,
		.finish = &rs600_pm_finish,
		.init_profile = &r420_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
746 747 748 749 750 751 752
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = &radeon_atom_set_clock_gating,
753
	},
754 755
	.pflip = {
		.page_flip = &rs600_page_flip,
756
		.page_flip_pending = &rs600_page_flip_pending,
757
	},
758 759 760 761 762 763 764 765
};

static struct radeon_asic rv515_asic = {
	.init = &rv515_init,
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &rv515_resume,
	.vga_set_state = &r100_vga_set_state,
766
	.asic_reset = &rs600_asic_reset,
767
	.mmio_hdp_flush = NULL,
768 769
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &rv515_mc_wait_for_idle,
770 771
	.gart = {
		.tlb_flush = &rv370_pcie_gart_tlb_flush,
772
		.get_page_entry = &rv370_pcie_gart_get_page_entry,
773 774
		.set_page = &rv370_pcie_gart_set_page,
	},
775
	.ring = {
776
		[RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
777
	},
778 779 780 781
	.irq = {
		.set = &rs600_irq_set,
		.process = &rs600_irq_process,
	},
782 783 784 785
	.display = {
		.get_vblank_counter = &rs600_get_vblank_counter,
		.bandwidth_update = &rv515_bandwidth_update,
		.wait_for_vblank = &avivo_wait_for_vblank,
786
		.set_backlight_level = &atombios_set_backlight_level,
787
		.get_backlight_level = &atombios_get_backlight_level,
788
	},
789 790 791 792 793 794 795 796
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r200_copy_dma,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r100_copy_blit,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
797 798 799 800
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
801 802 803 804 805 806
	.hpd = {
		.init = &rs600_hpd_init,
		.fini = &rs600_hpd_fini,
		.sense = &rs600_hpd_sense,
		.set_polarity = &rs600_hpd_set_polarity,
	},
807 808 809 810 811 812
	.pm = {
		.misc = &rs600_pm_misc,
		.prepare = &rs600_pm_prepare,
		.finish = &rs600_pm_finish,
		.init_profile = &r420_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
813 814 815 816 817 818 819
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = &rv370_get_pcie_lanes,
		.set_pcie_lanes = &rv370_set_pcie_lanes,
		.set_clock_gating = &radeon_atom_set_clock_gating,
820
	},
821 822
	.pflip = {
		.page_flip = &rs600_page_flip,
823
		.page_flip_pending = &rs600_page_flip_pending,
824
	},
825 826 827 828 829 830 831 832
};

static struct radeon_asic r520_asic = {
	.init = &r520_init,
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &r520_resume,
	.vga_set_state = &r100_vga_set_state,
833
	.asic_reset = &rs600_asic_reset,
834
	.mmio_hdp_flush = NULL,
835 836
	.gui_idle = &r100_gui_idle,
	.mc_wait_for_idle = &r520_mc_wait_for_idle,
837 838
	.gart = {
		.tlb_flush = &rv370_pcie_gart_tlb_flush,
839
		.get_page_entry = &rv370_pcie_gart_get_page_entry,
840 841
		.set_page = &rv370_pcie_gart_set_page,
	},
842
	.ring = {
843
		[RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
844
	},
845 846 847 848
	.irq = {
		.set = &rs600_irq_set,
		.process = &rs600_irq_process,
	},
849 850 851 852
	.display = {
		.bandwidth_update = &rv515_bandwidth_update,
		.get_vblank_counter = &rs600_get_vblank_counter,
		.wait_for_vblank = &avivo_wait_for_vblank,
853
		.set_backlight_level = &atombios_set_backlight_level,
854
		.get_backlight_level = &atombios_get_backlight_level,
855
	},
856 857 858 859 860 861 862 863
	.copy = {
		.blit = &r100_copy_blit,
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r200_copy_dma,
		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.copy = &r100_copy_blit,
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
	},
864 865 866 867
	.surface = {
		.set_reg = r100_set_surface_reg,
		.clear_reg = r100_clear_surface_reg,
	},
868 869 870 871 872 873
	.hpd = {
		.init = &rs600_hpd_init,
		.fini = &rs600_hpd_fini,
		.sense = &rs600_hpd_sense,
		.set_polarity = &rs600_hpd_set_polarity,
	},
874 875 876 877 878 879
	.pm = {
		.misc = &rs600_pm_misc,
		.prepare = &rs600_pm_prepare,
		.finish = &rs600_pm_finish,
		.init_profile = &r420_pm_init_profile,
		.get_dynpm_state = &r100_pm_get_dynpm_state,
880 881 882 883 884 885 886
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = &rv370_get_pcie_lanes,
		.set_pcie_lanes = &rv370_set_pcie_lanes,
		.set_clock_gating = &radeon_atom_set_clock_gating,
887
	},
888 889
	.pflip = {
		.page_flip = &rs600_page_flip,
890
		.page_flip_pending = &rs600_page_flip_pending,
891
	},
892 893
};

894 895 896 897 898 899 900 901
static struct radeon_asic_ring r600_gfx_ring = {
	.ib_execute = &r600_ring_ib_execute,
	.emit_fence = &r600_fence_ring_emit,
	.emit_semaphore = &r600_semaphore_ring_emit,
	.cs_parse = &r600_cs_parse,
	.ring_test = &r600_ring_test,
	.ib_test = &r600_ib_test,
	.is_lockup = &r600_gfx_is_lockup,
902 903 904
	.get_rptr = &r600_gfx_get_rptr,
	.get_wptr = &r600_gfx_get_wptr,
	.set_wptr = &r600_gfx_set_wptr,
905 906 907 908 909 910 911 912 913 914
};

static struct radeon_asic_ring r600_dma_ring = {
	.ib_execute = &r600_dma_ring_ib_execute,
	.emit_fence = &r600_dma_fence_ring_emit,
	.emit_semaphore = &r600_dma_semaphore_ring_emit,
	.cs_parse = &r600_dma_cs_parse,
	.ring_test = &r600_dma_ring_test,
	.ib_test = &r600_dma_ib_test,
	.is_lockup = &r600_dma_is_lockup,
915 916 917
	.get_rptr = &r600_dma_get_rptr,
	.get_wptr = &r600_dma_get_wptr,
	.set_wptr = &r600_dma_set_wptr,
918 919
};

920 921 922 923 924 925
static struct radeon_asic r600_asic = {
	.init = &r600_init,
	.fini = &r600_fini,
	.suspend = &r600_suspend,
	.resume = &r600_resume,
	.vga_set_state = &r600_vga_set_state,
926
	.asic_reset = &r600_asic_reset,
927
	.mmio_hdp_flush = r600_mmio_hdp_flush,
928 929
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &r600_mc_wait_for_idle,
930
	.get_xclk = &r600_get_xclk,
931
	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
932 933
	.gart = {
		.tlb_flush = &r600_pcie_gart_tlb_flush,
934
		.get_page_entry = &rs600_gart_get_page_entry,
935 936
		.set_page = &rs600_gart_set_page,
	},
937
	.ring = {
938 939
		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
940
	},
941 942 943 944
	.irq = {
		.set = &r600_irq_set,
		.process = &r600_irq_process,
	},
945 946 947 948
	.display = {
		.bandwidth_update = &rv515_bandwidth_update,
		.get_vblank_counter = &rs600_get_vblank_counter,
		.wait_for_vblank = &avivo_wait_for_vblank,
949
		.set_backlight_level = &atombios_set_backlight_level,
950
		.get_backlight_level = &atombios_get_backlight_level,
951 952
		.hdmi_enable = &r600_hdmi_enable,
		.hdmi_setmode = &r600_hdmi_setmode,
953
	},
954
	.copy = {
955
		.blit = &r600_copy_cpdma,
956
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
957 958
		.dma = &r600_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
959
		.copy = &r600_copy_cpdma,
960
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
961
	},
962 963 964 965
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
966 967 968 969 970 971
	.hpd = {
		.init = &r600_hpd_init,
		.fini = &r600_hpd_fini,
		.sense = &r600_hpd_sense,
		.set_polarity = &r600_hpd_set_polarity,
	},
972 973 974 975 976 977
	.pm = {
		.misc = &r600_pm_misc,
		.prepare = &rs600_pm_prepare,
		.finish = &rs600_pm_finish,
		.init_profile = &r600_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
978 979 980 981 982 983 984
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = &r600_get_pcie_lanes,
		.set_pcie_lanes = &r600_set_pcie_lanes,
		.set_clock_gating = NULL,
985
		.get_temperature = &rv6xx_get_temp,
986
	},
987 988
	.pflip = {
		.page_flip = &rs600_page_flip,
989
		.page_flip_pending = &rs600_page_flip_pending,
990
	},
991 992
};

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
static struct radeon_asic_ring rv6xx_uvd_ring = {
	.ib_execute = &uvd_v1_0_ib_execute,
	.emit_fence = &uvd_v1_0_fence_emit,
	.emit_semaphore = &uvd_v1_0_semaphore_emit,
	.cs_parse = &radeon_uvd_cs_parse,
	.ring_test = &uvd_v1_0_ring_test,
	.ib_test = &uvd_v1_0_ib_test,
	.is_lockup = &radeon_ring_test_lockup,
	.get_rptr = &uvd_v1_0_get_rptr,
	.get_wptr = &uvd_v1_0_get_wptr,
	.set_wptr = &uvd_v1_0_set_wptr,
};

1006 1007 1008 1009 1010 1011 1012
static struct radeon_asic rv6xx_asic = {
	.init = &r600_init,
	.fini = &r600_fini,
	.suspend = &r600_suspend,
	.resume = &r600_resume,
	.vga_set_state = &r600_vga_set_state,
	.asic_reset = &r600_asic_reset,
1013
	.mmio_hdp_flush = r600_mmio_hdp_flush,
1014 1015 1016 1017 1018 1019
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &r600_mc_wait_for_idle,
	.get_xclk = &r600_get_xclk,
	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
	.gart = {
		.tlb_flush = &r600_pcie_gart_tlb_flush,
1020
		.get_page_entry = &rs600_gart_get_page_entry,
1021 1022 1023
		.set_page = &rs600_gart_set_page,
	},
	.ring = {
1024 1025
		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1026
		[R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	},
	.irq = {
		.set = &r600_irq_set,
		.process = &r600_irq_process,
	},
	.display = {
		.bandwidth_update = &rv515_bandwidth_update,
		.get_vblank_counter = &rs600_get_vblank_counter,
		.wait_for_vblank = &avivo_wait_for_vblank,
		.set_backlight_level = &atombios_set_backlight_level,
		.get_backlight_level = &atombios_get_backlight_level,
1038 1039
		.hdmi_enable = &r600_hdmi_enable,
		.hdmi_setmode = &r600_hdmi_setmode,
1040 1041
	},
	.copy = {
1042
		.blit = &r600_copy_cpdma,
1043 1044 1045
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &r600_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1046
		.copy = &r600_copy_cpdma,
1047
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	},
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
	.hpd = {
		.init = &r600_hpd_init,
		.fini = &r600_hpd_fini,
		.sense = &r600_hpd_sense,
		.set_polarity = &r600_hpd_set_polarity,
	},
	.pm = {
		.misc = &r600_pm_misc,
		.prepare = &rs600_pm_prepare,
		.finish = &rs600_pm_finish,
		.init_profile = &r600_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = &r600_get_pcie_lanes,
		.set_pcie_lanes = &r600_set_pcie_lanes,
		.set_clock_gating = NULL,
		.get_temperature = &rv6xx_get_temp,
1073
		.set_uvd_clocks = &r600_set_uvd_clocks,
1074
	},
1075 1076 1077 1078
	.dpm = {
		.init = &rv6xx_dpm_init,
		.setup_asic = &rv6xx_setup_asic,
		.enable = &rv6xx_dpm_enable,
1079
		.late_enable = &r600_dpm_late_enable,
1080
		.disable = &rv6xx_dpm_disable,
1081
		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1082
		.set_power_state = &rv6xx_dpm_set_power_state,
1083
		.post_set_power_state = &r600_dpm_post_set_power_state,
1084 1085 1086 1087 1088
		.display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
		.fini = &rv6xx_dpm_fini,
		.get_sclk = &rv6xx_dpm_get_sclk,
		.get_mclk = &rv6xx_dpm_get_mclk,
		.print_power_state = &rv6xx_dpm_print_power_state,
1089
		.debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
1090
		.force_performance_level = &rv6xx_dpm_force_performance_level,
1091
	},
1092 1093
	.pflip = {
		.page_flip = &rs600_page_flip,
1094
		.page_flip_pending = &rs600_page_flip_pending,
1095 1096 1097
	},
};

1098 1099 1100 1101 1102 1103
static struct radeon_asic rs780_asic = {
	.init = &r600_init,
	.fini = &r600_fini,
	.suspend = &r600_suspend,
	.resume = &r600_resume,
	.vga_set_state = &r600_vga_set_state,
1104
	.asic_reset = &r600_asic_reset,
1105
	.mmio_hdp_flush = r600_mmio_hdp_flush,
1106 1107
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &r600_mc_wait_for_idle,
1108
	.get_xclk = &r600_get_xclk,
1109
	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1110 1111
	.gart = {
		.tlb_flush = &r600_pcie_gart_tlb_flush,
1112
		.get_page_entry = &rs600_gart_get_page_entry,
1113 1114
		.set_page = &rs600_gart_set_page,
	},
1115
	.ring = {
1116 1117
		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1118
		[R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
1119
	},
1120 1121 1122 1123
	.irq = {
		.set = &r600_irq_set,
		.process = &r600_irq_process,
	},
1124 1125 1126 1127
	.display = {
		.bandwidth_update = &rs690_bandwidth_update,
		.get_vblank_counter = &rs600_get_vblank_counter,
		.wait_for_vblank = &avivo_wait_for_vblank,
1128
		.set_backlight_level = &atombios_set_backlight_level,
1129
		.get_backlight_level = &atombios_get_backlight_level,
1130 1131
		.hdmi_enable = &r600_hdmi_enable,
		.hdmi_setmode = &r600_hdmi_setmode,
1132
	},
1133
	.copy = {
1134
		.blit = &r600_copy_cpdma,
1135
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1136 1137
		.dma = &r600_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1138
		.copy = &r600_copy_cpdma,
1139
		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1140
	},
1141 1142 1143 1144
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
1145 1146 1147 1148 1149 1150
	.hpd = {
		.init = &r600_hpd_init,
		.fini = &r600_hpd_fini,
		.sense = &r600_hpd_sense,
		.set_polarity = &r600_hpd_set_polarity,
	},
1151 1152 1153 1154 1155 1156
	.pm = {
		.misc = &r600_pm_misc,
		.prepare = &rs600_pm_prepare,
		.finish = &rs600_pm_finish,
		.init_profile = &rs780_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
1157 1158 1159 1160 1161 1162 1163
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = NULL,
		.set_memory_clock = NULL,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = NULL,
1164
		.get_temperature = &rv6xx_get_temp,
1165
		.set_uvd_clocks = &r600_set_uvd_clocks,
1166
	},
1167 1168 1169 1170
	.dpm = {
		.init = &rs780_dpm_init,
		.setup_asic = &rs780_dpm_setup_asic,
		.enable = &rs780_dpm_enable,
1171
		.late_enable = &r600_dpm_late_enable,
1172
		.disable = &rs780_dpm_disable,
1173
		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1174
		.set_power_state = &rs780_dpm_set_power_state,
1175
		.post_set_power_state = &r600_dpm_post_set_power_state,
1176 1177 1178 1179 1180
		.display_configuration_changed = &rs780_dpm_display_configuration_changed,
		.fini = &rs780_dpm_fini,
		.get_sclk = &rs780_dpm_get_sclk,
		.get_mclk = &rs780_dpm_get_mclk,
		.print_power_state = &rs780_dpm_print_power_state,
1181
		.debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
1182
		.force_performance_level = &rs780_dpm_force_performance_level,
1183
	},
1184 1185
	.pflip = {
		.page_flip = &rs600_page_flip,
1186
		.page_flip_pending = &rs600_page_flip_pending,
1187
	},
1188 1189
};

1190
static struct radeon_asic_ring rv770_uvd_ring = {
1191 1192 1193
	.ib_execute = &uvd_v1_0_ib_execute,
	.emit_fence = &uvd_v2_2_fence_emit,
	.emit_semaphore = &uvd_v1_0_semaphore_emit,
1194
	.cs_parse = &radeon_uvd_cs_parse,
1195 1196
	.ring_test = &uvd_v1_0_ring_test,
	.ib_test = &uvd_v1_0_ib_test,
1197
	.is_lockup = &radeon_ring_test_lockup,
1198 1199 1200
	.get_rptr = &uvd_v1_0_get_rptr,
	.get_wptr = &uvd_v1_0_get_wptr,
	.set_wptr = &uvd_v1_0_set_wptr,
1201 1202
};

1203 1204 1205 1206 1207
static struct radeon_asic rv770_asic = {
	.init = &rv770_init,
	.fini = &rv770_fini,
	.suspend = &rv770_suspend,
	.resume = &rv770_resume,
1208
	.asic_reset = &r600_asic_reset,
1209
	.vga_set_state = &r600_vga_set_state,
1210
	.mmio_hdp_flush = r600_mmio_hdp_flush,
1211 1212
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &r600_mc_wait_for_idle,
1213
	.get_xclk = &rv770_get_xclk,
1214
	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1215 1216
	.gart = {
		.tlb_flush = &r600_pcie_gart_tlb_flush,
1217
		.get_page_entry = &rs600_gart_get_page_entry,
1218 1219
		.set_page = &rs600_gart_set_page,
	},
1220
	.ring = {
1221 1222 1223
		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1224
	},
1225 1226 1227 1228
	.irq = {
		.set = &r600_irq_set,
		.process = &r600_irq_process,
	},
1229 1230 1231 1232
	.display = {
		.bandwidth_update = &rv515_bandwidth_update,
		.get_vblank_counter = &rs600_get_vblank_counter,
		.wait_for_vblank = &avivo_wait_for_vblank,
1233
		.set_backlight_level = &atombios_set_backlight_level,
1234
		.get_backlight_level = &atombios_get_backlight_level,
1235
		.hdmi_enable = &r600_hdmi_enable,
1236
		.hdmi_setmode = &dce3_1_hdmi_setmode,
1237
	},
1238
	.copy = {
1239
		.blit = &r600_copy_cpdma,
1240
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1241
		.dma = &rv770_copy_dma,
1242
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1243
		.copy = &rv770_copy_dma,
1244
		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1245
	},
1246 1247 1248 1249
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
1250 1251 1252 1253 1254 1255
	.hpd = {
		.init = &r600_hpd_init,
		.fini = &r600_hpd_fini,
		.sense = &r600_hpd_sense,
		.set_polarity = &r600_hpd_set_polarity,
	},
1256 1257 1258 1259 1260 1261
	.pm = {
		.misc = &rv770_pm_misc,
		.prepare = &rs600_pm_prepare,
		.finish = &rs600_pm_finish,
		.init_profile = &r600_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
1262 1263 1264 1265 1266 1267 1268
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = &r600_get_pcie_lanes,
		.set_pcie_lanes = &r600_set_pcie_lanes,
		.set_clock_gating = &radeon_atom_set_clock_gating,
1269
		.set_uvd_clocks = &rv770_set_uvd_clocks,
1270
		.get_temperature = &rv770_get_temp,
1271
	},
1272 1273 1274 1275
	.dpm = {
		.init = &rv770_dpm_init,
		.setup_asic = &rv770_dpm_setup_asic,
		.enable = &rv770_dpm_enable,
1276
		.late_enable = &rv770_dpm_late_enable,
1277
		.disable = &rv770_dpm_disable,
1278
		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1279
		.set_power_state = &rv770_dpm_set_power_state,
1280
		.post_set_power_state = &r600_dpm_post_set_power_state,
1281 1282 1283 1284 1285
		.display_configuration_changed = &rv770_dpm_display_configuration_changed,
		.fini = &rv770_dpm_fini,
		.get_sclk = &rv770_dpm_get_sclk,
		.get_mclk = &rv770_dpm_get_mclk,
		.print_power_state = &rv770_dpm_print_power_state,
1286
		.debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1287
		.force_performance_level = &rv770_dpm_force_performance_level,
1288
		.vblank_too_short = &rv770_dpm_vblank_too_short,
1289
	},
1290 1291
	.pflip = {
		.page_flip = &rv770_page_flip,
1292
		.page_flip_pending = &rv770_page_flip_pending,
1293
	},
1294 1295
};

1296 1297 1298 1299 1300 1301 1302 1303
static struct radeon_asic_ring evergreen_gfx_ring = {
	.ib_execute = &evergreen_ring_ib_execute,
	.emit_fence = &r600_fence_ring_emit,
	.emit_semaphore = &r600_semaphore_ring_emit,
	.cs_parse = &evergreen_cs_parse,
	.ring_test = &r600_ring_test,
	.ib_test = &r600_ib_test,
	.is_lockup = &evergreen_gfx_is_lockup,
1304 1305 1306
	.get_rptr = &r600_gfx_get_rptr,
	.get_wptr = &r600_gfx_get_wptr,
	.set_wptr = &r600_gfx_set_wptr,
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
};

static struct radeon_asic_ring evergreen_dma_ring = {
	.ib_execute = &evergreen_dma_ring_ib_execute,
	.emit_fence = &evergreen_dma_fence_ring_emit,
	.emit_semaphore = &r600_dma_semaphore_ring_emit,
	.cs_parse = &evergreen_dma_cs_parse,
	.ring_test = &r600_dma_ring_test,
	.ib_test = &r600_dma_ib_test,
	.is_lockup = &evergreen_dma_is_lockup,
1317 1318 1319
	.get_rptr = &r600_dma_get_rptr,
	.get_wptr = &r600_dma_get_wptr,
	.set_wptr = &r600_dma_set_wptr,
1320 1321
};

1322 1323 1324 1325 1326
static struct radeon_asic evergreen_asic = {
	.init = &evergreen_init,
	.fini = &evergreen_fini,
	.suspend = &evergreen_suspend,
	.resume = &evergreen_resume,
1327
	.asic_reset = &evergreen_asic_reset,
1328
	.vga_set_state = &r600_vga_set_state,
1329
	.mmio_hdp_flush = r600_mmio_hdp_flush,
1330 1331
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1332
	.get_xclk = &rv770_get_xclk,
1333
	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1334 1335
	.gart = {
		.tlb_flush = &evergreen_pcie_gart_tlb_flush,
1336
		.get_page_entry = &rs600_gart_get_page_entry,
1337 1338
		.set_page = &rs600_gart_set_page,
	},
1339
	.ring = {
1340 1341 1342
		[RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1343
	},
1344 1345 1346 1347
	.irq = {
		.set = &evergreen_irq_set,
		.process = &evergreen_irq_process,
	},
1348 1349 1350 1351
	.display = {
		.bandwidth_update = &evergreen_bandwidth_update,
		.get_vblank_counter = &evergreen_get_vblank_counter,
		.wait_for_vblank = &dce4_wait_for_vblank,
1352
		.set_backlight_level = &atombios_set_backlight_level,
1353
		.get_backlight_level = &atombios_get_backlight_level,
1354 1355
		.hdmi_enable = &evergreen_hdmi_enable,
		.hdmi_setmode = &evergreen_hdmi_setmode,
1356
	},
1357
	.copy = {
1358
		.blit = &r600_copy_cpdma,
1359
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1360 1361
		.dma = &evergreen_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1362 1363
		.copy = &evergreen_copy_dma,
		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1364
	},
1365 1366 1367 1368
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
1369 1370 1371 1372 1373 1374
	.hpd = {
		.init = &evergreen_hpd_init,
		.fini = &evergreen_hpd_fini,
		.sense = &evergreen_hpd_sense,
		.set_polarity = &evergreen_hpd_set_polarity,
	},
1375 1376 1377 1378 1379 1380
	.pm = {
		.misc = &evergreen_pm_misc,
		.prepare = &evergreen_pm_prepare,
		.finish = &evergreen_pm_finish,
		.init_profile = &r600_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
1381 1382 1383 1384 1385 1386 1387
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = &r600_get_pcie_lanes,
		.set_pcie_lanes = &r600_set_pcie_lanes,
		.set_clock_gating = NULL,
1388
		.set_uvd_clocks = &evergreen_set_uvd_clocks,
1389
		.get_temperature = &evergreen_get_temp,
1390
	},
1391 1392 1393 1394
	.dpm = {
		.init = &cypress_dpm_init,
		.setup_asic = &cypress_dpm_setup_asic,
		.enable = &cypress_dpm_enable,
1395
		.late_enable = &rv770_dpm_late_enable,
1396
		.disable = &cypress_dpm_disable,
1397
		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1398
		.set_power_state = &cypress_dpm_set_power_state,
1399
		.post_set_power_state = &r600_dpm_post_set_power_state,
1400 1401 1402 1403 1404
		.display_configuration_changed = &cypress_dpm_display_configuration_changed,
		.fini = &cypress_dpm_fini,
		.get_sclk = &rv770_dpm_get_sclk,
		.get_mclk = &rv770_dpm_get_mclk,
		.print_power_state = &rv770_dpm_print_power_state,
1405
		.debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1406
		.force_performance_level = &rv770_dpm_force_performance_level,
1407
		.vblank_too_short = &cypress_dpm_vblank_too_short,
1408
	},
1409 1410
	.pflip = {
		.page_flip = &evergreen_page_flip,
1411
		.page_flip_pending = &evergreen_page_flip_pending,
1412
	},
1413 1414
};

1415 1416 1417 1418 1419 1420 1421
static struct radeon_asic sumo_asic = {
	.init = &evergreen_init,
	.fini = &evergreen_fini,
	.suspend = &evergreen_suspend,
	.resume = &evergreen_resume,
	.asic_reset = &evergreen_asic_reset,
	.vga_set_state = &r600_vga_set_state,
1422
	.mmio_hdp_flush = r600_mmio_hdp_flush,
1423 1424
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1425
	.get_xclk = &r600_get_xclk,
1426
	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1427 1428
	.gart = {
		.tlb_flush = &evergreen_pcie_gart_tlb_flush,
1429
		.get_page_entry = &rs600_gart_get_page_entry,
1430 1431
		.set_page = &rs600_gart_set_page,
	},
1432
	.ring = {
1433 1434 1435
		[RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1436
	},
1437 1438 1439 1440
	.irq = {
		.set = &evergreen_irq_set,
		.process = &evergreen_irq_process,
	},
1441 1442 1443 1444
	.display = {
		.bandwidth_update = &evergreen_bandwidth_update,
		.get_vblank_counter = &evergreen_get_vblank_counter,
		.wait_for_vblank = &dce4_wait_for_vblank,
1445
		.set_backlight_level = &atombios_set_backlight_level,
1446
		.get_backlight_level = &atombios_get_backlight_level,
1447 1448
		.hdmi_enable = &evergreen_hdmi_enable,
		.hdmi_setmode = &evergreen_hdmi_setmode,
1449
	},
1450
	.copy = {
1451
		.blit = &r600_copy_cpdma,
1452
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1453 1454
		.dma = &evergreen_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1455 1456
		.copy = &evergreen_copy_dma,
		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1457
	},
1458 1459 1460 1461
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
1462 1463 1464 1465 1466 1467
	.hpd = {
		.init = &evergreen_hpd_init,
		.fini = &evergreen_hpd_fini,
		.sense = &evergreen_hpd_sense,
		.set_polarity = &evergreen_hpd_set_polarity,
	},
1468 1469 1470 1471 1472 1473
	.pm = {
		.misc = &evergreen_pm_misc,
		.prepare = &evergreen_pm_prepare,
		.finish = &evergreen_pm_finish,
		.init_profile = &sumo_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
1474 1475 1476 1477 1478 1479 1480
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = NULL,
		.set_memory_clock = NULL,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = NULL,
1481
		.set_uvd_clocks = &sumo_set_uvd_clocks,
1482
		.get_temperature = &sumo_get_temp,
1483
	},
1484 1485 1486 1487
	.dpm = {
		.init = &sumo_dpm_init,
		.setup_asic = &sumo_dpm_setup_asic,
		.enable = &sumo_dpm_enable,
1488
		.late_enable = &sumo_dpm_late_enable,
1489
		.disable = &sumo_dpm_disable,
1490
		.pre_set_power_state = &sumo_dpm_pre_set_power_state,
1491
		.set_power_state = &sumo_dpm_set_power_state,
1492
		.post_set_power_state = &sumo_dpm_post_set_power_state,
1493 1494 1495 1496 1497
		.display_configuration_changed = &sumo_dpm_display_configuration_changed,
		.fini = &sumo_dpm_fini,
		.get_sclk = &sumo_dpm_get_sclk,
		.get_mclk = &sumo_dpm_get_mclk,
		.print_power_state = &sumo_dpm_print_power_state,
1498
		.debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
1499
		.force_performance_level = &sumo_dpm_force_performance_level,
1500
	},
1501 1502
	.pflip = {
		.page_flip = &evergreen_page_flip,
1503
		.page_flip_pending = &evergreen_page_flip_pending,
1504
	},
1505 1506
};

1507 1508 1509 1510 1511 1512 1513
static struct radeon_asic btc_asic = {
	.init = &evergreen_init,
	.fini = &evergreen_fini,
	.suspend = &evergreen_suspend,
	.resume = &evergreen_resume,
	.asic_reset = &evergreen_asic_reset,
	.vga_set_state = &r600_vga_set_state,
1514
	.mmio_hdp_flush = r600_mmio_hdp_flush,
1515 1516
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1517
	.get_xclk = &rv770_get_xclk,
1518
	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1519 1520
	.gart = {
		.tlb_flush = &evergreen_pcie_gart_tlb_flush,
1521
		.get_page_entry = &rs600_gart_get_page_entry,
1522 1523
		.set_page = &rs600_gart_set_page,
	},
1524
	.ring = {
1525 1526 1527
		[RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1528
	},
1529 1530 1531 1532
	.irq = {
		.set = &evergreen_irq_set,
		.process = &evergreen_irq_process,
	},
1533 1534 1535 1536
	.display = {
		.bandwidth_update = &evergreen_bandwidth_update,
		.get_vblank_counter = &evergreen_get_vblank_counter,
		.wait_for_vblank = &dce4_wait_for_vblank,
1537
		.set_backlight_level = &atombios_set_backlight_level,
1538
		.get_backlight_level = &atombios_get_backlight_level,
1539 1540
		.hdmi_enable = &evergreen_hdmi_enable,
		.hdmi_setmode = &evergreen_hdmi_setmode,
1541
	},
1542
	.copy = {
1543
		.blit = &r600_copy_cpdma,
1544
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1545 1546
		.dma = &evergreen_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1547 1548
		.copy = &evergreen_copy_dma,
		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1549
	},
1550 1551 1552 1553
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
1554 1555 1556 1557 1558 1559
	.hpd = {
		.init = &evergreen_hpd_init,
		.fini = &evergreen_hpd_fini,
		.sense = &evergreen_hpd_sense,
		.set_polarity = &evergreen_hpd_set_polarity,
	},
1560 1561 1562 1563
	.pm = {
		.misc = &evergreen_pm_misc,
		.prepare = &evergreen_pm_prepare,
		.finish = &evergreen_pm_finish,
1564
		.init_profile = &btc_pm_init_profile,
1565
		.get_dynpm_state = &r600_pm_get_dynpm_state,
1566 1567 1568 1569
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
1570 1571
		.get_pcie_lanes = &r600_get_pcie_lanes,
		.set_pcie_lanes = &r600_set_pcie_lanes,
1572
		.set_clock_gating = NULL,
1573
		.set_uvd_clocks = &evergreen_set_uvd_clocks,
1574
		.get_temperature = &evergreen_get_temp,
1575
	},
1576 1577 1578 1579
	.dpm = {
		.init = &btc_dpm_init,
		.setup_asic = &btc_dpm_setup_asic,
		.enable = &btc_dpm_enable,
1580
		.late_enable = &rv770_dpm_late_enable,
1581
		.disable = &btc_dpm_disable,
1582
		.pre_set_power_state = &btc_dpm_pre_set_power_state,
1583
		.set_power_state = &btc_dpm_set_power_state,
1584
		.post_set_power_state = &btc_dpm_post_set_power_state,
1585 1586
		.display_configuration_changed = &cypress_dpm_display_configuration_changed,
		.fini = &btc_dpm_fini,
1587 1588
		.get_sclk = &btc_dpm_get_sclk,
		.get_mclk = &btc_dpm_get_mclk,
1589
		.print_power_state = &rv770_dpm_print_power_state,
1590
		.debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
1591
		.force_performance_level = &rv770_dpm_force_performance_level,
1592
		.vblank_too_short = &btc_dpm_vblank_too_short,
1593
	},
1594 1595
	.pflip = {
		.page_flip = &evergreen_page_flip,
1596
		.page_flip_pending = &evergreen_page_flip_pending,
1597
	},
1598 1599
};

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
static struct radeon_asic_ring cayman_gfx_ring = {
	.ib_execute = &cayman_ring_ib_execute,
	.ib_parse = &evergreen_ib_parse,
	.emit_fence = &cayman_fence_ring_emit,
	.emit_semaphore = &r600_semaphore_ring_emit,
	.cs_parse = &evergreen_cs_parse,
	.ring_test = &r600_ring_test,
	.ib_test = &r600_ib_test,
	.is_lockup = &cayman_gfx_is_lockup,
	.vm_flush = &cayman_vm_flush,
1610 1611 1612
	.get_rptr = &cayman_gfx_get_rptr,
	.get_wptr = &cayman_gfx_get_wptr,
	.set_wptr = &cayman_gfx_set_wptr,
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
};

static struct radeon_asic_ring cayman_dma_ring = {
	.ib_execute = &cayman_dma_ring_ib_execute,
	.ib_parse = &evergreen_dma_ib_parse,
	.emit_fence = &evergreen_dma_fence_ring_emit,
	.emit_semaphore = &r600_dma_semaphore_ring_emit,
	.cs_parse = &evergreen_dma_cs_parse,
	.ring_test = &r600_dma_ring_test,
	.ib_test = &r600_dma_ib_test,
	.is_lockup = &cayman_dma_is_lockup,
	.vm_flush = &cayman_dma_vm_flush,
1625 1626 1627
	.get_rptr = &cayman_dma_get_rptr,
	.get_wptr = &cayman_dma_get_wptr,
	.set_wptr = &cayman_dma_set_wptr
1628 1629 1630
};

static struct radeon_asic_ring cayman_uvd_ring = {
1631 1632 1633
	.ib_execute = &uvd_v1_0_ib_execute,
	.emit_fence = &uvd_v2_2_fence_emit,
	.emit_semaphore = &uvd_v3_1_semaphore_emit,
1634
	.cs_parse = &radeon_uvd_cs_parse,
1635 1636
	.ring_test = &uvd_v1_0_ring_test,
	.ib_test = &uvd_v1_0_ib_test,
1637
	.is_lockup = &radeon_ring_test_lockup,
1638 1639 1640
	.get_rptr = &uvd_v1_0_get_rptr,
	.get_wptr = &uvd_v1_0_get_wptr,
	.set_wptr = &uvd_v1_0_set_wptr,
1641 1642
};

1643 1644 1645 1646 1647 1648 1649
static struct radeon_asic cayman_asic = {
	.init = &cayman_init,
	.fini = &cayman_fini,
	.suspend = &cayman_suspend,
	.resume = &cayman_resume,
	.asic_reset = &cayman_asic_reset,
	.vga_set_state = &r600_vga_set_state,
1650
	.mmio_hdp_flush = r600_mmio_hdp_flush,
1651 1652
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1653
	.get_xclk = &rv770_get_xclk,
1654
	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1655 1656
	.gart = {
		.tlb_flush = &cayman_pcie_gart_tlb_flush,
1657
		.get_page_entry = &rs600_gart_get_page_entry,
1658 1659
		.set_page = &rs600_gart_set_page,
	},
1660 1661 1662
	.vm = {
		.init = &cayman_vm_init,
		.fini = &cayman_vm_fini,
1663 1664 1665 1666
		.copy_pages = &cayman_dma_vm_copy_pages,
		.write_pages = &cayman_dma_vm_write_pages,
		.set_pages = &cayman_dma_vm_set_pages,
		.pad_ib = &cayman_dma_vm_pad_ib,
1667
	},
1668
	.ring = {
1669 1670 1671 1672 1673 1674
		[RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
		[CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
		[CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
		[CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1675
	},
1676 1677 1678 1679
	.irq = {
		.set = &evergreen_irq_set,
		.process = &evergreen_irq_process,
	},
1680 1681 1682 1683
	.display = {
		.bandwidth_update = &evergreen_bandwidth_update,
		.get_vblank_counter = &evergreen_get_vblank_counter,
		.wait_for_vblank = &dce4_wait_for_vblank,
1684
		.set_backlight_level = &atombios_set_backlight_level,
1685
		.get_backlight_level = &atombios_get_backlight_level,
1686 1687
		.hdmi_enable = &evergreen_hdmi_enable,
		.hdmi_setmode = &evergreen_hdmi_setmode,
1688
	},
1689
	.copy = {
1690
		.blit = &r600_copy_cpdma,
1691
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1692 1693
		.dma = &evergreen_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1694 1695
		.copy = &evergreen_copy_dma,
		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1696
	},
1697 1698 1699 1700
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
1701 1702 1703 1704 1705 1706
	.hpd = {
		.init = &evergreen_hpd_init,
		.fini = &evergreen_hpd_fini,
		.sense = &evergreen_hpd_sense,
		.set_polarity = &evergreen_hpd_set_polarity,
	},
1707 1708 1709 1710
	.pm = {
		.misc = &evergreen_pm_misc,
		.prepare = &evergreen_pm_prepare,
		.finish = &evergreen_pm_finish,
1711
		.init_profile = &btc_pm_init_profile,
1712
		.get_dynpm_state = &r600_pm_get_dynpm_state,
1713 1714 1715 1716
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
1717 1718
		.get_pcie_lanes = &r600_get_pcie_lanes,
		.set_pcie_lanes = &r600_set_pcie_lanes,
1719
		.set_clock_gating = NULL,
1720
		.set_uvd_clocks = &evergreen_set_uvd_clocks,
1721
		.get_temperature = &evergreen_get_temp,
1722
	},
1723 1724 1725 1726
	.dpm = {
		.init = &ni_dpm_init,
		.setup_asic = &ni_dpm_setup_asic,
		.enable = &ni_dpm_enable,
1727
		.late_enable = &rv770_dpm_late_enable,
1728
		.disable = &ni_dpm_disable,
1729
		.pre_set_power_state = &ni_dpm_pre_set_power_state,
1730
		.set_power_state = &ni_dpm_set_power_state,
1731
		.post_set_power_state = &ni_dpm_post_set_power_state,
1732 1733 1734 1735 1736
		.display_configuration_changed = &cypress_dpm_display_configuration_changed,
		.fini = &ni_dpm_fini,
		.get_sclk = &ni_dpm_get_sclk,
		.get_mclk = &ni_dpm_get_mclk,
		.print_power_state = &ni_dpm_print_power_state,
1737
		.debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
1738
		.force_performance_level = &ni_dpm_force_performance_level,
1739
		.vblank_too_short = &ni_dpm_vblank_too_short,
1740
	},
1741 1742
	.pflip = {
		.page_flip = &evergreen_page_flip,
1743
		.page_flip_pending = &evergreen_page_flip_pending,
1744
	},
1745 1746
};

1747 1748 1749 1750 1751 1752 1753
static struct radeon_asic trinity_asic = {
	.init = &cayman_init,
	.fini = &cayman_fini,
	.suspend = &cayman_suspend,
	.resume = &cayman_resume,
	.asic_reset = &cayman_asic_reset,
	.vga_set_state = &r600_vga_set_state,
1754
	.mmio_hdp_flush = r600_mmio_hdp_flush,
1755 1756
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1757
	.get_xclk = &r600_get_xclk,
1758
	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1759 1760
	.gart = {
		.tlb_flush = &cayman_pcie_gart_tlb_flush,
1761
		.get_page_entry = &rs600_gart_get_page_entry,
1762 1763
		.set_page = &rs600_gart_set_page,
	},
1764 1765 1766
	.vm = {
		.init = &cayman_vm_init,
		.fini = &cayman_vm_fini,
1767 1768 1769 1770
		.copy_pages = &cayman_dma_vm_copy_pages,
		.write_pages = &cayman_dma_vm_write_pages,
		.set_pages = &cayman_dma_vm_set_pages,
		.pad_ib = &cayman_dma_vm_pad_ib,
1771
	},
1772
	.ring = {
1773 1774 1775 1776 1777 1778
		[RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
		[CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
		[CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
		[CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1779 1780 1781 1782 1783 1784 1785 1786 1787
	},
	.irq = {
		.set = &evergreen_irq_set,
		.process = &evergreen_irq_process,
	},
	.display = {
		.bandwidth_update = &dce6_bandwidth_update,
		.get_vblank_counter = &evergreen_get_vblank_counter,
		.wait_for_vblank = &dce4_wait_for_vblank,
1788
		.set_backlight_level = &atombios_set_backlight_level,
1789
		.get_backlight_level = &atombios_get_backlight_level,
1790 1791
		.hdmi_enable = &evergreen_hdmi_enable,
		.hdmi_setmode = &evergreen_hdmi_setmode,
1792 1793
	},
	.copy = {
1794
		.blit = &r600_copy_cpdma,
1795
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1796 1797
		.dma = &evergreen_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1798 1799
		.copy = &evergreen_copy_dma,
		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
	},
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
	.hpd = {
		.init = &evergreen_hpd_init,
		.fini = &evergreen_hpd_fini,
		.sense = &evergreen_hpd_sense,
		.set_polarity = &evergreen_hpd_set_polarity,
	},
	.pm = {
		.misc = &evergreen_pm_misc,
		.prepare = &evergreen_pm_prepare,
		.finish = &evergreen_pm_finish,
		.init_profile = &sumo_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = NULL,
		.set_memory_clock = NULL,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = NULL,
1824
		.set_uvd_clocks = &sumo_set_uvd_clocks,
1825
		.get_temperature = &tn_get_temp,
1826
	},
1827 1828 1829 1830
	.dpm = {
		.init = &trinity_dpm_init,
		.setup_asic = &trinity_dpm_setup_asic,
		.enable = &trinity_dpm_enable,
1831
		.late_enable = &trinity_dpm_late_enable,
1832
		.disable = &trinity_dpm_disable,
1833
		.pre_set_power_state = &trinity_dpm_pre_set_power_state,
1834
		.set_power_state = &trinity_dpm_set_power_state,
1835
		.post_set_power_state = &trinity_dpm_post_set_power_state,
1836 1837 1838 1839 1840
		.display_configuration_changed = &trinity_dpm_display_configuration_changed,
		.fini = &trinity_dpm_fini,
		.get_sclk = &trinity_dpm_get_sclk,
		.get_mclk = &trinity_dpm_get_mclk,
		.print_power_state = &trinity_dpm_print_power_state,
1841
		.debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
1842
		.force_performance_level = &trinity_dpm_force_performance_level,
1843
		.enable_bapm = &trinity_dpm_enable_bapm,
1844
	},
1845 1846
	.pflip = {
		.page_flip = &evergreen_page_flip,
1847
		.page_flip_pending = &evergreen_page_flip_pending,
1848 1849 1850
	},
};

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
static struct radeon_asic_ring si_gfx_ring = {
	.ib_execute = &si_ring_ib_execute,
	.ib_parse = &si_ib_parse,
	.emit_fence = &si_fence_ring_emit,
	.emit_semaphore = &r600_semaphore_ring_emit,
	.cs_parse = NULL,
	.ring_test = &r600_ring_test,
	.ib_test = &r600_ib_test,
	.is_lockup = &si_gfx_is_lockup,
	.vm_flush = &si_vm_flush,
1861 1862 1863
	.get_rptr = &cayman_gfx_get_rptr,
	.get_wptr = &cayman_gfx_get_wptr,
	.set_wptr = &cayman_gfx_set_wptr,
1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
};

static struct radeon_asic_ring si_dma_ring = {
	.ib_execute = &cayman_dma_ring_ib_execute,
	.ib_parse = &evergreen_dma_ib_parse,
	.emit_fence = &evergreen_dma_fence_ring_emit,
	.emit_semaphore = &r600_dma_semaphore_ring_emit,
	.cs_parse = NULL,
	.ring_test = &r600_dma_ring_test,
	.ib_test = &r600_dma_ib_test,
	.is_lockup = &si_dma_is_lockup,
	.vm_flush = &si_dma_vm_flush,
1876 1877 1878
	.get_rptr = &cayman_dma_get_rptr,
	.get_wptr = &cayman_dma_get_wptr,
	.set_wptr = &cayman_dma_set_wptr,
1879 1880
};

1881 1882 1883 1884 1885 1886 1887
static struct radeon_asic si_asic = {
	.init = &si_init,
	.fini = &si_fini,
	.suspend = &si_suspend,
	.resume = &si_resume,
	.asic_reset = &si_asic_reset,
	.vga_set_state = &r600_vga_set_state,
1888
	.mmio_hdp_flush = r600_mmio_hdp_flush,
1889 1890
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1891
	.get_xclk = &si_get_xclk,
1892
	.get_gpu_clock_counter = &si_get_gpu_clock_counter,
1893 1894
	.gart = {
		.tlb_flush = &si_pcie_gart_tlb_flush,
1895
		.get_page_entry = &rs600_gart_get_page_entry,
1896 1897
		.set_page = &rs600_gart_set_page,
	},
1898 1899 1900
	.vm = {
		.init = &si_vm_init,
		.fini = &si_vm_fini,
1901 1902 1903 1904
		.copy_pages = &si_dma_vm_copy_pages,
		.write_pages = &si_dma_vm_write_pages,
		.set_pages = &si_dma_vm_set_pages,
		.pad_ib = &cayman_dma_vm_pad_ib,
1905
	},
1906
	.ring = {
1907 1908 1909 1910 1911 1912
		[RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
		[CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
		[CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
		[R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
		[CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1913 1914 1915 1916 1917 1918 1919 1920 1921
	},
	.irq = {
		.set = &si_irq_set,
		.process = &si_irq_process,
	},
	.display = {
		.bandwidth_update = &dce6_bandwidth_update,
		.get_vblank_counter = &evergreen_get_vblank_counter,
		.wait_for_vblank = &dce4_wait_for_vblank,
1922
		.set_backlight_level = &atombios_set_backlight_level,
1923
		.get_backlight_level = &atombios_get_backlight_level,
1924 1925
		.hdmi_enable = &evergreen_hdmi_enable,
		.hdmi_setmode = &evergreen_hdmi_setmode,
1926 1927
	},
	.copy = {
1928
		.blit = &r600_copy_cpdma,
1929
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1930 1931
		.dma = &si_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1932 1933
		.copy = &si_copy_dma,
		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
	},
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
	.hpd = {
		.init = &evergreen_hpd_init,
		.fini = &evergreen_hpd_fini,
		.sense = &evergreen_hpd_sense,
		.set_polarity = &evergreen_hpd_set_polarity,
	},
	.pm = {
		.misc = &evergreen_pm_misc,
		.prepare = &evergreen_pm_prepare,
		.finish = &evergreen_pm_finish,
		.init_profile = &sumo_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
1955 1956
		.get_pcie_lanes = &r600_get_pcie_lanes,
		.set_pcie_lanes = &r600_set_pcie_lanes,
1957
		.set_clock_gating = NULL,
1958
		.set_uvd_clocks = &si_set_uvd_clocks,
1959
		.get_temperature = &si_get_temp,
1960
	},
1961 1962 1963 1964
	.dpm = {
		.init = &si_dpm_init,
		.setup_asic = &si_dpm_setup_asic,
		.enable = &si_dpm_enable,
1965
		.late_enable = &si_dpm_late_enable,
1966 1967 1968 1969 1970 1971 1972 1973 1974
		.disable = &si_dpm_disable,
		.pre_set_power_state = &si_dpm_pre_set_power_state,
		.set_power_state = &si_dpm_set_power_state,
		.post_set_power_state = &si_dpm_post_set_power_state,
		.display_configuration_changed = &si_dpm_display_configuration_changed,
		.fini = &si_dpm_fini,
		.get_sclk = &ni_dpm_get_sclk,
		.get_mclk = &ni_dpm_get_mclk,
		.print_power_state = &ni_dpm_print_power_state,
1975
		.debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
1976
		.force_performance_level = &si_dpm_force_performance_level,
1977
		.vblank_too_short = &ni_dpm_vblank_too_short,
1978
	},
1979 1980
	.pflip = {
		.page_flip = &evergreen_page_flip,
1981
		.page_flip_pending = &evergreen_page_flip_pending,
1982 1983 1984
	},
};

1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
static struct radeon_asic_ring ci_gfx_ring = {
	.ib_execute = &cik_ring_ib_execute,
	.ib_parse = &cik_ib_parse,
	.emit_fence = &cik_fence_gfx_ring_emit,
	.emit_semaphore = &cik_semaphore_ring_emit,
	.cs_parse = NULL,
	.ring_test = &cik_ring_test,
	.ib_test = &cik_ib_test,
	.is_lockup = &cik_gfx_is_lockup,
	.vm_flush = &cik_vm_flush,
1995 1996 1997
	.get_rptr = &cik_gfx_get_rptr,
	.get_wptr = &cik_gfx_get_wptr,
	.set_wptr = &cik_gfx_set_wptr,
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
};

static struct radeon_asic_ring ci_cp_ring = {
	.ib_execute = &cik_ring_ib_execute,
	.ib_parse = &cik_ib_parse,
	.emit_fence = &cik_fence_compute_ring_emit,
	.emit_semaphore = &cik_semaphore_ring_emit,
	.cs_parse = NULL,
	.ring_test = &cik_ring_test,
	.ib_test = &cik_ib_test,
	.is_lockup = &cik_gfx_is_lockup,
	.vm_flush = &cik_vm_flush,
2010 2011 2012
	.get_rptr = &cik_compute_get_rptr,
	.get_wptr = &cik_compute_get_wptr,
	.set_wptr = &cik_compute_set_wptr,
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
};

static struct radeon_asic_ring ci_dma_ring = {
	.ib_execute = &cik_sdma_ring_ib_execute,
	.ib_parse = &cik_ib_parse,
	.emit_fence = &cik_sdma_fence_ring_emit,
	.emit_semaphore = &cik_sdma_semaphore_ring_emit,
	.cs_parse = NULL,
	.ring_test = &cik_sdma_ring_test,
	.ib_test = &cik_sdma_ib_test,
	.is_lockup = &cik_sdma_is_lockup,
	.vm_flush = &cik_dma_vm_flush,
2025 2026 2027
	.get_rptr = &cik_sdma_get_rptr,
	.get_wptr = &cik_sdma_get_wptr,
	.set_wptr = &cik_sdma_set_wptr,
2028 2029
};

2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
static struct radeon_asic_ring ci_vce_ring = {
	.ib_execute = &radeon_vce_ib_execute,
	.emit_fence = &radeon_vce_fence_emit,
	.emit_semaphore = &radeon_vce_semaphore_emit,
	.cs_parse = &radeon_vce_cs_parse,
	.ring_test = &radeon_vce_ring_test,
	.ib_test = &radeon_vce_ib_test,
	.is_lockup = &radeon_ring_test_lockup,
	.get_rptr = &vce_v1_0_get_rptr,
	.get_wptr = &vce_v1_0_get_wptr,
	.set_wptr = &vce_v1_0_set_wptr,
};

2043 2044 2045 2046 2047 2048 2049
static struct radeon_asic ci_asic = {
	.init = &cik_init,
	.fini = &cik_fini,
	.suspend = &cik_suspend,
	.resume = &cik_resume,
	.asic_reset = &cik_asic_reset,
	.vga_set_state = &r600_vga_set_state,
2050
	.mmio_hdp_flush = &r600_mmio_hdp_flush,
2051 2052 2053 2054 2055 2056
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
	.get_xclk = &cik_get_xclk,
	.get_gpu_clock_counter = &cik_get_gpu_clock_counter,
	.gart = {
		.tlb_flush = &cik_pcie_gart_tlb_flush,
2057
		.get_page_entry = &rs600_gart_get_page_entry,
2058 2059 2060 2061 2062
		.set_page = &rs600_gart_set_page,
	},
	.vm = {
		.init = &cik_vm_init,
		.fini = &cik_vm_fini,
2063 2064 2065 2066
		.copy_pages = &cik_sdma_vm_copy_pages,
		.write_pages = &cik_sdma_vm_write_pages,
		.set_pages = &cik_sdma_vm_set_pages,
		.pad_ib = &cik_sdma_vm_pad_ib,
2067 2068
	},
	.ring = {
2069 2070 2071 2072 2073 2074
		[RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
		[CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
		[CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
		[R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
		[CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2075 2076
		[TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
		[TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2077 2078 2079 2080 2081 2082 2083 2084 2085
	},
	.irq = {
		.set = &cik_irq_set,
		.process = &cik_irq_process,
	},
	.display = {
		.bandwidth_update = &dce8_bandwidth_update,
		.get_vblank_counter = &evergreen_get_vblank_counter,
		.wait_for_vblank = &dce4_wait_for_vblank,
2086 2087
		.set_backlight_level = &atombios_set_backlight_level,
		.get_backlight_level = &atombios_get_backlight_level,
2088 2089
		.hdmi_enable = &evergreen_hdmi_enable,
		.hdmi_setmode = &evergreen_hdmi_setmode,
2090 2091
	},
	.copy = {
2092
		.blit = &cik_copy_cpdma,
2093 2094 2095
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &cik_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2096 2097
		.copy = &cik_copy_dma,
		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
	},
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
	.hpd = {
		.init = &evergreen_hpd_init,
		.fini = &evergreen_hpd_fini,
		.sense = &evergreen_hpd_sense,
		.set_polarity = &evergreen_hpd_set_polarity,
	},
	.pm = {
		.misc = &evergreen_pm_misc,
		.prepare = &evergreen_pm_prepare,
		.finish = &evergreen_pm_finish,
		.init_profile = &sumo_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = NULL,
		.set_uvd_clocks = &cik_set_uvd_clocks,
2123
		.set_vce_clocks = &cik_set_vce_clocks,
2124
		.get_temperature = &ci_get_temp,
2125
	},
2126 2127 2128 2129
	.dpm = {
		.init = &ci_dpm_init,
		.setup_asic = &ci_dpm_setup_asic,
		.enable = &ci_dpm_enable,
2130
		.late_enable = &ci_dpm_late_enable,
2131 2132 2133 2134 2135 2136 2137 2138 2139
		.disable = &ci_dpm_disable,
		.pre_set_power_state = &ci_dpm_pre_set_power_state,
		.set_power_state = &ci_dpm_set_power_state,
		.post_set_power_state = &ci_dpm_post_set_power_state,
		.display_configuration_changed = &ci_dpm_display_configuration_changed,
		.fini = &ci_dpm_fini,
		.get_sclk = &ci_dpm_get_sclk,
		.get_mclk = &ci_dpm_get_mclk,
		.print_power_state = &ci_dpm_print_power_state,
2140
		.debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
2141
		.force_performance_level = &ci_dpm_force_performance_level,
2142
		.vblank_too_short = &ci_dpm_vblank_too_short,
2143
		.powergate_uvd = &ci_dpm_powergate_uvd,
2144
	},
2145 2146
	.pflip = {
		.page_flip = &evergreen_page_flip,
2147
		.page_flip_pending = &evergreen_page_flip_pending,
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	},
};

static struct radeon_asic kv_asic = {
	.init = &cik_init,
	.fini = &cik_fini,
	.suspend = &cik_suspend,
	.resume = &cik_resume,
	.asic_reset = &cik_asic_reset,
	.vga_set_state = &r600_vga_set_state,
2158
	.mmio_hdp_flush = &r600_mmio_hdp_flush,
2159 2160 2161 2162 2163 2164
	.gui_idle = &r600_gui_idle,
	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
	.get_xclk = &cik_get_xclk,
	.get_gpu_clock_counter = &cik_get_gpu_clock_counter,
	.gart = {
		.tlb_flush = &cik_pcie_gart_tlb_flush,
2165
		.get_page_entry = &rs600_gart_get_page_entry,
2166 2167 2168 2169 2170
		.set_page = &rs600_gart_set_page,
	},
	.vm = {
		.init = &cik_vm_init,
		.fini = &cik_vm_fini,
2171 2172 2173 2174
		.copy_pages = &cik_sdma_vm_copy_pages,
		.write_pages = &cik_sdma_vm_write_pages,
		.set_pages = &cik_sdma_vm_set_pages,
		.pad_ib = &cik_sdma_vm_pad_ib,
2175 2176
	},
	.ring = {
2177 2178 2179 2180 2181 2182
		[RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
		[CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
		[CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
		[R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
		[CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2183 2184
		[TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
		[TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2185 2186 2187 2188 2189 2190 2191 2192 2193
	},
	.irq = {
		.set = &cik_irq_set,
		.process = &cik_irq_process,
	},
	.display = {
		.bandwidth_update = &dce8_bandwidth_update,
		.get_vblank_counter = &evergreen_get_vblank_counter,
		.wait_for_vblank = &dce4_wait_for_vblank,
2194 2195
		.set_backlight_level = &atombios_set_backlight_level,
		.get_backlight_level = &atombios_get_backlight_level,
2196 2197
		.hdmi_enable = &evergreen_hdmi_enable,
		.hdmi_setmode = &evergreen_hdmi_setmode,
2198 2199
	},
	.copy = {
2200
		.blit = &cik_copy_cpdma,
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
		.dma = &cik_copy_dma,
		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
		.copy = &cik_copy_dma,
		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
	},
	.surface = {
		.set_reg = r600_set_surface_reg,
		.clear_reg = r600_clear_surface_reg,
	},
	.hpd = {
		.init = &evergreen_hpd_init,
		.fini = &evergreen_hpd_fini,
		.sense = &evergreen_hpd_sense,
		.set_polarity = &evergreen_hpd_set_polarity,
	},
	.pm = {
		.misc = &evergreen_pm_misc,
		.prepare = &evergreen_pm_prepare,
		.finish = &evergreen_pm_finish,
		.init_profile = &sumo_pm_init_profile,
		.get_dynpm_state = &r600_pm_get_dynpm_state,
		.get_engine_clock = &radeon_atom_get_engine_clock,
		.set_engine_clock = &radeon_atom_set_engine_clock,
		.get_memory_clock = &radeon_atom_get_memory_clock,
		.set_memory_clock = &radeon_atom_set_memory_clock,
		.get_pcie_lanes = NULL,
		.set_pcie_lanes = NULL,
		.set_clock_gating = NULL,
		.set_uvd_clocks = &cik_set_uvd_clocks,
2231
		.set_vce_clocks = &cik_set_vce_clocks,
2232
		.get_temperature = &kv_get_temp,
2233
	},
2234 2235 2236 2237
	.dpm = {
		.init = &kv_dpm_init,
		.setup_asic = &kv_dpm_setup_asic,
		.enable = &kv_dpm_enable,
2238
		.late_enable = &kv_dpm_late_enable,
2239 2240 2241 2242 2243 2244 2245 2246 2247
		.disable = &kv_dpm_disable,
		.pre_set_power_state = &kv_dpm_pre_set_power_state,
		.set_power_state = &kv_dpm_set_power_state,
		.post_set_power_state = &kv_dpm_post_set_power_state,
		.display_configuration_changed = &kv_dpm_display_configuration_changed,
		.fini = &kv_dpm_fini,
		.get_sclk = &kv_dpm_get_sclk,
		.get_mclk = &kv_dpm_get_mclk,
		.print_power_state = &kv_dpm_print_power_state,
2248
		.debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
2249
		.force_performance_level = &kv_dpm_force_performance_level,
2250
		.powergate_uvd = &kv_dpm_powergate_uvd,
2251
		.enable_bapm = &kv_dpm_enable_bapm,
2252
	},
2253 2254
	.pflip = {
		.page_flip = &evergreen_page_flip,
2255
		.page_flip_pending = &evergreen_page_flip_pending,
2256 2257 2258
	},
};

2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
/**
 * radeon_asic_init - register asic specific callbacks
 *
 * @rdev: radeon device pointer
 *
 * Registers the appropriate asic specific callbacks for each
 * chip family.  Also sets other asics specific info like the number
 * of crtcs and the register aperture accessors (all asics).
 * Returns 0 for success.
 */
D
Daniel Vetter 已提交
2269 2270 2271
int radeon_asic_init(struct radeon_device *rdev)
{
	radeon_register_accessor_init(rdev);
2272 2273 2274 2275 2276 2277 2278

	/* set the number of crtcs */
	if (rdev->flags & RADEON_SINGLE_CRTC)
		rdev->num_crtc = 1;
	else
		rdev->num_crtc = 2;

2279 2280
	rdev->has_uvd = false;

D
Daniel Vetter 已提交
2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
	switch (rdev->family) {
	case CHIP_R100:
	case CHIP_RV100:
	case CHIP_RS100:
	case CHIP_RV200:
	case CHIP_RS200:
		rdev->asic = &r100_asic;
		break;
	case CHIP_R200:
	case CHIP_RV250:
	case CHIP_RS300:
	case CHIP_RV280:
		rdev->asic = &r200_asic;
		break;
	case CHIP_R300:
	case CHIP_R350:
	case CHIP_RV350:
	case CHIP_RV380:
		if (rdev->flags & RADEON_IS_PCIE)
			rdev->asic = &r300_asic_pcie;
		else
			rdev->asic = &r300_asic;
		break;
	case CHIP_R420:
	case CHIP_R423:
	case CHIP_RV410:
		rdev->asic = &r420_asic;
2308 2309
		/* handle macs */
		if (rdev->bios == NULL) {
2310 2311 2312 2313
			rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
			rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
			rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
			rdev->asic->pm.set_memory_clock = NULL;
2314
			rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
2315
		}
D
Daniel Vetter 已提交
2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
		break;
	case CHIP_RS400:
	case CHIP_RS480:
		rdev->asic = &rs400_asic;
		break;
	case CHIP_RS600:
		rdev->asic = &rs600_asic;
		break;
	case CHIP_RS690:
	case CHIP_RS740:
		rdev->asic = &rs690_asic;
		break;
	case CHIP_RV515:
		rdev->asic = &rv515_asic;
		break;
	case CHIP_R520:
	case CHIP_RV530:
	case CHIP_RV560:
	case CHIP_RV570:
	case CHIP_R580:
		rdev->asic = &r520_asic;
		break;
	case CHIP_R600:
2339 2340
		rdev->asic = &r600_asic;
		break;
D
Daniel Vetter 已提交
2341 2342 2343 2344 2345
	case CHIP_RV610:
	case CHIP_RV630:
	case CHIP_RV620:
	case CHIP_RV635:
	case CHIP_RV670:
2346 2347
		rdev->asic = &rv6xx_asic;
		rdev->has_uvd = true;
2348
		break;
D
Daniel Vetter 已提交
2349 2350
	case CHIP_RS780:
	case CHIP_RS880:
2351
		rdev->asic = &rs780_asic;
2352 2353 2354 2355 2356 2357 2358 2359 2360
		/* 760G/780V/880V don't have UVD */
		if ((rdev->pdev->device == 0x9616)||
		    (rdev->pdev->device == 0x9611)||
		    (rdev->pdev->device == 0x9613)||
		    (rdev->pdev->device == 0x9711)||
		    (rdev->pdev->device == 0x9713))
			rdev->has_uvd = false;
		else
			rdev->has_uvd = true;
D
Daniel Vetter 已提交
2361 2362 2363 2364 2365 2366
		break;
	case CHIP_RV770:
	case CHIP_RV730:
	case CHIP_RV710:
	case CHIP_RV740:
		rdev->asic = &rv770_asic;
2367
		rdev->has_uvd = true;
D
Daniel Vetter 已提交
2368 2369 2370 2371 2372 2373
		break;
	case CHIP_CEDAR:
	case CHIP_REDWOOD:
	case CHIP_JUNIPER:
	case CHIP_CYPRESS:
	case CHIP_HEMLOCK:
2374 2375 2376 2377 2378
		/* set num crtcs */
		if (rdev->family == CHIP_CEDAR)
			rdev->num_crtc = 4;
		else
			rdev->num_crtc = 6;
D
Daniel Vetter 已提交
2379
		rdev->asic = &evergreen_asic;
2380
		rdev->has_uvd = true;
D
Daniel Vetter 已提交
2381
		break;
2382
	case CHIP_PALM:
2383 2384
	case CHIP_SUMO:
	case CHIP_SUMO2:
2385
		rdev->asic = &sumo_asic;
2386
		rdev->has_uvd = true;
2387
		break;
2388 2389 2390
	case CHIP_BARTS:
	case CHIP_TURKS:
	case CHIP_CAICOS:
2391 2392 2393 2394 2395
		/* set num crtcs */
		if (rdev->family == CHIP_CAICOS)
			rdev->num_crtc = 4;
		else
			rdev->num_crtc = 6;
2396
		rdev->asic = &btc_asic;
2397
		rdev->has_uvd = true;
2398
		break;
2399 2400
	case CHIP_CAYMAN:
		rdev->asic = &cayman_asic;
2401 2402
		/* set num crtcs */
		rdev->num_crtc = 6;
2403
		rdev->has_uvd = true;
2404
		break;
2405 2406 2407 2408
	case CHIP_ARUBA:
		rdev->asic = &trinity_asic;
		/* set num crtcs */
		rdev->num_crtc = 4;
2409
		rdev->has_uvd = true;
2410
		break;
2411 2412 2413
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_VERDE:
2414
	case CHIP_OLAND:
2415
	case CHIP_HAINAN:
2416 2417
		rdev->asic = &si_asic;
		/* set num crtcs */
2418 2419 2420
		if (rdev->family == CHIP_HAINAN)
			rdev->num_crtc = 0;
		else if (rdev->family == CHIP_OLAND)
2421 2422 2423
			rdev->num_crtc = 2;
		else
			rdev->num_crtc = 6;
2424 2425 2426 2427
		if (rdev->family == CHIP_HAINAN)
			rdev->has_uvd = false;
		else
			rdev->has_uvd = true;
2428 2429 2430
		switch (rdev->family) {
		case CHIP_TAHITI:
			rdev->cg_flags =
A
Alex Deucher 已提交
2431
				RADEON_CG_SUPPORT_GFX_MGCG |
2432
				RADEON_CG_SUPPORT_GFX_MGLS |
2433
				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447
				RADEON_CG_SUPPORT_GFX_CGLS |
				RADEON_CG_SUPPORT_GFX_CGTS |
				RADEON_CG_SUPPORT_GFX_CP_LS |
				RADEON_CG_SUPPORT_MC_MGCG |
				RADEON_CG_SUPPORT_SDMA_MGCG |
				RADEON_CG_SUPPORT_BIF_LS |
				RADEON_CG_SUPPORT_VCE_MGCG |
				RADEON_CG_SUPPORT_UVD_MGCG |
				RADEON_CG_SUPPORT_HDP_LS |
				RADEON_CG_SUPPORT_HDP_MGCG;
			rdev->pg_flags = 0;
			break;
		case CHIP_PITCAIRN:
			rdev->cg_flags =
A
Alex Deucher 已提交
2448
				RADEON_CG_SUPPORT_GFX_MGCG |
2449
				RADEON_CG_SUPPORT_GFX_MGLS |
2450
				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
				RADEON_CG_SUPPORT_GFX_CGLS |
				RADEON_CG_SUPPORT_GFX_CGTS |
				RADEON_CG_SUPPORT_GFX_CP_LS |
				RADEON_CG_SUPPORT_GFX_RLC_LS |
				RADEON_CG_SUPPORT_MC_LS |
				RADEON_CG_SUPPORT_MC_MGCG |
				RADEON_CG_SUPPORT_SDMA_MGCG |
				RADEON_CG_SUPPORT_BIF_LS |
				RADEON_CG_SUPPORT_VCE_MGCG |
				RADEON_CG_SUPPORT_UVD_MGCG |
				RADEON_CG_SUPPORT_HDP_LS |
				RADEON_CG_SUPPORT_HDP_MGCG;
			rdev->pg_flags = 0;
			break;
		case CHIP_VERDE:
			rdev->cg_flags =
A
Alex Deucher 已提交
2467
				RADEON_CG_SUPPORT_GFX_MGCG |
2468
				RADEON_CG_SUPPORT_GFX_MGLS |
2469
				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
				RADEON_CG_SUPPORT_GFX_CGLS |
				RADEON_CG_SUPPORT_GFX_CGTS |
				RADEON_CG_SUPPORT_GFX_CP_LS |
				RADEON_CG_SUPPORT_GFX_RLC_LS |
				RADEON_CG_SUPPORT_MC_LS |
				RADEON_CG_SUPPORT_MC_MGCG |
				RADEON_CG_SUPPORT_SDMA_MGCG |
				RADEON_CG_SUPPORT_BIF_LS |
				RADEON_CG_SUPPORT_VCE_MGCG |
				RADEON_CG_SUPPORT_UVD_MGCG |
				RADEON_CG_SUPPORT_HDP_LS |
				RADEON_CG_SUPPORT_HDP_MGCG;
2482
			rdev->pg_flags = 0 |
A
Alex Deucher 已提交
2483
				/*RADEON_PG_SUPPORT_GFX_PG | */
2484
				RADEON_PG_SUPPORT_SDMA;
2485 2486 2487
			break;
		case CHIP_OLAND:
			rdev->cg_flags =
A
Alex Deucher 已提交
2488
				RADEON_CG_SUPPORT_GFX_MGCG |
2489
				RADEON_CG_SUPPORT_GFX_MGLS |
2490
				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
				RADEON_CG_SUPPORT_GFX_CGLS |
				RADEON_CG_SUPPORT_GFX_CGTS |
				RADEON_CG_SUPPORT_GFX_CP_LS |
				RADEON_CG_SUPPORT_GFX_RLC_LS |
				RADEON_CG_SUPPORT_MC_LS |
				RADEON_CG_SUPPORT_MC_MGCG |
				RADEON_CG_SUPPORT_SDMA_MGCG |
				RADEON_CG_SUPPORT_BIF_LS |
				RADEON_CG_SUPPORT_UVD_MGCG |
				RADEON_CG_SUPPORT_HDP_LS |
				RADEON_CG_SUPPORT_HDP_MGCG;
			rdev->pg_flags = 0;
			break;
		case CHIP_HAINAN:
			rdev->cg_flags =
A
Alex Deucher 已提交
2506
				RADEON_CG_SUPPORT_GFX_MGCG |
2507
				RADEON_CG_SUPPORT_GFX_MGLS |
2508
				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
				RADEON_CG_SUPPORT_GFX_CGLS |
				RADEON_CG_SUPPORT_GFX_CGTS |
				RADEON_CG_SUPPORT_GFX_CP_LS |
				RADEON_CG_SUPPORT_GFX_RLC_LS |
				RADEON_CG_SUPPORT_MC_LS |
				RADEON_CG_SUPPORT_MC_MGCG |
				RADEON_CG_SUPPORT_SDMA_MGCG |
				RADEON_CG_SUPPORT_BIF_LS |
				RADEON_CG_SUPPORT_HDP_LS |
				RADEON_CG_SUPPORT_HDP_MGCG;
			rdev->pg_flags = 0;
			break;
		default:
			rdev->cg_flags = 0;
			rdev->pg_flags = 0;
			break;
		}
2526
		break;
2527
	case CHIP_BONAIRE:
2528
	case CHIP_HAWAII:
2529 2530
		rdev->asic = &ci_asic;
		rdev->num_crtc = 6;
2531
		rdev->has_uvd = true;
2532 2533 2534 2535
		if (rdev->family == CHIP_BONAIRE) {
			rdev->cg_flags =
				RADEON_CG_SUPPORT_GFX_MGCG |
				RADEON_CG_SUPPORT_GFX_MGLS |
2536
				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
				RADEON_CG_SUPPORT_GFX_CGLS |
				RADEON_CG_SUPPORT_GFX_CGTS |
				RADEON_CG_SUPPORT_GFX_CGTS_LS |
				RADEON_CG_SUPPORT_GFX_CP_LS |
				RADEON_CG_SUPPORT_MC_LS |
				RADEON_CG_SUPPORT_MC_MGCG |
				RADEON_CG_SUPPORT_SDMA_MGCG |
				RADEON_CG_SUPPORT_SDMA_LS |
				RADEON_CG_SUPPORT_BIF_LS |
				RADEON_CG_SUPPORT_VCE_MGCG |
				RADEON_CG_SUPPORT_UVD_MGCG |
				RADEON_CG_SUPPORT_HDP_LS |
				RADEON_CG_SUPPORT_HDP_MGCG;
			rdev->pg_flags = 0;
		} else {
			rdev->cg_flags =
				RADEON_CG_SUPPORT_GFX_MGCG |
				RADEON_CG_SUPPORT_GFX_MGLS |
2555
				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
				RADEON_CG_SUPPORT_GFX_CGLS |
				RADEON_CG_SUPPORT_GFX_CGTS |
				RADEON_CG_SUPPORT_GFX_CP_LS |
				RADEON_CG_SUPPORT_MC_LS |
				RADEON_CG_SUPPORT_MC_MGCG |
				RADEON_CG_SUPPORT_SDMA_MGCG |
				RADEON_CG_SUPPORT_SDMA_LS |
				RADEON_CG_SUPPORT_BIF_LS |
				RADEON_CG_SUPPORT_VCE_MGCG |
				RADEON_CG_SUPPORT_UVD_MGCG |
				RADEON_CG_SUPPORT_HDP_LS |
				RADEON_CG_SUPPORT_HDP_MGCG;
			rdev->pg_flags = 0;
		}
2570 2571 2572
		break;
	case CHIP_KAVERI:
	case CHIP_KABINI:
S
Samuel Li 已提交
2573
	case CHIP_MULLINS:
2574 2575
		rdev->asic = &kv_asic;
		/* set num crtcs */
2576
		if (rdev->family == CHIP_KAVERI) {
2577
			rdev->num_crtc = 4;
2578
			rdev->cg_flags =
A
Alex Deucher 已提交
2579
				RADEON_CG_SUPPORT_GFX_MGCG |
2580
				RADEON_CG_SUPPORT_GFX_MGLS |
2581
				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
				RADEON_CG_SUPPORT_GFX_CGLS |
				RADEON_CG_SUPPORT_GFX_CGTS |
				RADEON_CG_SUPPORT_GFX_CGTS_LS |
				RADEON_CG_SUPPORT_GFX_CP_LS |
				RADEON_CG_SUPPORT_SDMA_MGCG |
				RADEON_CG_SUPPORT_SDMA_LS |
				RADEON_CG_SUPPORT_BIF_LS |
				RADEON_CG_SUPPORT_VCE_MGCG |
				RADEON_CG_SUPPORT_UVD_MGCG |
				RADEON_CG_SUPPORT_HDP_LS |
				RADEON_CG_SUPPORT_HDP_MGCG;
			rdev->pg_flags = 0;
A
Alex Deucher 已提交
2594
				/*RADEON_PG_SUPPORT_GFX_PG |
2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
				RADEON_PG_SUPPORT_GFX_SMG |
				RADEON_PG_SUPPORT_GFX_DMG |
				RADEON_PG_SUPPORT_UVD |
				RADEON_PG_SUPPORT_VCE |
				RADEON_PG_SUPPORT_CP |
				RADEON_PG_SUPPORT_GDS |
				RADEON_PG_SUPPORT_RLC_SMU_HS |
				RADEON_PG_SUPPORT_ACP |
				RADEON_PG_SUPPORT_SAMU;*/
		} else {
2605
			rdev->num_crtc = 2;
2606
			rdev->cg_flags =
A
Alex Deucher 已提交
2607
				RADEON_CG_SUPPORT_GFX_MGCG |
2608
				RADEON_CG_SUPPORT_GFX_MGLS |
2609
				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
				RADEON_CG_SUPPORT_GFX_CGLS |
				RADEON_CG_SUPPORT_GFX_CGTS |
				RADEON_CG_SUPPORT_GFX_CGTS_LS |
				RADEON_CG_SUPPORT_GFX_CP_LS |
				RADEON_CG_SUPPORT_SDMA_MGCG |
				RADEON_CG_SUPPORT_SDMA_LS |
				RADEON_CG_SUPPORT_BIF_LS |
				RADEON_CG_SUPPORT_VCE_MGCG |
				RADEON_CG_SUPPORT_UVD_MGCG |
				RADEON_CG_SUPPORT_HDP_LS |
				RADEON_CG_SUPPORT_HDP_MGCG;
			rdev->pg_flags = 0;
A
Alex Deucher 已提交
2622
				/*RADEON_PG_SUPPORT_GFX_PG |
2623 2624 2625 2626 2627 2628 2629 2630
				RADEON_PG_SUPPORT_GFX_SMG |
				RADEON_PG_SUPPORT_UVD |
				RADEON_PG_SUPPORT_VCE |
				RADEON_PG_SUPPORT_CP |
				RADEON_PG_SUPPORT_GDS |
				RADEON_PG_SUPPORT_RLC_SMU_HS |
				RADEON_PG_SUPPORT_SAMU;*/
		}
2631
		rdev->has_uvd = true;
2632
		break;
D
Daniel Vetter 已提交
2633 2634 2635 2636 2637 2638
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

	if (rdev->flags & RADEON_IS_IGP) {
2639 2640
		rdev->asic->pm.get_memory_clock = NULL;
		rdev->asic->pm.set_memory_clock = NULL;
D
Daniel Vetter 已提交
2641 2642 2643 2644 2645
	}

	return 0;
}