i915_irq.c 44.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29
#include <linux/sysrq.h>
30
#include <linux/slab.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
35
#include "i915_trace.h"
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37 38 39

#define MAX_NOPID ((u32)~0)

40 41 42 43 44 45 46
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
47 48 49 50 51 52 53
#define I915_INTERRUPT_ENABLE_FIX			\
	(I915_ASLE_INTERRUPT |				\
	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
54 55

/** Interrupts that we mask and unmask at runtime. */
56
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
57

J
Jesse Barnes 已提交
58 59 60 61 62 63 64 65 66
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

67
void
68
ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
69 70 71 72 73 74 75 76
{
	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
		dev_priv->gt_irq_mask_reg &= ~mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

77
void
78
ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
79 80 81 82 83 84 85 86 87
{
	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
		dev_priv->gt_irq_mask_reg |= mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

/* For display hotplug interrupt */
88
static void
89
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
90 91 92 93 94 95 96 97 98
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

static inline void
99
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
100 101 102 103 104 105 106 107
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

108
void
109 110 111 112 113 114 115 116 117
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

118
void
119 120 121 122 123 124 125 126 127
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

128 129 130 131 132 133 134
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
135
	BUG();
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
		(void) I915_READ(reg);
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
		(void) I915_READ(reg);
	}
}

163 164 165 166 167 168 169
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
void intel_enable_asle (struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

170
	if (HAS_PCH_SPLIT(dev))
171
		ironlake_enable_display_irq(dev_priv, DE_GSE);
172
	else {
173
		i915_enable_pipestat(dev_priv, 1,
174
				     PIPE_LEGACY_BLC_EVENT_ENABLE);
175 176
		if (IS_I965G(dev))
			i915_enable_pipestat(dev_priv, 0,
177
					     PIPE_LEGACY_BLC_EVENT_ENABLE);
178
	}
179 180
}

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;

	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
		return 1;

	return 0;
}

202 203 204 205
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
206 207 208 209 210 211 212 213 214 215
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
	u32 high1, high2, low, count;

	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

	if (!i915_pipe_enabled(dev, pipe)) {
216 217
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
				"pipe %d\n", pipe);
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
		return 0;
	}

	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
			PIPE_FRAME_LOW_SHIFT);
		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
	} while (high1 != high2);

	count = (high1 << 8) | low;

	return count;
}

240 241 242 243 244 245
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
246 247
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
					"pipe %d\n", pipe);
248 249 250 251 252 253
		return 0;
	}

	return I915_READ(reg);
}

254 255 256 257 258 259 260 261
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
262
	struct drm_mode_config *mode_config = &dev->mode_config;
263 264 265 266 267 268
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

269
	/* Just fire off a uevent and let userspace tell us what to do */
270
	drm_helper_hpd_irq_event(dev);
271 272
}

273 274 275
static void i915_handle_rps_change(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
276
	u32 busy_up, busy_down, max_avg, min_avg;
277 278
	u8 new_delay = dev_priv->cur_delay;

279
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
280 281
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
282 283 284 285
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
286
	if (busy_up > max_avg) {
287 288 289 290
		if (dev_priv->cur_delay != dev_priv->max_delay)
			new_delay = dev_priv->cur_delay - 1;
		if (new_delay < dev_priv->max_delay)
			new_delay = dev_priv->max_delay;
291
	} else if (busy_down < min_avg) {
292 293 294 295 296 297
		if (dev_priv->cur_delay != dev_priv->min_delay)
			new_delay = dev_priv->cur_delay + 1;
		if (new_delay > dev_priv->min_delay)
			new_delay = dev_priv->min_delay;
	}

298 299
	if (ironlake_set_drps(dev, new_delay))
		dev_priv->cur_delay = new_delay;
300 301 302 303

	return;
}

304
static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
305 306 307
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
308
	u32 de_iir, gt_iir, de_ier, pch_iir;
309
	struct drm_i915_master_private *master_priv;
310
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
311

312 313 314 315 316
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
	(void)I915_READ(DEIER);

317 318
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
319
	pch_iir = I915_READ(SDEIIR);
320

321 322
	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
		goto done;
323

324
	ret = IRQ_HANDLED;
325

326 327 328 329 330 331
	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
332

333
	if (gt_iir & GT_PIPE_NOTIFY) {
334 335
		u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
		render_ring->irq_gem_seqno = seqno;
336
		trace_i915_gem_request_complete(dev, seqno);
337
		DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
338 339 340
		dev_priv->hangcheck_count = 0;
		mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
	}
341 342 343
	if (gt_iir & GT_BSD_USER_INTERRUPT)
		DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);

344

345
	if (de_iir & DE_GSE)
346
		intel_opregion_gse_intr(dev);
347

348
	if (de_iir & DE_PLANEA_FLIP_DONE) {
349
		intel_prepare_page_flip(dev, 0);
350
		intel_finish_page_flip_plane(dev, 0);
351
	}
352

353
	if (de_iir & DE_PLANEB_FLIP_DONE) {
354
		intel_prepare_page_flip(dev, 1);
355
		intel_finish_page_flip_plane(dev, 1);
356
	}
357

358
	if (de_iir & DE_PIPEA_VBLANK)
359 360
		drm_handle_vblank(dev, 0);

361
	if (de_iir & DE_PIPEB_VBLANK)
362 363
		drm_handle_vblank(dev, 1);

364 365 366 367
	/* check event from PCH */
	if ((de_iir & DE_PCH_EVENT) &&
	    (pch_iir & SDE_HOTPLUG_MASK)) {
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
368 369
	}

370
	if (de_iir & DE_PCU_EVENT) {
371
		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
372 373 374
		i915_handle_rps_change(dev);
	}

375 376 377 378 379 380
	/* should clear PCH hotplug event before clear CPU irq */
	I915_WRITE(SDEIIR, pch_iir);
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);

done:
381 382 383
	I915_WRITE(DEIER, de_ier);
	(void)I915_READ(DEIER);

384 385 386
	return ret;
}

387 388 389 390 391 392 393 394 395 396 397 398
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    error_work);
	struct drm_device *dev = dev_priv->dev;
399 400 401
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
402

403
	DRM_DEBUG_DRIVER("generating error event\n");
404 405
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

406
	if (atomic_read(&dev_priv->mm.wedged)) {
407
		if (IS_I965G(dev)) {
408
			DRM_DEBUG_DRIVER("resetting chip\n");
409 410
			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
			if (!i965_reset(dev, GDRST_RENDER)) {
411
				atomic_set(&dev_priv->mm.wedged, 0);
412 413 414
				kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
			}
		} else {
415
			DRM_DEBUG_DRIVER("reboot required\n");
416 417
		}
	}
418 419
}

420
#ifdef CONFIG_DEBUG_FS
421 422 423 424
static struct drm_i915_error_object *
i915_error_object_create(struct drm_device *dev,
			 struct drm_gem_object *src)
{
425
	drm_i915_private_t *dev_priv = dev->dev_private;
426 427 428
	struct drm_i915_error_object *dst;
	struct drm_i915_gem_object *src_priv;
	int page, page_count;
429
	u32 reloc_offset;
430 431 432 433

	if (src == NULL)
		return NULL;

434
	src_priv = to_intel_bo(src);
435 436 437 438 439 440 441 442 443
	if (src_priv->pages == NULL)
		return NULL;

	page_count = src->size / PAGE_SIZE;

	dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
	if (dst == NULL)
		return NULL;

444
	reloc_offset = src_priv->gtt_offset;
445
	for (page = 0; page < page_count; page++) {
446
		unsigned long flags;
447 448
		void __iomem *s;
		void *d;
449

450
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
451 452
		if (d == NULL)
			goto unwind;
453

454
		local_irq_save(flags);
455 456 457 458 459
		s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
					     reloc_offset,
					     KM_IRQ0);
		memcpy_fromio(d, s, PAGE_SIZE);
		io_mapping_unmap_atomic(s, KM_IRQ0);
460
		local_irq_restore(flags);
461

462
		dst->pages[page] = d;
463 464

		reloc_offset += PAGE_SIZE;
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
	}
	dst->page_count = page_count;
	dst->gtt_offset = src_priv->gtt_offset;

	return dst;

unwind:
	while (page--)
		kfree(dst->pages[page]);
	kfree(dst);
	return NULL;
}

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

static void
i915_error_state_free(struct drm_device *dev,
		      struct drm_i915_error_state *error)
{
	i915_error_object_free(error->batchbuffer[0]);
	i915_error_object_free(error->batchbuffer[1]);
	i915_error_object_free(error->ringbuffer);
	kfree(error->active_bo);
500
	kfree(error->overlay);
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
	kfree(error);
}

static u32
i915_get_bbaddr(struct drm_device *dev, u32 *ring)
{
	u32 cmd;

	if (IS_I830(dev) || IS_845G(dev))
		cmd = MI_BATCH_BUFFER;
	else if (IS_I965G(dev))
		cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
		       MI_BATCH_NON_SECURE_I965);
	else
		cmd = (MI_BATCH_BUFFER_START | (2 << 6));

	return ring[0] == cmd ? ring[1] : 0;
}

static u32
i915_ringbuffer_last_batch(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 head, bbaddr;
	u32 *ring;

	/* Locate the current position in the ringbuffer and walk back
	 * to find the most recently dispatched batch buffer.
	 */
	bbaddr = 0;
	head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
532
	ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
533

534
	while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
535 536 537 538 539 540
		bbaddr = i915_get_bbaddr(dev, ring);
		if (bbaddr)
			break;
	}

	if (bbaddr == 0) {
541 542
		ring = (u32 *)(dev_priv->render_ring.virtual_start
				+ dev_priv->render_ring.size);
543
		while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
544 545 546 547 548 549 550 551 552
			bbaddr = i915_get_bbaddr(dev, ring);
			if (bbaddr)
				break;
		}
	}

	return bbaddr;
}

553 554 555 556 557 558 559 560 561
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
562 563 564
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
565
	struct drm_i915_gem_object *obj_priv;
566
	struct drm_i915_error_state *error;
567
	struct drm_gem_object *batchbuffer[2];
568
	unsigned long flags;
569 570
	u32 bbaddr;
	int count;
571 572

	spin_lock_irqsave(&dev_priv->error_lock, flags);
573 574 575 576
	error = dev_priv->first_error;
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
	if (error)
		return;
577 578 579

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
580 581
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
582 583
	}

584
	error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
585 586 587 588 589 590 591 592 593 594
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
	error->pipeastat = I915_READ(PIPEASTAT);
	error->pipebstat = I915_READ(PIPEBSTAT);
	error->instpm = I915_READ(INSTPM);
	if (!IS_I965G(dev)) {
		error->ipeir = I915_READ(IPEIR);
		error->ipehr = I915_READ(IPEHR);
		error->instdone = I915_READ(INSTDONE);
		error->acthd = I915_READ(ACTHD);
595
		error->bbaddr = 0;
596 597 598 599 600 601 602
	} else {
		error->ipeir = I915_READ(IPEIR_I965);
		error->ipehr = I915_READ(IPEHR_I965);
		error->instdone = I915_READ(INSTDONE_I965);
		error->instps = I915_READ(INSTPS);
		error->instdone1 = I915_READ(INSTDONE1);
		error->acthd = I915_READ(ACTHD_I965);
603
		error->bbaddr = I915_READ64(BB_ADDR);
604 605
	}

606
	bbaddr = i915_ringbuffer_last_batch(dev);
607

608 609 610 611
	/* Grab the current batchbuffer, most likely to have crashed. */
	batchbuffer[0] = NULL;
	batchbuffer[1] = NULL;
	count = 0;
612 613 614
	list_for_each_entry(obj_priv,
			&dev_priv->render_ring.active_list, list) {

615
		struct drm_gem_object *obj = &obj_priv->base;
616

617 618 619 620 621 622 623
		if (batchbuffer[0] == NULL &&
		    bbaddr >= obj_priv->gtt_offset &&
		    bbaddr < obj_priv->gtt_offset + obj->size)
			batchbuffer[0] = obj;

		if (batchbuffer[1] == NULL &&
		    error->acthd >= obj_priv->gtt_offset &&
624
		    error->acthd < obj_priv->gtt_offset + obj->size)
625 626 627 628
			batchbuffer[1] = obj;

		count++;
	}
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	/* Scan the other lists for completeness for those bizarre errors. */
	if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
		list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
			struct drm_gem_object *obj = &obj_priv->base;

			if (batchbuffer[0] == NULL &&
			    bbaddr >= obj_priv->gtt_offset &&
			    bbaddr < obj_priv->gtt_offset + obj->size)
				batchbuffer[0] = obj;

			if (batchbuffer[1] == NULL &&
			    error->acthd >= obj_priv->gtt_offset &&
			    error->acthd < obj_priv->gtt_offset + obj->size)
				batchbuffer[1] = obj;

			if (batchbuffer[0] && batchbuffer[1])
				break;
		}
	}
	if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
		list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
			struct drm_gem_object *obj = &obj_priv->base;

			if (batchbuffer[0] == NULL &&
			    bbaddr >= obj_priv->gtt_offset &&
			    bbaddr < obj_priv->gtt_offset + obj->size)
				batchbuffer[0] = obj;

			if (batchbuffer[1] == NULL &&
			    error->acthd >= obj_priv->gtt_offset &&
			    error->acthd < obj_priv->gtt_offset + obj->size)
				batchbuffer[1] = obj;

			if (batchbuffer[0] && batchbuffer[1])
				break;
		}
	}
666 667 668 669 670

	/* We need to copy these to an anonymous buffer as the simplest
	 * method to avoid being overwritten by userpace.
	 */
	error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
671 672 673 674
	if (batchbuffer[1] != batchbuffer[0])
		error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
	else
		error->batchbuffer[1] = NULL;
675 676

	/* Record the ringbuffer */
677 678
	error->ringbuffer = i915_error_object_create(dev,
			dev_priv->render_ring.gem_object);
679 680 681 682 683 684 685 686 687 688 689

	/* Record buffers on the active list. */
	error->active_bo = NULL;
	error->active_bo_count = 0;

	if (count)
		error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
					   GFP_ATOMIC);

	if (error->active_bo) {
		int i = 0;
690 691
		list_for_each_entry(obj_priv,
				&dev_priv->render_ring.active_list, list) {
692
			struct drm_gem_object *obj = &obj_priv->base;
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717

			error->active_bo[i].size = obj->size;
			error->active_bo[i].name = obj->name;
			error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
			error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
			error->active_bo[i].read_domains = obj->read_domains;
			error->active_bo[i].write_domain = obj->write_domain;
			error->active_bo[i].fence_reg = obj_priv->fence_reg;
			error->active_bo[i].pinned = 0;
			if (obj_priv->pin_count > 0)
				error->active_bo[i].pinned = 1;
			if (obj_priv->user_pin_count > 0)
				error->active_bo[i].pinned = -1;
			error->active_bo[i].tiling = obj_priv->tiling_mode;
			error->active_bo[i].dirty = obj_priv->dirty;
			error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;

			if (++i == count)
				break;
		}
		error->active_bo_count = i;
	}

	do_gettimeofday(&error->time);

718 719
	error->overlay = intel_overlay_capture_error_state(dev);

720 721 722 723 724
	spin_lock_irqsave(&dev_priv->error_lock, flags);
	if (dev_priv->first_error == NULL) {
		dev_priv->first_error = error;
		error = NULL;
	}
725
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742

	if (error)
		i915_error_state_free(dev, error);
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;

	spin_lock(&dev_priv->error_lock);
	error = dev_priv->first_error;
	dev_priv->first_error = NULL;
	spin_unlock(&dev_priv->error_lock);

	if (error)
		i915_error_state_free(dev, error);
743
}
744 745 746
#else
#define i915_capture_error_state(x)
#endif
747

748
static void i915_report_and_clear_eir(struct drm_device *dev)
749 750 751 752
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 eir = I915_READ(EIR);

753 754
	if (!eir)
		return;
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799

	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
	       eir);

	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

	if (IS_I9XX(dev)) {
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
800 801 802
		u32 pipea_stats = I915_READ(PIPEASTAT);
		u32 pipeb_stats = I915_READ(PIPEBSTAT);

803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
		printk(KERN_ERR "memory refresh error\n");
		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
		       pipea_stats);
		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
		       pipeb_stats);
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
		printk(KERN_ERR "instruction error\n");
		printk(KERN_ERR "  INSTPM: 0x%08x\n",
		       I915_READ(INSTPM));
		if (!IS_I965G(dev)) {
			u32 ipeir = I915_READ(IPEIR);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD));
			I915_WRITE(IPEIR, ipeir);
			(void)I915_READ(IPEIR);
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
	}

	I915_WRITE(EIR, eir);
	(void)I915_READ(EIR);
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
static void i915_handle_error(struct drm_device *dev, bool wedged)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
877

878 879 880
	if (wedged) {
		atomic_set(&dev_priv->mm.wedged, 1);

881 882 883
		/*
		 * Wakeup waiting processes so they don't hang
		 */
884
		DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
885 886
	}

887
	queue_work(dev_priv->wq, &dev_priv->error_work);
888 889
}

890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_i915_gem_object *obj_priv;
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

	if (work == NULL || work->pending || !work->enable_stall_check) {
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
	obj_priv = to_intel_bo(work->pending_flip_obj);
	if(IS_I965G(dev)) {
		int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
		stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
	} else {
		int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
		stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
							crtc->y * crtc->fb->pitch +
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

L
Linus Torvalds 已提交
933 934
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
935
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
936
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
937
	struct drm_i915_master_private *master_priv;
938 939
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
940
	u32 vblank_status;
941
	int vblank = 0;
942
	unsigned long irqflags;
943 944
	int irq_received;
	int ret = IRQ_NONE;
945
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
946

947 948
	atomic_inc(&dev_priv->irq_received);

949
	if (HAS_PCH_SPLIT(dev))
950
		return ironlake_irq_handler(dev);
951

952
	iir = I915_READ(IIR);
953

954
	if (IS_I965G(dev))
955
		vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
956
	else
957
		vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
958

959 960 961 962 963 964 965 966 967 968 969
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
970

971
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
972
			i915_handle_error(dev, false);
973

974 975 976
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
977
		if (pipea_stats & 0x8000ffff) {
978
			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
979
				DRM_DEBUG_DRIVER("pipe a underrun\n");
980
			I915_WRITE(PIPEASTAT, pipea_stats);
981
			irq_received = 1;
982
		}
L
Linus Torvalds 已提交
983

984
		if (pipeb_stats & 0x8000ffff) {
985
			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
986
				DRM_DEBUG_DRIVER("pipe b underrun\n");
987
			I915_WRITE(PIPEBSTAT, pipeb_stats);
988
			irq_received = 1;
989
		}
990 991 992 993 994 995
		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
996

997 998 999 1000 1001
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1002
			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1003 1004
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
1005 1006
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
1007 1008 1009 1010 1011

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

1012 1013
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
1014

1015 1016 1017 1018 1019 1020
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
1021

1022
		if (iir & I915_USER_INTERRUPT) {
1023 1024 1025
			u32 seqno =
				render_ring->get_gem_seqno(dev, render_ring);
			render_ring->irq_gem_seqno = seqno;
C
Chris Wilson 已提交
1026
			trace_i915_gem_request_complete(dev, seqno);
1027
			DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
B
Ben Gamari 已提交
1028 1029
			dev_priv->hangcheck_count = 0;
			mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1030
		}
1031

1032 1033 1034
		if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
			DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);

1035
		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
1036
			intel_prepare_page_flip(dev, 0);
1037 1038 1039
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 0);
		}
1040

1041
		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
1042
			intel_prepare_page_flip(dev, 1);
1043 1044 1045
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 1);
		}
1046

1047
		if (pipea_stats & vblank_status) {
1048 1049
			vblank++;
			drm_handle_vblank(dev, 0);
1050 1051
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 0);
1052
				intel_finish_page_flip(dev, 0);
1053
			}
1054
		}
1055

1056
		if (pipeb_stats & vblank_status) {
1057 1058
			vblank++;
			drm_handle_vblank(dev, 1);
1059 1060
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 1);
1061
				intel_finish_page_flip(dev, 1);
1062
			}
1063
		}
1064

1065 1066
		if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
		    (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1067
		    (iir & I915_ASLE_INTERRUPT))
1068
			intel_opregion_asle_intr(dev);
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
1086
	}
1087

1088
	return ret;
L
Linus Torvalds 已提交
1089 1090
}

1091
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
1092 1093
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1094
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1095 1096 1097

	i915_kernel_lost_context(dev);

1098
	DRM_DEBUG_DRIVER("\n");
L
Linus Torvalds 已提交
1099

1100
	dev_priv->counter++;
1101
	if (dev_priv->counter > 0x7FFFFFFFUL)
1102
		dev_priv->counter = 1;
1103 1104
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1105

1106
	BEGIN_LP_RING(4);
1107
	OUT_RING(MI_STORE_DWORD_INDEX);
1108
	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1109
	OUT_RING(dev_priv->counter);
1110
	OUT_RING(MI_USER_INTERRUPT);
L
Linus Torvalds 已提交
1111
	ADVANCE_LP_RING();
D
Dave Airlie 已提交
1112

1113
	return dev_priv->counter;
L
Linus Torvalds 已提交
1114 1115
}

1116 1117 1118
void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1119
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
1120 1121

	if (dev_priv->trace_irq_seqno == 0)
1122
		render_ring->user_irq_get(dev, render_ring);
1123 1124 1125 1126

	dev_priv->trace_irq_seqno = seqno;
}

1127
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
1128 1129
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1130
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1131
	int ret = 0;
1132
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
L
Linus Torvalds 已提交
1133

1134
	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
1135 1136
		  READ_BREADCRUMB(dev_priv));

1137
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
1138 1139
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
1140
		return 0;
1141
	}
L
Linus Torvalds 已提交
1142

1143 1144
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
1145

1146
	render_ring->user_irq_get(dev, render_ring);
1147
	DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
L
Linus Torvalds 已提交
1148
		    READ_BREADCRUMB(dev_priv) >= irq_nr);
1149
	render_ring->user_irq_put(dev, render_ring);
L
Linus Torvalds 已提交
1150

E
Eric Anholt 已提交
1151
	if (ret == -EBUSY) {
1152
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
1153 1154 1155
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

1156 1157 1158
	return ret;
}

L
Linus Torvalds 已提交
1159 1160
/* Needs the lock as it touches the ring.
 */
1161 1162
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1163 1164
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1165
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
1166 1167
	int result;

1168
	if (!dev_priv || !dev_priv->render_ring.virtual_start) {
1169
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1170
		return -EINVAL;
L
Linus Torvalds 已提交
1171
	}
1172 1173 1174

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

1175
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1176
	result = i915_emit_irq(dev);
1177
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1178

1179
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
1180
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
1181
		return -EFAULT;
L
Linus Torvalds 已提交
1182 1183 1184 1185 1186 1187 1188
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
1189 1190
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1191 1192
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1193
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
1194 1195

	if (!dev_priv) {
1196
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1197
		return -EINVAL;
L
Linus Torvalds 已提交
1198 1199
	}

1200
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
1201 1202
}

1203 1204 1205 1206
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
1207 1208
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1209
	unsigned long irqflags;
1210 1211 1212 1213 1214 1215
	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
	u32 pipeconf;

	pipeconf = I915_READ(pipeconf_reg);
	if (!(pipeconf & PIPEACONF_ENABLE))
		return -EINVAL;
1216

1217
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1218
	if (HAS_PCH_SPLIT(dev))
1219 1220 1221
		ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 
					    DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
	else if (IS_I965G(dev))
1222 1223
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1224
	else
1225 1226
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1227
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1228 1229 1230
	return 0;
}

1231 1232 1233 1234
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
1235 1236
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1237
	unsigned long irqflags;
1238

1239
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1240
	if (HAS_PCH_SPLIT(dev))
1241 1242 1243 1244 1245 1246
		ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 
					     DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
	else
		i915_disable_pipestat(dev_priv, pipe,
				      PIPE_VBLANK_INTERRUPT_ENABLE |
				      PIPE_START_VBLANK_INTERRUPT_ENABLE);
1247
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1248 1249
}

J
Jesse Barnes 已提交
1250 1251 1252
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1253

1254
	if (!HAS_PCH_SPLIT(dev))
1255
		intel_opregion_enable_asle(dev);
J
Jesse Barnes 已提交
1256 1257 1258 1259
	dev_priv->irq_enabled = 1;
}


1260 1261
/* Set the vblank monitor pipe
 */
1262 1263
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1264 1265 1266 1267
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
1268
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1269
		return -EINVAL;
1270 1271
	}

1272
	return 0;
1273 1274
}

1275 1276
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1277 1278
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1279
	drm_i915_vblank_pipe_t *pipe = data;
1280 1281

	if (!dev_priv) {
1282
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1283
		return -EINVAL;
1284 1285
	}

1286
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1287

1288 1289 1290
	return 0;
}

1291 1292 1293
/**
 * Schedule buffer swap at given vertical blank.
 */
1294 1295
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
1296
{
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
1310
	 */
1311
	return -EINVAL;
1312 1313
}

1314
static struct drm_i915_gem_request *
1315 1316
i915_get_tail_request(struct drm_device *dev)
{
B
Ben Gamari 已提交
1317
	drm_i915_private_t *dev_priv = dev->dev_private;
1318 1319
	return list_entry(dev_priv->render_ring.request_list.prev,
			struct drm_i915_gem_request, list);
B
Ben Gamari 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
}

/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
1332
	uint32_t acthd, instdone, instdone1;
1333 1334 1335 1336 1337

	/* No reset support on this chip yet. */
	if (IS_GEN6(dev))
		return;

1338
	if (!IS_I965G(dev)) {
B
Ben Gamari 已提交
1339
		acthd = I915_READ(ACTHD);
1340 1341 1342
		instdone = I915_READ(INSTDONE);
		instdone1 = 0;
	} else {
B
Ben Gamari 已提交
1343
		acthd = I915_READ(ACTHD_I965);
1344 1345 1346
		instdone = I915_READ(INSTDONE_I965);
		instdone1 = I915_READ(INSTDONE1);
	}
B
Ben Gamari 已提交
1347 1348

	/* If all work is done then ACTHD clearly hasn't advanced. */
1349 1350 1351 1352
	if (list_empty(&dev_priv->render_ring.request_list) ||
		i915_seqno_passed(i915_get_gem_seqno(dev,
				&dev_priv->render_ring),
			i915_get_tail_request(dev)->seqno)) {
B
Ben Gamari 已提交
1353
		dev_priv->hangcheck_count = 0;
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363

		/* Issue a wake-up to catch stuck h/w. */
		if (dev_priv->render_ring.waiting_gem_seqno |
		    dev_priv->bsd_ring.waiting_gem_seqno) {
			DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
			if (dev_priv->render_ring.waiting_gem_seqno)
				DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
			if (dev_priv->bsd_ring.waiting_gem_seqno)
				DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
		}
B
Ben Gamari 已提交
1364 1365 1366
		return;
	}

1367 1368 1369 1370 1371
	if (dev_priv->last_acthd == acthd &&
	    dev_priv->last_instdone == instdone &&
	    dev_priv->last_instdone1 == instdone1) {
		if (dev_priv->hangcheck_count++ > 1) {
			DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386

			if (!IS_GEN2(dev)) {
				/* Is the chip hanging on a WAIT_FOR_EVENT?
				 * If so we can simply poke the RB_WAIT bit
				 * and break the hang. This should work on
				 * all but the second generation chipsets.
				 */
				u32 tmp = I915_READ(PRB0_CTL);
				if (tmp & RING_WAIT) {
					I915_WRITE(PRB0_CTL, tmp);
					POSTING_READ(PRB0_CTL);
					goto out;
				}
			}

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
			i915_handle_error(dev, true);
			return;
		}
	} else {
		dev_priv->hangcheck_count = 0;

		dev_priv->last_acthd = acthd;
		dev_priv->last_instdone = instdone;
		dev_priv->last_instdone1 = instdone1;
	}
B
Ben Gamari 已提交
1397

1398
out:
B
Ben Gamari 已提交
1399 1400 1401 1402
	/* Reset timer case chip hangs without another request being added */
	mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
}

L
Linus Torvalds 已提交
1403 1404
/* drm_dma.h hooks
*/
1405
static void ironlake_irq_preinstall(struct drm_device *dev)
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	(void) I915_READ(DEIER);

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	(void) I915_READ(GTIER);
1421 1422 1423 1424 1425

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	(void) I915_READ(SDEIER);
1426 1427
}

1428
static int ironlake_irq_postinstall(struct drm_device *dev)
1429 1430 1431
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1432 1433
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1434
	u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
1435 1436
	u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
			   SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1437 1438

	dev_priv->irq_mask_reg = ~display_mask;
1439
	dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
1440 1441 1442 1443 1444 1445 1446

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
	(void) I915_READ(DEIER);

1447 1448 1449 1450
	/* Gen6 only needs render pipe_control now */
	if (IS_GEN6(dev))
		render_mask = GT_PIPE_NOTIFY;

1451
	dev_priv->gt_irq_mask_reg = ~render_mask;
1452 1453 1454 1455
	dev_priv->gt_irq_enable_reg = render_mask;

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
1456 1457
	if (IS_GEN6(dev))
		I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
1458 1459 1460
	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
	(void) I915_READ(GTIER);

1461 1462 1463 1464 1465 1466 1467 1468
	dev_priv->pch_irq_mask_reg = ~hotplug_mask;
	dev_priv->pch_irq_enable_reg = hotplug_mask;

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
	I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
	(void) I915_READ(SDEIER);

1469 1470 1471 1472 1473 1474 1475
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

1476 1477 1478
	return 0;
}

1479
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1480 1481 1482
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
1483 1484
	atomic_set(&dev_priv->irq_received, 0);

1485
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1486
	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1487

1488
	if (HAS_PCH_SPLIT(dev)) {
1489
		ironlake_irq_preinstall(dev);
1490 1491 1492
		return;
	}

1493 1494 1495 1496 1497
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1498
	I915_WRITE(HWSTAM, 0xeffe);
1499 1500
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1501
	I915_WRITE(IMR, 0xffffffff);
1502
	I915_WRITE(IER, 0x0);
1503
	(void) I915_READ(IER);
L
Linus Torvalds 已提交
1504 1505
}

1506 1507 1508 1509
/*
 * Must be called after intel_modeset_init or hotplug interrupts won't be
 * enabled correctly.
 */
1510
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
1511 1512
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1513
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1514
	u32 error_mask;
1515

1516
	DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
1517

1518 1519 1520
	if (HAS_BSD(dev))
		DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);

1521 1522
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

1523
	if (HAS_PCH_SPLIT(dev))
1524
		return ironlake_irq_postinstall(dev);
1525

1526 1527 1528 1529 1530 1531
	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

1532 1533 1534 1535
	if (I915_HAS_HOTPLUG(dev)) {
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
1536
		dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1537 1538
	}

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

1554
	I915_WRITE(IMR, dev_priv->irq_mask_reg);
1555
	I915_WRITE(IER, enable_mask);
1556 1557
	(void) I915_READ(IER);

1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

		/* Note HDMI and DP share bits */
		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMID_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1572
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1573
			hotplug_en |= CRT_HOTPLUG_INT_EN;
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583

			/* Programming the CRT detection parameters tends
			   to generate a spurious hotplug event about three
			   seconds later.  So just do it once.
			*/
			if (IS_G4X(dev))
				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
		}

1584 1585 1586 1587 1588
		/* Ignore TV since it's buggy */

		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}

1589
	intel_opregion_enable_asle(dev);
1590 1591

	return 0;
L
Linus Torvalds 已提交
1592 1593
}

1594
static void ironlake_irq_uninstall(struct drm_device *dev)
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

1608
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1609 1610
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1611

L
Linus Torvalds 已提交
1612 1613 1614
	if (!dev_priv)
		return;

1615 1616
	dev_priv->vblank_pipe = 0;

1617
	if (HAS_PCH_SPLIT(dev)) {
1618
		ironlake_irq_uninstall(dev);
1619 1620 1621
		return;
	}

1622 1623 1624 1625 1626
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1627
	I915_WRITE(HWSTAM, 0xffffffff);
1628 1629
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1630
	I915_WRITE(IMR, 0xffffffff);
1631
	I915_WRITE(IER, 0x0);
1632

1633 1634 1635
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
1636
}