i915_irq.c 41.1 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29
#include <linux/sysrq.h>
30
#include <linux/slab.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
35
#include "i915_trace.h"
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37 38 39

#define MAX_NOPID ((u32)~0)

40 41 42 43 44 45 46
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
47 48 49 50 51 52 53
#define I915_INTERRUPT_ENABLE_FIX			\
	(I915_ASLE_INTERRUPT |				\
	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
54 55 56 57

/** Interrupts that we mask and unmask at runtime. */
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)

J
Jesse Barnes 已提交
58 59 60 61 62 63 64 65 66
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

67
void
68
ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
69 70 71 72 73 74 75 76 77
{
	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
		dev_priv->gt_irq_mask_reg &= ~mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

static inline void
78
ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
79 80 81 82 83 84 85 86 87 88
{
	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
		dev_priv->gt_irq_mask_reg |= mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

/* For display hotplug interrupt */
void
89
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
90 91 92 93 94 95 96 97 98
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

static inline void
99
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
100 101 102 103 104 105 106 107
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

108
void
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

static inline void
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

128 129 130 131 132 133 134
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
135
	BUG();
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
		(void) I915_READ(reg);
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
		(void) I915_READ(reg);
	}
}

163 164 165 166 167 168 169
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
void intel_enable_asle (struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

170
	if (HAS_PCH_SPLIT(dev))
171
		ironlake_enable_display_irq(dev_priv, DE_GSE);
172
	else {
173 174
		i915_enable_pipestat(dev_priv, 1,
				     I915_LEGACY_BLC_EVENT_ENABLE);
175 176 177 178
		if (IS_I965G(dev))
			i915_enable_pipestat(dev_priv, 0,
					     I915_LEGACY_BLC_EVENT_ENABLE);
	}
179 180
}

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;

	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
		return 1;

	return 0;
}

202 203 204 205
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
206 207 208 209 210 211 212 213 214 215
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
	u32 high1, high2, low, count;

	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

	if (!i915_pipe_enabled(dev, pipe)) {
216 217
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
				"pipe %d\n", pipe);
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
		return 0;
	}

	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
			PIPE_FRAME_LOW_SHIFT);
		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
	} while (high1 != high2);

	count = (high1 << 8) | low;

	return count;
}

240 241 242 243 244 245
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
246 247
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
					"pipe %d\n", pipe);
248 249 250 251 252 253
		return 0;
	}

	return I915_READ(reg);
}

254 255 256 257 258 259 260 261
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
262
	struct drm_mode_config *mode_config = &dev->mode_config;
263
	struct drm_encoder *encoder;
264

265 266 267
	if (mode_config->num_encoder) {
		list_for_each_entry(encoder, &mode_config->encoder_list, head) {
			struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
268
	
269 270
			if (intel_encoder->hot_plug)
				(*intel_encoder->hot_plug) (intel_encoder);
271 272
		}
	}
273
	/* Just fire off a uevent and let userspace tell us what to do */
274
	drm_helper_hpd_irq_event(dev);
275 276
}

277 278 279
static void i915_handle_rps_change(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
280
	u32 busy_up, busy_down, max_avg, min_avg;
281 282 283 284
	u16 rgvswctl;
	u8 new_delay = dev_priv->cur_delay;

	I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG);
285 286
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
287 288 289 290
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
291
	if (busy_up > max_avg) {
292 293 294 295
		if (dev_priv->cur_delay != dev_priv->max_delay)
			new_delay = dev_priv->cur_delay - 1;
		if (new_delay < dev_priv->max_delay)
			new_delay = dev_priv->max_delay;
296
	} else if (busy_down < min_avg) {
297 298 299 300 301 302 303 304 305 306 307
		if (dev_priv->cur_delay != dev_priv->min_delay)
			new_delay = dev_priv->cur_delay + 1;
		if (new_delay > dev_priv->min_delay)
			new_delay = dev_priv->min_delay;
	}

	DRM_DEBUG("rps change requested: %d -> %d\n",
		  dev_priv->cur_delay, new_delay);

	rgvswctl = I915_READ(MEMSWCTL);
	if (rgvswctl & MEMCTL_CMD_STS) {
308 309
		DRM_ERROR("gpu busy, RCS change rejected\n");
		return; /* still busy with another command */
310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
	}

	/* Program the new state */
	rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
		(new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
	I915_WRITE(MEMSWCTL, rgvswctl);
	POSTING_READ(MEMSWCTL);

	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE(MEMSWCTL, rgvswctl);

	dev_priv->cur_delay = new_delay;

	DRM_DEBUG("rps changed\n");

	return;
}

328
irqreturn_t ironlake_irq_handler(struct drm_device *dev)
329 330 331
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
332
	u32 de_iir, gt_iir, de_ier, pch_iir;
333 334
	struct drm_i915_master_private *master_priv;

335 336 337 338 339
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
	(void)I915_READ(DEIER);

340 341
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
342
	pch_iir = I915_READ(SDEIIR);
343

344 345
	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
		goto done;
346

347
	ret = IRQ_HANDLED;
348

349 350 351 352 353 354
	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
355

356
	if (gt_iir & GT_PIPE_NOTIFY) {
357 358 359 360 361 362 363
		u32 seqno = i915_get_gem_seqno(dev);
		dev_priv->mm.irq_gem_seqno = seqno;
		trace_i915_gem_request_complete(dev, seqno);
		DRM_WAKEUP(&dev_priv->irq_queue);
		dev_priv->hangcheck_count = 0;
		mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
	}
364

365 366
	if (de_iir & DE_GSE)
		ironlake_opregion_gse_intr(dev);
367

368
	if (de_iir & DE_PLANEA_FLIP_DONE) {
369
		intel_prepare_page_flip(dev, 0);
370 371
		intel_finish_page_flip(dev, 0);
	}
372

373
	if (de_iir & DE_PLANEB_FLIP_DONE) {
374
		intel_prepare_page_flip(dev, 1);
375 376
		intel_finish_page_flip(dev, 1);
	}
377

378
	if (de_iir & DE_PIPEA_VBLANK)
379 380
		drm_handle_vblank(dev, 0);

381
	if (de_iir & DE_PIPEB_VBLANK)
382 383
		drm_handle_vblank(dev, 1);

384 385 386 387
	/* check event from PCH */
	if ((de_iir & DE_PCH_EVENT) &&
	    (pch_iir & SDE_HOTPLUG_MASK)) {
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
388 389
	}

390 391 392 393 394
	if (de_iir & DE_PCU_EVENT) {
		I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS));
		i915_handle_rps_change(dev);
	}

395 396 397 398 399 400
	/* should clear PCH hotplug event before clear CPU irq */
	I915_WRITE(SDEIIR, pch_iir);
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);

done:
401 402 403
	I915_WRITE(DEIER, de_ier);
	(void)I915_READ(DEIER);

404 405 406
	return ret;
}

407 408 409 410 411 412 413 414 415 416 417 418
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    error_work);
	struct drm_device *dev = dev_priv->dev;
419 420 421
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
422

423
	DRM_DEBUG_DRIVER("generating error event\n");
424 425
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

426
	if (atomic_read(&dev_priv->mm.wedged)) {
427
		if (IS_I965G(dev)) {
428
			DRM_DEBUG_DRIVER("resetting chip\n");
429 430
			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
			if (!i965_reset(dev, GDRST_RENDER)) {
431
				atomic_set(&dev_priv->mm.wedged, 0);
432 433 434
				kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
			}
		} else {
435
			DRM_DEBUG_DRIVER("reboot required\n");
436 437
		}
	}
438 439
}

440 441 442 443 444 445 446 447 448 449 450
static struct drm_i915_error_object *
i915_error_object_create(struct drm_device *dev,
			 struct drm_gem_object *src)
{
	struct drm_i915_error_object *dst;
	struct drm_i915_gem_object *src_priv;
	int page, page_count;

	if (src == NULL)
		return NULL;

451
	src_priv = to_intel_bo(src);
452 453 454 455 456 457 458 459 460 461 462
	if (src_priv->pages == NULL)
		return NULL;

	page_count = src->size / PAGE_SIZE;

	dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
	if (dst == NULL)
		return NULL;

	for (page = 0; page < page_count; page++) {
		void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
463 464
		unsigned long flags;

465 466
		if (d == NULL)
			goto unwind;
467 468
		local_irq_save(flags);
		s = kmap_atomic(src_priv->pages[page], KM_IRQ0);
469
		memcpy(d, s, PAGE_SIZE);
470 471
		kunmap_atomic(s, KM_IRQ0);
		local_irq_restore(flags);
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
		dst->pages[page] = d;
	}
	dst->page_count = page_count;
	dst->gtt_offset = src_priv->gtt_offset;

	return dst;

unwind:
	while (page--)
		kfree(dst->pages[page]);
	kfree(dst);
	return NULL;
}

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

static void
i915_error_state_free(struct drm_device *dev,
		      struct drm_i915_error_state *error)
{
	i915_error_object_free(error->batchbuffer[0]);
	i915_error_object_free(error->batchbuffer[1]);
	i915_error_object_free(error->ringbuffer);
	kfree(error->active_bo);
	kfree(error);
}

static u32
i915_get_bbaddr(struct drm_device *dev, u32 *ring)
{
	u32 cmd;

	if (IS_I830(dev) || IS_845G(dev))
		cmd = MI_BATCH_BUFFER;
	else if (IS_I965G(dev))
		cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
		       MI_BATCH_NON_SECURE_I965);
	else
		cmd = (MI_BATCH_BUFFER_START | (2 << 6));

	return ring[0] == cmd ? ring[1] : 0;
}

static u32
i915_ringbuffer_last_batch(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 head, bbaddr;
	u32 *ring;

	/* Locate the current position in the ringbuffer and walk back
	 * to find the most recently dispatched batch buffer.
	 */
	bbaddr = 0;
	head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
	ring = (u32 *)(dev_priv->ring.virtual_start + head);

	while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
		bbaddr = i915_get_bbaddr(dev, ring);
		if (bbaddr)
			break;
	}

	if (bbaddr == 0) {
		ring = (u32 *)(dev_priv->ring.virtual_start + dev_priv->ring.Size);
		while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
			bbaddr = i915_get_bbaddr(dev, ring);
			if (bbaddr)
				break;
		}
	}

	return bbaddr;
}

559 560 561 562 563 564 565 566 567
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
568 569 570
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
571
	struct drm_i915_gem_object *obj_priv;
572
	struct drm_i915_error_state *error;
573
	struct drm_gem_object *batchbuffer[2];
574
	unsigned long flags;
575 576
	u32 bbaddr;
	int count;
577 578

	spin_lock_irqsave(&dev_priv->error_lock, flags);
579 580 581 582
	error = dev_priv->first_error;
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
	if (error)
		return;
583 584 585

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
586 587
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
588 589
	}

590
	error->seqno = i915_get_gem_seqno(dev);
591 592 593 594 595 596 597 598 599 600
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
	error->pipeastat = I915_READ(PIPEASTAT);
	error->pipebstat = I915_READ(PIPEBSTAT);
	error->instpm = I915_READ(INSTPM);
	if (!IS_I965G(dev)) {
		error->ipeir = I915_READ(IPEIR);
		error->ipehr = I915_READ(IPEHR);
		error->instdone = I915_READ(INSTDONE);
		error->acthd = I915_READ(ACTHD);
601
		error->bbaddr = 0;
602 603 604 605 606 607 608
	} else {
		error->ipeir = I915_READ(IPEIR_I965);
		error->ipehr = I915_READ(IPEHR_I965);
		error->instdone = I915_READ(INSTDONE_I965);
		error->instps = I915_READ(INSTPS);
		error->instdone1 = I915_READ(INSTDONE1);
		error->acthd = I915_READ(ACTHD_I965);
609
		error->bbaddr = I915_READ64(BB_ADDR);
610 611
	}

612
	bbaddr = i915_ringbuffer_last_batch(dev);
613

614 615 616 617 618
	/* Grab the current batchbuffer, most likely to have crashed. */
	batchbuffer[0] = NULL;
	batchbuffer[1] = NULL;
	count = 0;
	list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
619
		struct drm_gem_object *obj = &obj_priv->base;
620

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
		if (batchbuffer[0] == NULL &&
		    bbaddr >= obj_priv->gtt_offset &&
		    bbaddr < obj_priv->gtt_offset + obj->size)
			batchbuffer[0] = obj;

		if (batchbuffer[1] == NULL &&
		    error->acthd >= obj_priv->gtt_offset &&
		    error->acthd < obj_priv->gtt_offset + obj->size &&
		    batchbuffer[0] != obj)
			batchbuffer[1] = obj;

		count++;
	}

	/* We need to copy these to an anonymous buffer as the simplest
	 * method to avoid being overwritten by userpace.
	 */
	error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
	error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);

	/* Record the ringbuffer */
	error->ringbuffer = i915_error_object_create(dev, dev_priv->ring.ring_obj);

	/* Record buffers on the active list. */
	error->active_bo = NULL;
	error->active_bo_count = 0;

	if (count)
		error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
					   GFP_ATOMIC);

	if (error->active_bo) {
		int i = 0;
		list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
655
			struct drm_gem_object *obj = &obj_priv->base;
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685

			error->active_bo[i].size = obj->size;
			error->active_bo[i].name = obj->name;
			error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
			error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
			error->active_bo[i].read_domains = obj->read_domains;
			error->active_bo[i].write_domain = obj->write_domain;
			error->active_bo[i].fence_reg = obj_priv->fence_reg;
			error->active_bo[i].pinned = 0;
			if (obj_priv->pin_count > 0)
				error->active_bo[i].pinned = 1;
			if (obj_priv->user_pin_count > 0)
				error->active_bo[i].pinned = -1;
			error->active_bo[i].tiling = obj_priv->tiling_mode;
			error->active_bo[i].dirty = obj_priv->dirty;
			error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;

			if (++i == count)
				break;
		}
		error->active_bo_count = i;
	}

	do_gettimeofday(&error->time);

	spin_lock_irqsave(&dev_priv->error_lock, flags);
	if (dev_priv->first_error == NULL) {
		dev_priv->first_error = error;
		error = NULL;
	}
686
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703

	if (error)
		i915_error_state_free(dev, error);
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;

	spin_lock(&dev_priv->error_lock);
	error = dev_priv->first_error;
	dev_priv->first_error = NULL;
	spin_unlock(&dev_priv->error_lock);

	if (error)
		i915_error_state_free(dev, error);
704 705
}

706 707 708 709 710 711 712 713 714 715
/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
716
static void i915_handle_error(struct drm_device *dev, bool wedged)
717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 eir = I915_READ(EIR);
	u32 pipea_stats = I915_READ(PIPEASTAT);
	u32 pipeb_stats = I915_READ(PIPEBSTAT);

	i915_capture_error_state(dev);

	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
	       eir);

	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

	if (IS_I9XX(dev)) {
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
		printk(KERN_ERR "memory refresh error\n");
		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
		       pipea_stats);
		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
		       pipeb_stats);
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
		printk(KERN_ERR "instruction error\n");
		printk(KERN_ERR "  INSTPM: 0x%08x\n",
		       I915_READ(INSTPM));
		if (!IS_I965G(dev)) {
			u32 ipeir = I915_READ(IPEIR);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD));
			I915_WRITE(IPEIR, ipeir);
			(void)I915_READ(IPEIR);
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
	}

	I915_WRITE(EIR, eir);
	(void)I915_READ(EIR);
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}

826 827 828
	if (wedged) {
		atomic_set(&dev_priv->mm.wedged, 1);

829 830 831 832 833 834
		/*
		 * Wakeup waiting processes so they don't hang
		 */
		DRM_WAKEUP(&dev_priv->irq_queue);
	}

835
	queue_work(dev_priv->wq, &dev_priv->error_work);
836 837
}

L
Linus Torvalds 已提交
838 839
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
840
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
841
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
842
	struct drm_i915_master_private *master_priv;
843 844
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
845 846
	u32 vblank_status;
	u32 vblank_enable;
847
	int vblank = 0;
848
	unsigned long irqflags;
849 850
	int irq_received;
	int ret = IRQ_NONE;
851

852 853
	atomic_inc(&dev_priv->irq_received);

854
	if (HAS_PCH_SPLIT(dev))
855
		return ironlake_irq_handler(dev);
856

857
	iir = I915_READ(IIR);
858

859 860 861 862 863 864 865
	if (IS_I965G(dev)) {
		vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
		vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
	} else {
		vblank_status = I915_VBLANK_INTERRUPT_STATUS;
		vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
	}
866

867 868 869 870 871 872 873 874 875 876 877
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
878

879
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
880
			i915_handle_error(dev, false);
881

882 883 884
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
885
		if (pipea_stats & 0x8000ffff) {
886
			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
887
				DRM_DEBUG_DRIVER("pipe a underrun\n");
888
			I915_WRITE(PIPEASTAT, pipea_stats);
889
			irq_received = 1;
890
		}
L
Linus Torvalds 已提交
891

892
		if (pipeb_stats & 0x8000ffff) {
893
			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
894
				DRM_DEBUG_DRIVER("pipe b underrun\n");
895
			I915_WRITE(PIPEBSTAT, pipeb_stats);
896
			irq_received = 1;
897
		}
898 899 900 901 902 903
		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
904

905 906 907 908 909
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

910
			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
911 912
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
913 914
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
915 916 917 918 919

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

920 921
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
922

923 924 925 926 927 928
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
929

930
		if (iir & I915_USER_INTERRUPT) {
C
Chris Wilson 已提交
931 932 933
			u32 seqno = i915_get_gem_seqno(dev);
			dev_priv->mm.irq_gem_seqno = seqno;
			trace_i915_gem_request_complete(dev, seqno);
934
			DRM_WAKEUP(&dev_priv->irq_queue);
B
Ben Gamari 已提交
935 936
			dev_priv->hangcheck_count = 0;
			mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
937
		}
938

939 940 941 942 943 944
		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
			intel_prepare_page_flip(dev, 0);

		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
			intel_prepare_page_flip(dev, 1);

945
		if (pipea_stats & vblank_status) {
946 947
			vblank++;
			drm_handle_vblank(dev, 0);
948
			intel_finish_page_flip(dev, 0);
949
		}
950

951
		if (pipeb_stats & vblank_status) {
952 953
			vblank++;
			drm_handle_vblank(dev, 1);
954
			intel_finish_page_flip(dev, 1);
955
		}
956

957 958
		if ((pipea_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
		    (pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
		    (iir & I915_ASLE_INTERRUPT))
			opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
978
	}
979

980
	return ret;
L
Linus Torvalds 已提交
981 982
}

983
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
984 985
{
	drm_i915_private_t *dev_priv = dev->dev_private;
986
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
987 988 989 990
	RING_LOCALS;

	i915_kernel_lost_context(dev);

991
	DRM_DEBUG_DRIVER("\n");
L
Linus Torvalds 已提交
992

993
	dev_priv->counter++;
994
	if (dev_priv->counter > 0x7FFFFFFFUL)
995
		dev_priv->counter = 1;
996 997
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
998

999
	BEGIN_LP_RING(4);
1000
	OUT_RING(MI_STORE_DWORD_INDEX);
1001
	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1002
	OUT_RING(dev_priv->counter);
1003
	OUT_RING(MI_USER_INTERRUPT);
L
Linus Torvalds 已提交
1004
	ADVANCE_LP_RING();
D
Dave Airlie 已提交
1005

1006
	return dev_priv->counter;
L
Linus Torvalds 已提交
1007 1008
}

1009
void i915_user_irq_get(struct drm_device *dev)
1010 1011
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1012
	unsigned long irqflags;
1013

1014
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1015
	if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
1016
		if (HAS_PCH_SPLIT(dev))
1017
			ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
1018 1019 1020
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
	}
1021
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1022 1023
}

1024
void i915_user_irq_put(struct drm_device *dev)
1025 1026
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1027
	unsigned long irqflags;
1028

1029
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1030
	BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
1031
	if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
1032
		if (HAS_PCH_SPLIT(dev))
1033
			ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
1034 1035 1036
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
	}
1037
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1038 1039
}

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	if (dev_priv->trace_irq_seqno == 0)
		i915_user_irq_get(dev);

	dev_priv->trace_irq_seqno = seqno;
}

1050
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
1051 1052
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1053
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1054 1055
	int ret = 0;

1056
	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
1057 1058
		  READ_BREADCRUMB(dev_priv));

1059
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
1060 1061
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
1062
		return 0;
1063
	}
L
Linus Torvalds 已提交
1064

1065 1066
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
1067

1068
	i915_user_irq_get(dev);
L
Linus Torvalds 已提交
1069 1070
	DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
		    READ_BREADCRUMB(dev_priv) >= irq_nr);
1071
	i915_user_irq_put(dev);
L
Linus Torvalds 已提交
1072

E
Eric Anholt 已提交
1073
	if (ret == -EBUSY) {
1074
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
1075 1076 1077
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

1078 1079 1080
	return ret;
}

L
Linus Torvalds 已提交
1081 1082
/* Needs the lock as it touches the ring.
 */
1083 1084
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1085 1086
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1087
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
1088 1089
	int result;

1090
	if (!dev_priv || !dev_priv->ring.virtual_start) {
1091
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1092
		return -EINVAL;
L
Linus Torvalds 已提交
1093
	}
1094 1095 1096

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

1097
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1098
	result = i915_emit_irq(dev);
1099
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1100

1101
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
1102
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
1103
		return -EFAULT;
L
Linus Torvalds 已提交
1104 1105 1106 1107 1108 1109 1110
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
1111 1112
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1113 1114
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1115
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
1116 1117

	if (!dev_priv) {
1118
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1119
		return -EINVAL;
L
Linus Torvalds 已提交
1120 1121
	}

1122
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
1123 1124
}

1125 1126 1127 1128
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
1129 1130
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1131
	unsigned long irqflags;
1132 1133 1134 1135 1136 1137
	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
	u32 pipeconf;

	pipeconf = I915_READ(pipeconf_reg);
	if (!(pipeconf & PIPEACONF_ENABLE))
		return -EINVAL;
1138

1139
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1140
	if (HAS_PCH_SPLIT(dev))
1141 1142 1143
		ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 
					    DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
	else if (IS_I965G(dev))
1144 1145
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1146
	else
1147 1148
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1149
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1150 1151 1152
	return 0;
}

1153 1154 1155 1156
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
1157 1158
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1159
	unsigned long irqflags;
1160

1161
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1162
	if (HAS_PCH_SPLIT(dev))
1163 1164 1165 1166 1167 1168
		ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 
					     DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
	else
		i915_disable_pipestat(dev_priv, pipe,
				      PIPE_VBLANK_INTERRUPT_ENABLE |
				      PIPE_START_VBLANK_INTERRUPT_ENABLE);
1169
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1170 1171
}

J
Jesse Barnes 已提交
1172 1173 1174
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1175

1176
	if (!HAS_PCH_SPLIT(dev))
1177
		opregion_enable_asle(dev);
J
Jesse Barnes 已提交
1178 1179 1180 1181
	dev_priv->irq_enabled = 1;
}


1182 1183
/* Set the vblank monitor pipe
 */
1184 1185
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1186 1187 1188 1189
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
1190
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1191
		return -EINVAL;
1192 1193
	}

1194
	return 0;
1195 1196
}

1197 1198
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1199 1200
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1201
	drm_i915_vblank_pipe_t *pipe = data;
1202 1203

	if (!dev_priv) {
1204
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1205
		return -EINVAL;
1206 1207
	}

1208
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1209

1210 1211 1212
	return 0;
}

1213 1214 1215
/**
 * Schedule buffer swap at given vertical blank.
 */
1216 1217
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
1218
{
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
1232
	 */
1233
	return -EINVAL;
1234 1235
}

B
Ben Gamari 已提交
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
	drm_i915_private_t *dev_priv = dev->dev_private;
	return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
}

/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t acthd;
1252 1253 1254 1255 1256

	/* No reset support on this chip yet. */
	if (IS_GEN6(dev))
		return;

B
Ben Gamari 已提交
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (!IS_I965G(dev))
		acthd = I915_READ(ACTHD);
	else
		acthd = I915_READ(ACTHD_I965);

	/* If all work is done then ACTHD clearly hasn't advanced. */
	if (list_empty(&dev_priv->mm.request_list) ||
		       i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
		dev_priv->hangcheck_count = 0;
		return;
	}

	if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1271
		i915_handle_error(dev, true);
B
Ben Gamari 已提交
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
		return;
	} 

	/* Reset timer case chip hangs without another request being added */
	mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);

	if (acthd != dev_priv->last_acthd)
		dev_priv->hangcheck_count = 0;
	else
		dev_priv->hangcheck_count++;

	dev_priv->last_acthd = acthd;
}

L
Linus Torvalds 已提交
1286 1287
/* drm_dma.h hooks
*/
1288
static void ironlake_irq_preinstall(struct drm_device *dev)
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	(void) I915_READ(DEIER);

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	(void) I915_READ(GTIER);
1304 1305 1306 1307 1308

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	(void) I915_READ(SDEIER);
1309 1310
}

1311
static int ironlake_irq_postinstall(struct drm_device *dev)
1312 1313 1314
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1315 1316
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1317
	u32 render_mask = GT_PIPE_NOTIFY;
1318 1319
	u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
			   SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1320 1321

	dev_priv->irq_mask_reg = ~display_mask;
1322
	dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
	(void) I915_READ(DEIER);

	/* user interrupt should be enabled, but masked initial */
	dev_priv->gt_irq_mask_reg = 0xffffffff;
	dev_priv->gt_irq_enable_reg = render_mask;

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
	(void) I915_READ(GTIER);

1339 1340 1341 1342 1343 1344 1345 1346
	dev_priv->pch_irq_mask_reg = ~hotplug_mask;
	dev_priv->pch_irq_enable_reg = hotplug_mask;

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
	I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
	(void) I915_READ(SDEIER);

1347 1348 1349 1350 1351 1352 1353
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

1354 1355 1356
	return 0;
}

1357
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1358 1359 1360
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
1361 1362
	atomic_set(&dev_priv->irq_received, 0);

1363
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1364
	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1365

1366
	if (HAS_PCH_SPLIT(dev)) {
1367
		ironlake_irq_preinstall(dev);
1368 1369 1370
		return;
	}

1371 1372 1373 1374 1375
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1376
	I915_WRITE(HWSTAM, 0xeffe);
1377 1378
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1379
	I915_WRITE(IMR, 0xffffffff);
1380
	I915_WRITE(IER, 0x0);
1381
	(void) I915_READ(IER);
L
Linus Torvalds 已提交
1382 1383
}

1384 1385 1386 1387
/*
 * Must be called after intel_modeset_init or hotplug interrupts won't be
 * enabled correctly.
 */
1388
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
1389 1390
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1391
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1392
	u32 error_mask;
1393

1394 1395
	DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);

1396 1397
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

1398
	if (HAS_PCH_SPLIT(dev))
1399
		return ironlake_irq_postinstall(dev);
1400

1401 1402 1403 1404 1405 1406
	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

1407 1408 1409
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
		/* Note HDMI and DP share bits */
		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMID_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
			hotplug_en |= CRT_HOTPLUG_INT_EN;
		/* Ignore TV since it's buggy */

1425 1426 1427 1428 1429 1430 1431 1432
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);

		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
	}

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

1448 1449 1450 1451 1452
	/* Disable pipe interrupt enables, clear pending pipe status */
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	/* Clear pending interrupt status */
	I915_WRITE(IIR, I915_READ(IIR));
1453

1454
	I915_WRITE(IER, enable_mask);
1455
	I915_WRITE(IMR, dev_priv->irq_mask_reg);
1456 1457
	(void) I915_READ(IER);

1458
	opregion_enable_asle(dev);
1459 1460

	return 0;
L
Linus Torvalds 已提交
1461 1462
}

1463
static void ironlake_irq_uninstall(struct drm_device *dev)
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

1477
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1478 1479
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1480

L
Linus Torvalds 已提交
1481 1482 1483
	if (!dev_priv)
		return;

1484 1485
	dev_priv->vblank_pipe = 0;

1486
	if (HAS_PCH_SPLIT(dev)) {
1487
		ironlake_irq_uninstall(dev);
1488 1489 1490
		return;
	}

1491 1492 1493 1494 1495
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1496
	I915_WRITE(HWSTAM, 0xffffffff);
1497 1498
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1499
	I915_WRITE(IMR, 0xffffffff);
1500
	I915_WRITE(IER, 0x0);
1501

1502 1503 1504
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
1505
}