pcie-designware.c 21.9 KB
Newer Older
1
/*
2
 * Synopsys Designware PCIe host controller driver
3 4 5 6 7 8 9 10 11 12 13
 *
 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * Author: Jingoo Han <jg1.han@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

J
Jingoo Han 已提交
14 15
#include <linux/irq.h>
#include <linux/irqdomain.h>
16 17
#include <linux/kernel.h>
#include <linux/module.h>
J
Jingoo Han 已提交
18
#include <linux/msi.h>
19
#include <linux/of_address.h>
20
#include <linux/of_pci.h>
21 22
#include <linux/pci.h>
#include <linux/pci_regs.h>
23
#include <linux/platform_device.h>
24 25
#include <linux/types.h>

26
#include "pcie-designware.h"
27 28 29 30

/* Synopsis specific PCIE configuration registers */
#define PCIE_PORT_LINK_CONTROL		0x710
#define PORT_LINK_MODE_MASK		(0x3f << 16)
31 32
#define PORT_LINK_MODE_1_LANES		(0x1 << 16)
#define PORT_LINK_MODE_2_LANES		(0x3 << 16)
33 34 35 36 37
#define PORT_LINK_MODE_4_LANES		(0x7 << 16)

#define PCIE_LINK_WIDTH_SPEED_CONTROL	0x80C
#define PORT_LOGIC_SPEED_CHANGE		(0x1 << 17)
#define PORT_LOGIC_LINK_WIDTH_MASK	(0x1ff << 8)
38 39 40
#define PORT_LOGIC_LINK_WIDTH_1_LANES	(0x1 << 8)
#define PORT_LOGIC_LINK_WIDTH_2_LANES	(0x2 << 8)
#define PORT_LOGIC_LINK_WIDTH_4_LANES	(0x4 << 8)
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69

#define PCIE_MSI_ADDR_LO		0x820
#define PCIE_MSI_ADDR_HI		0x824
#define PCIE_MSI_INTR0_ENABLE		0x828
#define PCIE_MSI_INTR0_MASK		0x82C
#define PCIE_MSI_INTR0_STATUS		0x830

#define PCIE_ATU_VIEWPORT		0x900
#define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
#define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
#define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
#define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
#define PCIE_ATU_CR1			0x904
#define PCIE_ATU_TYPE_MEM		(0x0 << 0)
#define PCIE_ATU_TYPE_IO		(0x2 << 0)
#define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
#define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
#define PCIE_ATU_CR2			0x908
#define PCIE_ATU_ENABLE			(0x1 << 31)
#define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
#define PCIE_ATU_LOWER_BASE		0x90C
#define PCIE_ATU_UPPER_BASE		0x910
#define PCIE_ATU_LIMIT			0x914
#define PCIE_ATU_LOWER_TARGET		0x918
#define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
#define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
#define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
#define PCIE_ATU_UPPER_TARGET		0x91C

70 71
static struct hw_pci dw_pci;

72
static unsigned long global_io_offset;
73 74 75 76 77 78

static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
{
	return sys->private_data;
}

79
int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
80 81 82 83 84 85 86 87 88 89 90 91 92
{
	*val = readl(addr);

	if (size == 1)
		*val = (*val >> (8 * (where & 3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8 * (where & 3))) & 0xffff;
	else if (size != 4)
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

93
int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
94 95 96 97 98 99 100 101 102 103 104 105 106
{
	if (size == 4)
		writel(val, addr);
	else if (size == 2)
		writew(val, addr + (where & 2));
	else if (size == 1)
		writeb(val, addr + (where & 3));
	else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

107
static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
108
{
109
	if (pp->ops->readl_rc)
110
		pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
111
	else
112
		*val = readl(pp->dbi_base + reg);
113 114
}

115
static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
116
{
117
	if (pp->ops->writel_rc)
118
		pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
119
	else
120
		writel(val, pp->dbi_base + reg);
121 122
}

123 124
static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
			       u32 *val)
125 126 127
{
	int ret;

128 129 130
	if (pp->ops->rd_own_conf)
		ret = pp->ops->rd_own_conf(pp, where, size, val);
	else
131 132
		ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
				size, val);
133

134 135 136
	return ret;
}

137 138
static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
			       u32 val)
139 140 141
{
	int ret;

142 143 144
	if (pp->ops->wr_own_conf)
		ret = pp->ops->wr_own_conf(pp, where, size, val);
	else
145 146
		ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
				size, val);
147

148 149 150
	return ret;
}

J
Jingoo Han 已提交
151 152 153 154 155 156 157 158 159
static struct irq_chip dw_msi_irq_chip = {
	.name = "PCI-MSI",
	.irq_enable = unmask_msi_irq,
	.irq_disable = mask_msi_irq,
	.irq_mask = mask_msi_irq,
	.irq_unmask = unmask_msi_irq,
};

/* MSI int handler */
160
irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
J
Jingoo Han 已提交
161 162
{
	unsigned long val;
163
	int i, pos, irq;
164
	irqreturn_t ret = IRQ_NONE;
J
Jingoo Han 已提交
165 166 167 168 169

	for (i = 0; i < MAX_MSI_CTRLS; i++) {
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
				(u32 *)&val);
		if (val) {
170
			ret = IRQ_HANDLED;
J
Jingoo Han 已提交
171 172
			pos = 0;
			while ((pos = find_next_bit(&val, 32, pos)) != 32) {
173 174
				irq = irq_find_mapping(pp->irq_domain,
						i * 32 + pos);
H
Harro Haan 已提交
175 176 177
				dw_pcie_wr_own_conf(pp,
						PCIE_MSI_INTR0_STATUS + i * 12,
						4, 1 << pos);
178
				generic_handle_irq(irq);
J
Jingoo Han 已提交
179 180 181 182
				pos++;
			}
		}
	}
183 184

	return ret;
J
Jingoo Han 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
}

void dw_pcie_msi_init(struct pcie_port *pp)
{
	pp->msi_data = __get_free_pages(GFP_KERNEL, 0);

	/* program the msi_data */
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
			virt_to_phys((void *)pp->msi_data));
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, 0);
}

static int find_valid_pos0(struct pcie_port *pp, int msgvec, int pos, int *pos0)
{
	int flag = 1;

	do {
		pos = find_next_zero_bit(pp->msi_irq_in_use,
				MAX_MSI_IRQS, pos);
		/*if you have reached to the end then get out from here.*/
		if (pos == MAX_MSI_IRQS)
			return -ENOSPC;
		/*
		 * Check if this position is at correct offset.nvec is always a
209
		 * power of two. pos0 must be nvec bit aligned.
J
Jingoo Han 已提交
210 211 212 213 214 215 216 217 218 219 220
		 */
		if (pos % msgvec)
			pos += msgvec - (pos % msgvec);
		else
			flag = 0;
	} while (flag);

	*pos0 = pos;
	return 0;
}

221
static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
222
			    unsigned int nvec, unsigned int pos)
223 224 225
{
	unsigned int i, res, bit, val;

226
	for (i = 0; i < nvec; i++) {
227 228
		irq_set_msi_desc_off(irq_base, i, NULL);
		clear_bit(pos + i, pp->msi_irq_in_use);
229
		/* Disable corresponding interrupt on MSI controller */
230 231 232 233 234 235 236 237
		res = ((pos + i) / 32) * 12;
		bit = (pos + i) % 32;
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
		val &= ~(1 << bit);
		dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
	}
}

J
Jingoo Han 已提交
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
{
	int res, bit, irq, pos0, pos1, i;
	u32 val;
	struct pcie_port *pp = sys_to_pcie(desc->dev->bus->sysdata);

	if (!pp) {
		BUG();
		return -EINVAL;
	}

	pos0 = find_first_zero_bit(pp->msi_irq_in_use,
			MAX_MSI_IRQS);
	if (pos0 % no_irqs) {
		if (find_valid_pos0(pp, no_irqs, pos0, &pos0))
			goto no_valid_irq;
	}
	if (no_irqs > 1) {
		pos1 = find_next_bit(pp->msi_irq_in_use,
				MAX_MSI_IRQS, pos0);
		/* there must be nvec number of consecutive free bits */
		while ((pos1 - pos0) < no_irqs) {
			if (find_valid_pos0(pp, no_irqs, pos1, &pos0))
				goto no_valid_irq;
			pos1 = find_next_bit(pp->msi_irq_in_use,
					MAX_MSI_IRQS, pos0);
		}
	}

267 268
	irq = irq_find_mapping(pp->irq_domain, pos0);
	if (!irq)
J
Jingoo Han 已提交
269 270
		goto no_valid_irq;

271 272 273 274 275 276 277
	/*
	 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
	 * descs so there is no need to allocate descs here. We can therefore
	 * assume that if irq_find_mapping above returns non-zero, then the
	 * descs are also successfully allocated.
	 */

278
	for (i = 0; i < no_irqs; i++) {
279 280 281 282
		if (irq_set_msi_desc_off(irq, i, desc) != 0) {
			clear_irq_range(pp, irq, i, pos0);
			goto no_valid_irq;
		}
J
Jingoo Han 已提交
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
		set_bit(pos0 + i, pp->msi_irq_in_use);
		/*Enable corresponding interrupt in MSI interrupt controller */
		res = ((pos0 + i) / 32) * 12;
		bit = (pos0 + i) % 32;
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
		val |= 1 << bit;
		dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
	}

	*pos = pos0;
	return irq;

no_valid_irq:
	*pos = pos0;
	return -ENOSPC;
}

static void clear_irq(unsigned int irq)
{
302
	unsigned int pos, nvec;
J
Jingoo Han 已提交
303 304
	struct msi_desc *msi;
	struct pcie_port *pp;
305
	struct irq_data *data = irq_get_irq_data(irq);
J
Jingoo Han 已提交
306 307

	/* get the port structure */
308
	msi = irq_data_get_msi(data);
J
Jingoo Han 已提交
309 310 311 312 313 314
	pp = sys_to_pcie(msi->dev->bus->sysdata);
	if (!pp) {
		BUG();
		return;
	}

315
	/* undo what was done in assign_irq */
316
	pos = data->hwirq;
317
	nvec = 1 << msi->msi_attrib.multiple;
J
Jingoo Han 已提交
318

319
	clear_irq_range(pp, irq, nvec, pos);
J
Jingoo Han 已提交
320

321 322 323
	/* all irqs cleared; reset attributes */
	msi->irq = 0;
	msi->msi_attrib.multiple = 0;
J
Jingoo Han 已提交
324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
}

static int dw_msi_setup_irq(struct msi_chip *chip, struct pci_dev *pdev,
			struct msi_desc *desc)
{
	int irq, pos, msgvec;
	u16 msg_ctr;
	struct msi_msg msg;
	struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);

	if (!pp) {
		BUG();
		return -EINVAL;
	}

	pci_read_config_word(pdev, desc->msi_attrib.pos+PCI_MSI_FLAGS,
				&msg_ctr);
	msgvec = (msg_ctr&PCI_MSI_FLAGS_QSIZE) >> 4;
	if (msgvec == 0)
		msgvec = (msg_ctr & PCI_MSI_FLAGS_QMASK) >> 1;
	if (msgvec > 5)
		msgvec = 0;

	irq = assign_irq((1 << msgvec), desc, &pos);
	if (irq < 0)
		return irq;

351 352 353 354
	/*
	 * write_msi_msg() will update PCI_MSI_FLAGS so there is
	 * no need to explicitly call pci_write_config_word().
	 */
J
Jingoo Han 已提交
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
	desc->msi_attrib.multiple = msgvec;

	msg.address_lo = virt_to_phys((void *)pp->msi_data);
	msg.address_hi = 0x0;
	msg.data = pos;
	write_msi_msg(irq, &msg);

	return 0;
}

static void dw_msi_teardown_irq(struct msi_chip *chip, unsigned int irq)
{
	clear_irq(irq);
}

static struct msi_chip dw_pcie_msi_chip = {
	.setup_irq = dw_msi_setup_irq,
	.teardown_irq = dw_msi_teardown_irq,
};

375 376 377 378 379 380 381 382
int dw_pcie_link_up(struct pcie_port *pp)
{
	if (pp->ops->link_up)
		return pp->ops->link_up(pp);
	else
		return 0;
}

J
Jingoo Han 已提交
383 384 385 386 387 388 389 390 391 392 393 394 395 396
static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);
	set_irq_flags(irq, IRQF_VALID);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = dw_pcie_msi_map,
};

397 398 399
int __init dw_pcie_host_init(struct pcie_port *pp)
{
	struct device_node *np = pp->dev->of_node;
400
	struct platform_device *pdev = to_platform_device(pp->dev);
401 402
	struct of_pci_range range;
	struct of_pci_range_parser parser;
403
	struct resource *cfg_res;
404
	u32 val;
405
	int i;
J
Jingoo Han 已提交
406

407 408 409 410 411 412 413 414 415 416
	cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
	if (cfg_res) {
		pp->config.cfg0_size = resource_size(cfg_res)/2;
		pp->config.cfg1_size = resource_size(cfg_res)/2;
		pp->cfg0_base = cfg_res->start;
		pp->cfg1_base = cfg_res->start + pp->config.cfg0_size;
	} else {
		dev_err(pp->dev, "missing *config* reg space\n");
	}

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
	if (of_pci_range_parser_init(&parser, np)) {
		dev_err(pp->dev, "missing ranges property\n");
		return -EINVAL;
	}

	/* Get the I/O and memory ranges from DT */
	for_each_of_pci_range(&parser, &range) {
		unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
		if (restype == IORESOURCE_IO) {
			of_pci_range_to_resource(&range, np, &pp->io);
			pp->io.name = "I/O";
			pp->io.start = max_t(resource_size_t,
					     PCIBIOS_MIN_IO,
					     range.pci_addr + global_io_offset);
			pp->io.end = min_t(resource_size_t,
					   IO_SPACE_LIMIT,
					   range.pci_addr + range.size
					   + global_io_offset);
			pp->config.io_size = resource_size(&pp->io);
			pp->config.io_bus_addr = range.pci_addr;
437
			pp->io_base = range.cpu_addr;
438 439 440 441 442 443 444 445 446 447 448
		}
		if (restype == IORESOURCE_MEM) {
			of_pci_range_to_resource(&range, np, &pp->mem);
			pp->mem.name = "MEM";
			pp->config.mem_size = resource_size(&pp->mem);
			pp->config.mem_bus_addr = range.pci_addr;
		}
		if (restype == 0) {
			of_pci_range_to_resource(&range, np, &pp->cfg);
			pp->config.cfg0_size = resource_size(&pp->cfg)/2;
			pp->config.cfg1_size = resource_size(&pp->cfg)/2;
449 450
			pp->cfg0_base = pp->cfg.start;
			pp->cfg1_base = pp->cfg.start + pp->config.cfg0_size;
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
		}
	}

	if (!pp->dbi_base) {
		pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
					resource_size(&pp->cfg));
		if (!pp->dbi_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
	}

	pp->mem_base = pp->mem.start;

	pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
					pp->config.cfg0_size);
	if (!pp->va_cfg0_base) {
		dev_err(pp->dev, "error with ioremap in function\n");
		return -ENOMEM;
	}
	pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
					pp->config.cfg1_size);
	if (!pp->va_cfg1_base) {
		dev_err(pp->dev, "error with ioremap\n");
		return -ENOMEM;
	}

	if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
		dev_err(pp->dev, "Failed to parse the number of lanes\n");
		return -EINVAL;
	}

J
Jingoo Han 已提交
483
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
484
		pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
J
Jingoo Han 已提交
485 486
					MAX_MSI_IRQS, &msi_domain_ops,
					&dw_pcie_msi_chip);
487
		if (!pp->irq_domain) {
J
Jingoo Han 已提交
488 489 490 491
			dev_err(pp->dev, "irq domain init failed\n");
			return -ENXIO;
		}

492 493
		for (i = 0; i < MAX_MSI_IRQS; i++)
			irq_create_mapping(pp->irq_domain, i);
J
Jingoo Han 已提交
494 495
	}

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
	if (pp->ops->host_init)
		pp->ops->host_init(pp);

	dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);

	/* program correct class for RC */
	dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);

	dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
	val |= PORT_LOGIC_SPEED_CHANGE;
	dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);

	dw_pci.nr_controllers = 1;
	dw_pci.private_data = (void **)&pp;

511
	pci_common_init_dev(pp->dev, &dw_pci);
512 513 514 515 516 517 518 519 520
	pci_assign_unassigned_resources();
#ifdef CONFIG_PCI_DOMAINS
	dw_pci.domain++;
#endif

	return 0;
}

static void dw_pcie_prog_viewport_cfg0(struct pcie_port *pp, u32 busdev)
521 522
{
	/* Program viewport 0 : OUTBOUND : CFG0 */
523 524 525 526
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, pp->cfg0_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg0_base >> 32), PCIE_ATU_UPPER_BASE);
527
	dw_pcie_writel_rc(pp, pp->cfg0_base + pp->config.cfg0_size - 1,
528 529 530 531 532
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG0, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
533 534
}

535
static void dw_pcie_prog_viewport_cfg1(struct pcie_port *pp, u32 busdev)
536 537
{
	/* Program viewport 1 : OUTBOUND : CFG1 */
538 539 540 541 542
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG1, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, pp->cfg1_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg1_base >> 32), PCIE_ATU_UPPER_BASE);
543
	dw_pcie_writel_rc(pp, pp->cfg1_base + pp->config.cfg1_size - 1,
544 545 546
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
547
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
548 549
}

550
static void dw_pcie_prog_viewport_mem_outbound(struct pcie_port *pp)
551 552
{
	/* Program viewport 0 : OUTBOUND : MEM */
553 554 555 556 557
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_MEM, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, pp->mem_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->mem_base >> 32), PCIE_ATU_UPPER_BASE);
558
	dw_pcie_writel_rc(pp, pp->mem_base + pp->config.mem_size - 1,
559 560
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, pp->config.mem_bus_addr, PCIE_ATU_LOWER_TARGET);
561
	dw_pcie_writel_rc(pp, upper_32_bits(pp->config.mem_bus_addr),
562
			  PCIE_ATU_UPPER_TARGET);
563
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
564 565
}

566
static void dw_pcie_prog_viewport_io_outbound(struct pcie_port *pp)
567 568
{
	/* Program viewport 1 : OUTBOUND : IO */
569 570 571 572 573
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_IO, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, pp->io_base, PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->io_base >> 32), PCIE_ATU_UPPER_BASE);
574
	dw_pcie_writel_rc(pp, pp->io_base + pp->config.io_size - 1,
575 576
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, pp->config.io_bus_addr, PCIE_ATU_LOWER_TARGET);
577
	dw_pcie_writel_rc(pp, upper_32_bits(pp->config.io_bus_addr),
578
			  PCIE_ATU_UPPER_TARGET);
579
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
580 581
}

582
static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
583 584 585 586 587 588 589 590 591 592
		u32 devfn, int where, int size, u32 *val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
593
		dw_pcie_prog_viewport_cfg0(pp, busdev);
594 595
		ret = dw_pcie_cfg_read(pp->va_cfg0_base + address, where, size,
				val);
596
		dw_pcie_prog_viewport_mem_outbound(pp);
597
	} else {
598
		dw_pcie_prog_viewport_cfg1(pp, busdev);
599 600
		ret = dw_pcie_cfg_read(pp->va_cfg1_base + address, where, size,
				val);
601
		dw_pcie_prog_viewport_io_outbound(pp);
602 603 604 605 606
	}

	return ret;
}

607
static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
608 609 610 611 612 613 614 615 616 617
		u32 devfn, int where, int size, u32 val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
618
		dw_pcie_prog_viewport_cfg0(pp, busdev);
619 620
		ret = dw_pcie_cfg_write(pp->va_cfg0_base + address, where, size,
				val);
621
		dw_pcie_prog_viewport_mem_outbound(pp);
622
	} else {
623
		dw_pcie_prog_viewport_cfg1(pp, busdev);
624 625
		ret = dw_pcie_cfg_write(pp->va_cfg1_base + address, where, size,
				val);
626
		dw_pcie_prog_viewport_io_outbound(pp);
627 628 629 630 631
	}

	return ret;
}

632
static int dw_pcie_valid_config(struct pcie_port *pp,
633 634 635 636
				struct pci_bus *bus, int dev)
{
	/* If there is no link, then there is no device */
	if (bus->number != pp->root_bus_nr) {
637
		if (!dw_pcie_link_up(pp))
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
			return 0;
	}

	/* access only one slot on each root port */
	if (bus->number == pp->root_bus_nr && dev > 0)
		return 0;

	/*
	 * do not read more than one device on the bus directly attached
	 * to RC's (Virtual Bridge's) DS side.
	 */
	if (bus->primary == pp->root_bus_nr && dev > 0)
		return 0;

	return 1;
}

655
static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
656 657 658 659 660 661 662 663 664 665
			int size, u32 *val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

	if (!pp) {
		BUG();
		return -EINVAL;
	}

666
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
667 668 669 670 671
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	if (bus->number != pp->root_bus_nr)
672
		ret = dw_pcie_rd_other_conf(pp, bus, devfn,
673 674
						where, size, val);
	else
675
		ret = dw_pcie_rd_own_conf(pp, where, size, val);
676 677 678 679

	return ret;
}

680
static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
681 682 683 684 685 686 687 688 689 690
			int where, int size, u32 val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	int ret;

	if (!pp) {
		BUG();
		return -EINVAL;
	}

691
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
692 693 694
		return PCIBIOS_DEVICE_NOT_FOUND;

	if (bus->number != pp->root_bus_nr)
695
		ret = dw_pcie_wr_other_conf(pp, bus, devfn,
696 697
						where, size, val);
	else
698
		ret = dw_pcie_wr_own_conf(pp, where, size, val);
699 700 701 702

	return ret;
}

703 704 705
static struct pci_ops dw_pcie_ops = {
	.read = dw_pcie_rd_conf,
	.write = dw_pcie_wr_conf,
706 707
};

708
static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
709 710 711 712 713 714 715 716 717 718
{
	struct pcie_port *pp;

	pp = sys_to_pcie(sys);

	if (!pp)
		return 0;

	if (global_io_offset < SZ_1M && pp->config.io_size > 0) {
		sys->io_offset = global_io_offset - pp->config.io_bus_addr;
719
		pci_ioremap_io(global_io_offset, pp->io_base);
720 721 722 723 724 725 726 727 728 729 730
		global_io_offset += SZ_64K;
		pci_add_resource_offset(&sys->resources, &pp->io,
					sys->io_offset);
	}

	sys->mem_offset = pp->mem.start - pp->config.mem_bus_addr;
	pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);

	return 1;
}

731
static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
732 733 734 735 736 737
{
	struct pci_bus *bus;
	struct pcie_port *pp = sys_to_pcie(sys);

	if (pp) {
		pp->root_bus_nr = sys->busnr;
738
		bus = pci_scan_root_bus(pp->dev, sys->busnr, &dw_pcie_ops,
739 740 741 742 743 744 745 746 747
					sys, &sys->resources);
	} else {
		bus = NULL;
		BUG();
	}

	return bus;
}

748
static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
749 750
{
	struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
751
	int irq;
752

753 754 755
	irq = of_irq_parse_and_map_pci(dev, slot, pin);
	if (!irq)
		irq = pp->irq;
756

757
	return irq;
758 759
}

J
Jingoo Han 已提交
760 761 762 763 764 765 766 767 768 769
static void dw_pcie_add_bus(struct pci_bus *bus)
{
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
		struct pcie_port *pp = sys_to_pcie(bus->sysdata);

		dw_pcie_msi_chip.dev = pp->dev;
		bus->msi = &dw_pcie_msi_chip;
	}
}

770 771 772 773
static struct hw_pci dw_pci = {
	.setup		= dw_pcie_setup,
	.scan		= dw_pcie_scan_bus,
	.map_irq	= dw_pcie_map_irq,
J
Jingoo Han 已提交
774
	.add_bus	= dw_pcie_add_bus,
775 776
};

777
void dw_pcie_setup_rc(struct pcie_port *pp)
778 779 780 781 782 783
{
	struct pcie_port_info *config = &pp->config;
	u32 val;
	u32 membase;
	u32 memlimit;

784
	/* set the number of lanes */
785
	dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
786
	val &= ~PORT_LINK_MODE_MASK;
787 788 789 790 791 792 793 794 795 796 797
	switch (pp->lanes) {
	case 1:
		val |= PORT_LINK_MODE_1_LANES;
		break;
	case 2:
		val |= PORT_LINK_MODE_2_LANES;
		break;
	case 4:
		val |= PORT_LINK_MODE_4_LANES;
		break;
	}
798
	dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
799 800

	/* set link width speed control register */
801
	dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
802
	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
803 804 805 806 807 808 809 810 811 812 813
	switch (pp->lanes) {
	case 1:
		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
		break;
	case 2:
		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
		break;
	case 4:
		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
		break;
	}
814
	dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
815 816

	/* setup RC BARs */
817
	dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
818
	dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
819 820

	/* setup interrupt pins */
821
	dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
822 823
	val &= 0xffff00ff;
	val |= 0x00000100;
824
	dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
825 826

	/* setup bus numbers */
827
	dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
828 829
	val &= 0xff000000;
	val |= 0x00010100;
830
	dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
831 832 833 834 835

	/* setup memory base, memory limit */
	membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
	memlimit = (config->mem_size + (u32)pp->mem_base) & 0xfff00000;
	val = memlimit | membase;
836
	dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
837 838

	/* setup command register */
839
	dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
840 841 842
	val &= 0xffff0000;
	val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
		PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
843
	dw_pcie_writel_rc(pp, val, PCI_COMMAND);
844 845 846
}

MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
847
MODULE_DESCRIPTION("Designware PCIe host controller driver");
848
MODULE_LICENSE("GPL v2");