pcie-designware.c 16.0 KB
Newer Older
1
/*
2
 * Synopsys Designware PCIe host controller driver
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * Author: Jingoo Han <jg1.han@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/of_address.h>
#include <linux/pci.h>
#include <linux/pci_regs.h>
#include <linux/types.h>

21
#include "pcie-designware.h"
22 23 24 25

/* Synopsis specific PCIE configuration registers */
#define PCIE_PORT_LINK_CONTROL		0x710
#define PORT_LINK_MODE_MASK		(0x3f << 16)
26 27
#define PORT_LINK_MODE_1_LANES		(0x1 << 16)
#define PORT_LINK_MODE_2_LANES		(0x3 << 16)
28 29 30 31 32
#define PORT_LINK_MODE_4_LANES		(0x7 << 16)

#define PCIE_LINK_WIDTH_SPEED_CONTROL	0x80C
#define PORT_LOGIC_SPEED_CHANGE		(0x1 << 17)
#define PORT_LOGIC_LINK_WIDTH_MASK	(0x1ff << 8)
33 34 35
#define PORT_LOGIC_LINK_WIDTH_1_LANES	(0x1 << 8)
#define PORT_LOGIC_LINK_WIDTH_2_LANES	(0x2 << 8)
#define PORT_LOGIC_LINK_WIDTH_4_LANES	(0x4 << 8)
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64

#define PCIE_MSI_ADDR_LO		0x820
#define PCIE_MSI_ADDR_HI		0x824
#define PCIE_MSI_INTR0_ENABLE		0x828
#define PCIE_MSI_INTR0_MASK		0x82C
#define PCIE_MSI_INTR0_STATUS		0x830

#define PCIE_ATU_VIEWPORT		0x900
#define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
#define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
#define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
#define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
#define PCIE_ATU_CR1			0x904
#define PCIE_ATU_TYPE_MEM		(0x0 << 0)
#define PCIE_ATU_TYPE_IO		(0x2 << 0)
#define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
#define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
#define PCIE_ATU_CR2			0x908
#define PCIE_ATU_ENABLE			(0x1 << 31)
#define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
#define PCIE_ATU_LOWER_BASE		0x90C
#define PCIE_ATU_UPPER_BASE		0x910
#define PCIE_ATU_LIMIT			0x914
#define PCIE_ATU_LOWER_TARGET		0x918
#define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
#define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
#define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
#define PCIE_ATU_UPPER_TARGET		0x91C

65 66 67
static struct hw_pci dw_pci;

unsigned long global_io_offset;
68 69 70 71 72 73

static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
{
	return sys->private_data;
}

74
int cfg_read(void __iomem *addr, int where, int size, u32 *val)
75 76 77 78 79 80 81 82 83 84 85 86 87
{
	*val = readl(addr);

	if (size == 1)
		*val = (*val >> (8 * (where & 3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8 * (where & 3))) & 0xffff;
	else if (size != 4)
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

88
int cfg_write(void __iomem *addr, int where, int size, u32 val)
89 90 91 92 93 94 95 96 97 98 99 100 101
{
	if (size == 4)
		writel(val, addr);
	else if (size == 2)
		writew(val, addr + (where & 2));
	else if (size == 1)
		writeb(val, addr + (where & 3));
	else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

102 103
static inline void dw_pcie_readl_rc(struct pcie_port *pp,
				void __iomem *dbi_addr, u32 *val)
104
{
105 106 107 108
	if (pp->ops->readl_rc)
		pp->ops->readl_rc(pp, dbi_addr, val);
	else
		*val = readl(dbi_addr);
109 110
}

111 112
static inline void dw_pcie_writel_rc(struct pcie_port *pp,
				u32 val, void __iomem *dbi_addr)
113
{
114 115 116 117
	if (pp->ops->writel_rc)
		pp->ops->writel_rc(pp, val, dbi_addr);
	else
		writel(val, dbi_addr);
118 119
}

120
int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
121 122 123 124
				u32 *val)
{
	int ret;

125 126 127 128 129
	if (pp->ops->rd_own_conf)
		ret = pp->ops->rd_own_conf(pp, where, size, val);
	else
		ret = cfg_read(pp->dbi_base + (where & ~0x3), where, size, val);

130 131 132
	return ret;
}

133
int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
134 135 136 137
				u32 val)
{
	int ret;

138 139 140 141 142 143
	if (pp->ops->wr_own_conf)
		ret = pp->ops->wr_own_conf(pp, where, size, val);
	else
		ret = cfg_write(pp->dbi_base + (where & ~0x3), where, size,
				val);

144 145 146
	return ret;
}

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
int dw_pcie_link_up(struct pcie_port *pp)
{
	if (pp->ops->link_up)
		return pp->ops->link_up(pp);
	else
		return 0;
}

int __init dw_pcie_host_init(struct pcie_port *pp)
{
	struct device_node *np = pp->dev->of_node;
	struct of_pci_range range;
	struct of_pci_range_parser parser;
	u32 val;

	if (of_pci_range_parser_init(&parser, np)) {
		dev_err(pp->dev, "missing ranges property\n");
		return -EINVAL;
	}

	/* Get the I/O and memory ranges from DT */
	for_each_of_pci_range(&parser, &range) {
		unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
		if (restype == IORESOURCE_IO) {
			of_pci_range_to_resource(&range, np, &pp->io);
			pp->io.name = "I/O";
			pp->io.start = max_t(resource_size_t,
					     PCIBIOS_MIN_IO,
					     range.pci_addr + global_io_offset);
			pp->io.end = min_t(resource_size_t,
					   IO_SPACE_LIMIT,
					   range.pci_addr + range.size
					   + global_io_offset);
			pp->config.io_size = resource_size(&pp->io);
			pp->config.io_bus_addr = range.pci_addr;
		}
		if (restype == IORESOURCE_MEM) {
			of_pci_range_to_resource(&range, np, &pp->mem);
			pp->mem.name = "MEM";
			pp->config.mem_size = resource_size(&pp->mem);
			pp->config.mem_bus_addr = range.pci_addr;
		}
		if (restype == 0) {
			of_pci_range_to_resource(&range, np, &pp->cfg);
			pp->config.cfg0_size = resource_size(&pp->cfg)/2;
			pp->config.cfg1_size = resource_size(&pp->cfg)/2;
		}
	}

	if (!pp->dbi_base) {
		pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
					resource_size(&pp->cfg));
		if (!pp->dbi_base) {
			dev_err(pp->dev, "error with ioremap\n");
			return -ENOMEM;
		}
	}

	pp->cfg0_base = pp->cfg.start;
	pp->cfg1_base = pp->cfg.start + pp->config.cfg0_size;
	pp->io_base = pp->io.start;
	pp->mem_base = pp->mem.start;

	pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
					pp->config.cfg0_size);
	if (!pp->va_cfg0_base) {
		dev_err(pp->dev, "error with ioremap in function\n");
		return -ENOMEM;
	}
	pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
					pp->config.cfg1_size);
	if (!pp->va_cfg1_base) {
		dev_err(pp->dev, "error with ioremap\n");
		return -ENOMEM;
	}

	if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
		dev_err(pp->dev, "Failed to parse the number of lanes\n");
		return -EINVAL;
	}

	if (pp->ops->host_init)
		pp->ops->host_init(pp);

	dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);

	/* program correct class for RC */
	dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);

	dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
	val |= PORT_LOGIC_SPEED_CHANGE;
	dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);

	dw_pci.nr_controllers = 1;
	dw_pci.private_data = (void **)&pp;

	pci_common_init(&dw_pci);
	pci_assign_unassigned_resources();
#ifdef CONFIG_PCI_DOMAINS
	dw_pci.domain++;
#endif

	return 0;
}

static void dw_pcie_prog_viewport_cfg0(struct pcie_port *pp, u32 busdev)
253 254 255 256 257 258
{
	u32 val;
	void __iomem *dbi_base = pp->dbi_base;

	/* Program viewport 0 : OUTBOUND : CFG0 */
	val = PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0;
259 260 261 262 263
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, pp->cfg0_base, dbi_base + PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg0_base >> 32),
			dbi_base + PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, pp->cfg0_base + pp->config.cfg0_size - 1,
264
			dbi_base + PCIE_ATU_LIMIT);
265 266 267
	dw_pcie_writel_rc(pp, busdev, dbi_base + PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, dbi_base + PCIE_ATU_UPPER_TARGET);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG0, dbi_base + PCIE_ATU_CR1);
268
	val = PCIE_ATU_ENABLE;
269
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_ATU_CR2);
270 271
}

272
static void dw_pcie_prog_viewport_cfg1(struct pcie_port *pp, u32 busdev)
273 274 275 276 277 278
{
	u32 val;
	void __iomem *dbi_base = pp->dbi_base;

	/* Program viewport 1 : OUTBOUND : CFG1 */
	val = PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1;
279 280
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG1, dbi_base + PCIE_ATU_CR1);
281
	val = PCIE_ATU_ENABLE;
282 283 284 285 286
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_ATU_CR2);
	dw_pcie_writel_rc(pp, pp->cfg1_base, dbi_base + PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->cfg1_base >> 32),
			dbi_base + PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, pp->cfg1_base + pp->config.cfg1_size - 1,
287
			dbi_base + PCIE_ATU_LIMIT);
288 289
	dw_pcie_writel_rc(pp, busdev, dbi_base + PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, 0, dbi_base + PCIE_ATU_UPPER_TARGET);
290 291
}

292
static void dw_pcie_prog_viewport_mem_outbound(struct pcie_port *pp)
293 294 295 296 297 298
{
	u32 val;
	void __iomem *dbi_base = pp->dbi_base;

	/* Program viewport 0 : OUTBOUND : MEM */
	val = PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0;
299 300
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_MEM, dbi_base + PCIE_ATU_CR1);
301
	val = PCIE_ATU_ENABLE;
302 303 304 305 306
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_ATU_CR2);
	dw_pcie_writel_rc(pp, pp->mem_base, dbi_base + PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->mem_base >> 32),
			dbi_base + PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, pp->mem_base + pp->config.mem_size - 1,
307
			dbi_base + PCIE_ATU_LIMIT);
308
	dw_pcie_writel_rc(pp, pp->config.mem_bus_addr,
309
			dbi_base + PCIE_ATU_LOWER_TARGET);
310
	dw_pcie_writel_rc(pp, upper_32_bits(pp->config.mem_bus_addr),
311 312 313
			dbi_base + PCIE_ATU_UPPER_TARGET);
}

314
static void dw_pcie_prog_viewport_io_outbound(struct pcie_port *pp)
315 316 317 318 319 320
{
	u32 val;
	void __iomem *dbi_base = pp->dbi_base;

	/* Program viewport 1 : OUTBOUND : IO */
	val = PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1;
321 322
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_IO, dbi_base + PCIE_ATU_CR1);
323
	val = PCIE_ATU_ENABLE;
324 325 326 327 328
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_ATU_CR2);
	dw_pcie_writel_rc(pp, pp->io_base, dbi_base + PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, (pp->io_base >> 32),
			dbi_base + PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, pp->io_base + pp->config.io_size - 1,
329
			dbi_base + PCIE_ATU_LIMIT);
330
	dw_pcie_writel_rc(pp, pp->config.io_bus_addr,
331
			dbi_base + PCIE_ATU_LOWER_TARGET);
332
	dw_pcie_writel_rc(pp, upper_32_bits(pp->config.io_bus_addr),
333 334 335
			dbi_base + PCIE_ATU_UPPER_TARGET);
}

336
static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
337 338 339 340 341 342 343 344 345 346
		u32 devfn, int where, int size, u32 *val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
347
		dw_pcie_prog_viewport_cfg0(pp, busdev);
348
		ret = cfg_read(pp->va_cfg0_base + address, where, size, val);
349
		dw_pcie_prog_viewport_mem_outbound(pp);
350
	} else {
351
		dw_pcie_prog_viewport_cfg1(pp, busdev);
352
		ret = cfg_read(pp->va_cfg1_base + address, where, size, val);
353
		dw_pcie_prog_viewport_io_outbound(pp);
354 355 356 357 358
	}

	return ret;
}

359
static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
360 361 362 363 364 365 366 367 368 369
		u32 devfn, int where, int size, u32 val)
{
	int ret = PCIBIOS_SUCCESSFUL;
	u32 address, busdev;

	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));
	address = where & ~0x3;

	if (bus->parent->number == pp->root_bus_nr) {
370
		dw_pcie_prog_viewport_cfg0(pp, busdev);
371
		ret = cfg_write(pp->va_cfg0_base + address, where, size, val);
372
		dw_pcie_prog_viewport_mem_outbound(pp);
373
	} else {
374
		dw_pcie_prog_viewport_cfg1(pp, busdev);
375
		ret = cfg_write(pp->va_cfg1_base + address, where, size, val);
376
		dw_pcie_prog_viewport_io_outbound(pp);
377 378 379 380 381 382
	}

	return ret;
}


383
static int dw_pcie_valid_config(struct pcie_port *pp,
384 385 386 387
				struct pci_bus *bus, int dev)
{
	/* If there is no link, then there is no device */
	if (bus->number != pp->root_bus_nr) {
388
		if (!dw_pcie_link_up(pp))
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
			return 0;
	}

	/* access only one slot on each root port */
	if (bus->number == pp->root_bus_nr && dev > 0)
		return 0;

	/*
	 * do not read more than one device on the bus directly attached
	 * to RC's (Virtual Bridge's) DS side.
	 */
	if (bus->primary == pp->root_bus_nr && dev > 0)
		return 0;

	return 1;
}

406
static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
407 408 409 410 411 412 413 414 415 416 417
			int size, u32 *val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	unsigned long flags;
	int ret;

	if (!pp) {
		BUG();
		return -EINVAL;
	}

418
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
419 420 421 422 423 424
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	spin_lock_irqsave(&pp->conf_lock, flags);
	if (bus->number != pp->root_bus_nr)
425
		ret = dw_pcie_rd_other_conf(pp, bus, devfn,
426 427
						where, size, val);
	else
428
		ret = dw_pcie_rd_own_conf(pp, where, size, val);
429 430 431 432 433
	spin_unlock_irqrestore(&pp->conf_lock, flags);

	return ret;
}

434
static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
435 436 437 438 439 440 441 442 443 444 445
			int where, int size, u32 val)
{
	struct pcie_port *pp = sys_to_pcie(bus->sysdata);
	unsigned long flags;
	int ret;

	if (!pp) {
		BUG();
		return -EINVAL;
	}

446
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
447 448 449 450
		return PCIBIOS_DEVICE_NOT_FOUND;

	spin_lock_irqsave(&pp->conf_lock, flags);
	if (bus->number != pp->root_bus_nr)
451
		ret = dw_pcie_wr_other_conf(pp, bus, devfn,
452 453
						where, size, val);
	else
454
		ret = dw_pcie_wr_own_conf(pp, where, size, val);
455 456 457 458 459
	spin_unlock_irqrestore(&pp->conf_lock, flags);

	return ret;
}

460 461 462
static struct pci_ops dw_pcie_ops = {
	.read = dw_pcie_rd_conf,
	.write = dw_pcie_wr_conf,
463 464
};

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
int dw_pcie_setup(int nr, struct pci_sys_data *sys)
{
	struct pcie_port *pp;

	pp = sys_to_pcie(sys);

	if (!pp)
		return 0;

	if (global_io_offset < SZ_1M && pp->config.io_size > 0) {
		sys->io_offset = global_io_offset - pp->config.io_bus_addr;
		pci_ioremap_io(sys->io_offset, pp->io.start);
		global_io_offset += SZ_64K;
		pci_add_resource_offset(&sys->resources, &pp->io,
					sys->io_offset);
	}

	sys->mem_offset = pp->mem.start - pp->config.mem_bus_addr;
	pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);

	return 1;
}

struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
489 490 491 492 493 494
{
	struct pci_bus *bus;
	struct pcie_port *pp = sys_to_pcie(sys);

	if (pp) {
		pp->root_bus_nr = sys->busnr;
495
		bus = pci_scan_root_bus(NULL, sys->busnr, &dw_pcie_ops,
496 497 498 499 500 501 502 503 504
					sys, &sys->resources);
	} else {
		bus = NULL;
		BUG();
	}

	return bus;
}

505
int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
506 507 508 509 510 511
{
	struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);

	return pp->irq;
}

512 513 514 515
static struct hw_pci dw_pci = {
	.setup		= dw_pcie_setup,
	.scan		= dw_pcie_scan_bus,
	.map_irq	= dw_pcie_map_irq,
516 517
};

518
void dw_pcie_setup_rc(struct pcie_port *pp)
519 520 521 522 523 524 525 526
{
	struct pcie_port_info *config = &pp->config;
	void __iomem *dbi_base = pp->dbi_base;
	u32 val;
	u32 membase;
	u32 memlimit;

	/* set the number of lines as 4 */
527
	dw_pcie_readl_rc(pp, dbi_base + PCIE_PORT_LINK_CONTROL, &val);
528
	val &= ~PORT_LINK_MODE_MASK;
529 530 531 532 533 534 535 536 537 538 539 540
	switch (pp->lanes) {
	case 1:
		val |= PORT_LINK_MODE_1_LANES;
		break;
	case 2:
		val |= PORT_LINK_MODE_2_LANES;
		break;
	case 4:
		val |= PORT_LINK_MODE_4_LANES;
		break;
	}
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_PORT_LINK_CONTROL);
541 542

	/* set link width speed control register */
543
	dw_pcie_readl_rc(pp, dbi_base + PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
544
	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
545 546 547 548 549 550 551 552 553 554 555 556
	switch (pp->lanes) {
	case 1:
		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
		break;
	case 2:
		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
		break;
	case 4:
		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
		break;
	}
	dw_pcie_writel_rc(pp, val, dbi_base + PCIE_LINK_WIDTH_SPEED_CONTROL);
557 558

	/* setup RC BARs */
559 560
	dw_pcie_writel_rc(pp, 0x00000004, dbi_base + PCI_BASE_ADDRESS_0);
	dw_pcie_writel_rc(pp, 0x00000004, dbi_base + PCI_BASE_ADDRESS_1);
561 562

	/* setup interrupt pins */
563
	dw_pcie_readl_rc(pp, dbi_base + PCI_INTERRUPT_LINE, &val);
564 565
	val &= 0xffff00ff;
	val |= 0x00000100;
566
	dw_pcie_writel_rc(pp, val, dbi_base + PCI_INTERRUPT_LINE);
567 568

	/* setup bus numbers */
569
	dw_pcie_readl_rc(pp, dbi_base + PCI_PRIMARY_BUS, &val);
570 571
	val &= 0xff000000;
	val |= 0x00010100;
572
	dw_pcie_writel_rc(pp, val, dbi_base + PCI_PRIMARY_BUS);
573 574 575 576 577

	/* setup memory base, memory limit */
	membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
	memlimit = (config->mem_size + (u32)pp->mem_base) & 0xfff00000;
	val = memlimit | membase;
578
	dw_pcie_writel_rc(pp, val, dbi_base + PCI_MEMORY_BASE);
579 580

	/* setup command register */
581
	dw_pcie_readl_rc(pp, dbi_base + PCI_COMMAND, &val);
582 583 584
	val &= 0xffff0000;
	val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
		PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
585
	dw_pcie_writel_rc(pp, val, dbi_base + PCI_COMMAND);
586 587 588
}

MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
589
MODULE_DESCRIPTION("Designware PCIe host controller driver");
590
MODULE_LICENSE("GPL v2");