intel_overlay.c 40.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2009
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Daniel Vetter <daniel@ffwll.ch>
 *
 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
 */
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30 31 32
#include "i915_drv.h"
#include "i915_reg.h"
#include "intel_drv.h"
33
#include "intel_frontbuffer.h"
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67

/* Limits for overlay size. According to intel doc, the real limits are:
 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
 * the mininum of both.  */
#define IMAGE_MAX_WIDTH		2048
#define IMAGE_MAX_HEIGHT	2046 /* 2 * 1023 */
/* on 830 and 845 these large limits result in the card hanging */
#define IMAGE_MAX_WIDTH_LEGACY	1024
#define IMAGE_MAX_HEIGHT_LEGACY	1088

/* overlay register definitions */
/* OCMD register */
#define OCMD_TILED_SURFACE	(0x1<<19)
#define OCMD_MIRROR_MASK	(0x3<<17)
#define OCMD_MIRROR_MODE	(0x3<<17)
#define OCMD_MIRROR_HORIZONTAL	(0x1<<17)
#define OCMD_MIRROR_VERTICAL	(0x2<<17)
#define OCMD_MIRROR_BOTH	(0x3<<17)
#define OCMD_BYTEORDER_MASK	(0x3<<14) /* zero for YUYV or FOURCC YUY2 */
#define OCMD_UV_SWAP		(0x1<<14) /* YVYU */
#define OCMD_Y_SWAP		(0x2<<14) /* UYVY or FOURCC UYVY */
#define OCMD_Y_AND_UV_SWAP	(0x3<<14) /* VYUY */
#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
#define OCMD_RGB_888		(0x1<<10) /* not in i965 Intel docs */
#define OCMD_RGB_555		(0x2<<10) /* not in i965 Intel docs */
#define OCMD_RGB_565		(0x3<<10) /* not in i965 Intel docs */
#define OCMD_YUV_422_PACKED	(0x8<<10)
#define OCMD_YUV_411_PACKED	(0x9<<10) /* not in i965 Intel docs */
#define OCMD_YUV_420_PLANAR	(0xc<<10)
#define OCMD_YUV_422_PLANAR	(0xd<<10)
#define OCMD_YUV_410_PLANAR	(0xe<<10) /* also 411 */
#define OCMD_TVSYNCFLIP_PARITY	(0x1<<9)
#define OCMD_TVSYNCFLIP_ENABLE	(0x1<<7)
68
#define OCMD_BUF_TYPE_MASK	(0x1<<5)
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
#define OCMD_BUF_TYPE_FRAME	(0x0<<5)
#define OCMD_BUF_TYPE_FIELD	(0x1<<5)
#define OCMD_TEST_MODE		(0x1<<4)
#define OCMD_BUFFER_SELECT	(0x3<<2)
#define OCMD_BUFFER0		(0x0<<2)
#define OCMD_BUFFER1		(0x1<<2)
#define OCMD_FIELD_SELECT	(0x1<<2)
#define OCMD_FIELD0		(0x0<<1)
#define OCMD_FIELD1		(0x1<<1)
#define OCMD_ENABLE		(0x1<<0)

/* OCONFIG register */
#define OCONF_PIPE_MASK		(0x1<<18)
#define OCONF_PIPE_A		(0x0<<18)
#define OCONF_PIPE_B		(0x1<<18)
#define OCONF_GAMMA2_ENABLE	(0x1<<16)
#define OCONF_CSC_MODE_BT601	(0x0<<5)
#define OCONF_CSC_MODE_BT709	(0x1<<5)
#define OCONF_CSC_BYPASS	(0x1<<4)
#define OCONF_CC_OUT_8BIT	(0x1<<3)
#define OCONF_TEST_MODE		(0x1<<2)
#define OCONF_THREE_LINE_BUFFER	(0x1<<0)
#define OCONF_TWO_LINE_BUFFER	(0x0<<0)

/* DCLRKM (dst-key) register */
#define DST_KEY_ENABLE		(0x1<<31)
#define CLK_RGB24_MASK		0x0
#define CLK_RGB16_MASK		0x070307
#define CLK_RGB15_MASK		0x070707
#define CLK_RGB8I_MASK		0xffffff

#define RGB16_TO_COLORKEY(c) \
	(((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
#define RGB15_TO_COLORKEY(c) \
	(((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))

/* overlay flip addr flag */
#define OFC_UPDATE		0x1

/* polyphase filter coefficients */
#define N_HORIZ_Y_TAPS          5
#define N_VERT_Y_TAPS           3
#define N_HORIZ_UV_TAPS         3
#define N_VERT_UV_TAPS          3
#define N_PHASES                17
#define MAX_TAPS                5

/* memory bufferd overlay registers */
struct overlay_registers {
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
	u32 OBUF_0Y;
	u32 OBUF_1Y;
	u32 OBUF_0U;
	u32 OBUF_0V;
	u32 OBUF_1U;
	u32 OBUF_1V;
	u32 OSTRIDE;
	u32 YRGB_VPH;
	u32 UV_VPH;
	u32 HORZ_PH;
	u32 INIT_PHS;
	u32 DWINPOS;
	u32 DWINSZ;
	u32 SWIDTH;
	u32 SWIDTHSW;
	u32 SHEIGHT;
	u32 YRGBSCALE;
	u32 UVSCALE;
	u32 OCLRC0;
	u32 OCLRC1;
	u32 DCLRKV;
	u32 DCLRKM;
	u32 SCLRKVH;
	u32 SCLRKVL;
	u32 SCLRKEN;
	u32 OCONFIG;
	u32 OCMD;
	u32 RESERVED1; /* 0x6C */
	u32 OSTART_0Y;
	u32 OSTART_1Y;
	u32 OSTART_0U;
	u32 OSTART_0V;
	u32 OSTART_1U;
	u32 OSTART_1V;
	u32 OTILEOFF_0Y;
	u32 OTILEOFF_1Y;
	u32 OTILEOFF_0U;
	u32 OTILEOFF_0V;
	u32 OTILEOFF_1U;
	u32 OTILEOFF_1V;
	u32 FASTHSCALE; /* 0xA0 */
	u32 UVSCALEV; /* 0xA4 */
	u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
	u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
	u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
	u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
	u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
	u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
	u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
	u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
	u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
169 170
};

171
struct intel_overlay {
172
	struct drm_i915_private *i915;
173
	struct intel_crtc *crtc;
174 175
	struct i915_vma *vma;
	struct i915_vma *old_vma;
176 177
	bool active;
	bool pfit_active;
178
	u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
179 180
	u32 color_key:24;
	u32 color_key_enabled:1;
181 182 183 184 185 186
	u32 brightness, contrast, saturation;
	u32 old_xscale, old_yscale;
	/* register access */
	u32 flip_addr;
	struct drm_i915_gem_object *reg_bo;
	/* flip handling */
187
	struct i915_gem_active last_flip;
188
};
189

190
static struct overlay_registers __iomem *
191
intel_overlay_map_regs(struct intel_overlay *overlay)
192
{
193
	struct drm_i915_private *dev_priv = overlay->i915;
194
	struct overlay_registers __iomem *regs;
195

196
	if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
197
		regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
198
	else
199
		regs = io_mapping_map_wc(&dev_priv->ggtt.mappable,
200 201
					 overlay->flip_addr,
					 PAGE_SIZE);
202

203
	return regs;
204
}
205

206
static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
207
				     struct overlay_registers __iomem *regs)
208
{
209
	if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
210
		io_mapping_unmap(regs);
211 212
}

213
static void intel_overlay_submit_request(struct intel_overlay *overlay,
214
					 struct drm_i915_gem_request *req,
215
					 i915_gem_retire_fn retire)
216
{
217 218
	GEM_BUG_ON(i915_gem_active_peek(&overlay->last_flip,
					&overlay->i915->drm.struct_mutex));
219 220
	i915_gem_active_set_retire_fn(&overlay->last_flip, retire,
				      &overlay->i915->drm.struct_mutex);
221
	i915_gem_active_set(&overlay->last_flip, req);
222
	i915_add_request(req);
223
}
224

225 226 227 228 229 230 231
static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
					 struct drm_i915_gem_request *req,
					 i915_gem_retire_fn retire)
{
	intel_overlay_submit_request(overlay, req, retire);
	return i915_gem_active_retire(&overlay->last_flip,
				      &overlay->i915->drm.struct_mutex);
232 233
}

234 235 236
static struct drm_i915_gem_request *alloc_request(struct intel_overlay *overlay)
{
	struct drm_i915_private *dev_priv = overlay->i915;
237
	struct intel_engine_cs *engine = dev_priv->engine[RCS];
238 239 240 241

	return i915_gem_request_alloc(engine, dev_priv->kernel_context);
}

242 243 244
/* overlay needs to be disable in OCMD reg */
static int intel_overlay_on(struct intel_overlay *overlay)
{
245
	struct drm_i915_private *dev_priv = overlay->i915;
246
	struct drm_i915_gem_request *req;
247
	struct intel_ring *ring;
248 249
	int ret;

250
	WARN_ON(overlay->active);
251
	WARN_ON(IS_I830(dev_priv) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
252

253
	req = alloc_request(overlay);
254 255
	if (IS_ERR(req))
		return PTR_ERR(req);
256

257
	ret = intel_ring_begin(req, 4);
258
	if (ret) {
259
		i915_add_request_no_flush(req);
260 261 262
		return ret;
	}

263 264
	overlay->active = true;

265
	ring = req->ring;
266 267 268 269 270
	intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
	intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
271

272
	return intel_overlay_do_wait_request(overlay, req, NULL);
273 274 275
}

/* overlay needs to be enabled in OCMD reg */
C
Chris Wilson 已提交
276 277
static int intel_overlay_continue(struct intel_overlay *overlay,
				  bool load_polyphase_filter)
278
{
279
	struct drm_i915_private *dev_priv = overlay->i915;
280
	struct drm_i915_gem_request *req;
281
	struct intel_ring *ring;
282 283
	u32 flip_addr = overlay->flip_addr;
	u32 tmp;
284
	int ret;
285

286
	WARN_ON(!overlay->active);
287 288 289 290 291 292 293 294 295

	if (load_polyphase_filter)
		flip_addr |= OFC_UPDATE;

	/* check for underruns */
	tmp = I915_READ(DOVSTA);
	if (tmp & (1 << 17))
		DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);

296
	req = alloc_request(overlay);
297 298
	if (IS_ERR(req))
		return PTR_ERR(req);
299

300
	ret = intel_ring_begin(req, 2);
301
	if (ret) {
302
		i915_add_request_no_flush(req);
303 304 305
		return ret;
	}

306
	ring = req->ring;
307 308 309
	intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
	intel_ring_emit(ring, flip_addr);
	intel_ring_advance(ring);
310

311
	intel_overlay_submit_request(overlay, req, NULL);
312 313

	return 0;
314 315
}

316 317
static void intel_overlay_release_old_vid_tail(struct i915_gem_active *active,
					       struct drm_i915_gem_request *req)
318
{
319 320
	struct intel_overlay *overlay =
		container_of(active, typeof(*overlay), last_flip);
321
	struct i915_vma *vma;
322

323 324 325
	vma = fetch_and_zero(&overlay->old_vma);
	if (WARN_ON(!vma))
		return;
326

327 328
	i915_gem_track_fb(vma->obj, NULL,
			  INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
329

C
Chris Wilson 已提交
330
	i915_gem_object_unpin_from_display_plane(vma);
331
	i915_vma_put(vma);
332
}
333

334 335
static void intel_overlay_off_tail(struct i915_gem_active *active,
				   struct drm_i915_gem_request *req)
336
{
337 338
	struct intel_overlay *overlay =
		container_of(active, typeof(*overlay), last_flip);
339
	struct i915_vma *vma;
340

341
	/* never have the overlay hw on without showing a frame */
342 343
	vma = fetch_and_zero(&overlay->vma);
	if (WARN_ON(!vma))
344
		return;
345

C
Chris Wilson 已提交
346
	i915_gem_object_unpin_from_display_plane(vma);
347
	i915_vma_put(vma);
348

349 350
	overlay->crtc->overlay = NULL;
	overlay->crtc = NULL;
351
	overlay->active = false;
352 353 354
}

/* overlay needs to be disabled in OCMD reg */
355
static int intel_overlay_off(struct intel_overlay *overlay)
356
{
357
	struct drm_i915_private *dev_priv = overlay->i915;
358
	struct drm_i915_gem_request *req;
359
	struct intel_ring *ring;
C
Chris Wilson 已提交
360
	u32 flip_addr = overlay->flip_addr;
361
	int ret;
362

363
	WARN_ON(!overlay->active);
364 365 366 367 368 369 370

	/* According to intel docs the overlay hw may hang (when switching
	 * off) without loading the filter coeffs. It is however unclear whether
	 * this applies to the disabling of the overlay or to the switching off
	 * of the hw. Do it in both cases */
	flip_addr |= OFC_UPDATE;

371
	req = alloc_request(overlay);
372 373
	if (IS_ERR(req))
		return PTR_ERR(req);
374

375
	ret = intel_ring_begin(req, 6);
376
	if (ret) {
377
		i915_add_request_no_flush(req);
378 379 380
		return ret;
	}

381
	ring = req->ring;
382
	/* wait for overlay to go idle */
383 384 385
	intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
	intel_ring_emit(ring, flip_addr);
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
386
	/* turn overlay off */
387
	if (IS_I830(dev_priv)) {
D
Daniel Vetter 已提交
388 389
		/* Workaround: Don't disable the overlay fully, since otherwise
		 * it dies on the next OVERLAY_ON cmd. */
390 391 392
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_NOOP);
D
Daniel Vetter 已提交
393
	} else {
394 395 396
		intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
		intel_ring_emit(ring, flip_addr);
		intel_ring_emit(ring,
397
				MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
D
Daniel Vetter 已提交
398
	}
399
	intel_ring_advance(ring);
400

401 402
	return intel_overlay_do_wait_request(overlay, req,
					     intel_overlay_off_tail);
403 404
}

405 406
/* recover from an interruption due to a signal
 * We have to be careful not to repeat work forever an make forward progess. */
407
static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
408
{
409 410
	return i915_gem_active_retire(&overlay->last_flip,
				      &overlay->i915->drm.struct_mutex);
411 412
}

413 414
/* Wait for pending overlay flip and release old frame.
 * Needs to be called before the overlay register are changed
415 416
 * via intel_overlay_(un)map_regs
 */
417 418
static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
{
419
	struct drm_i915_private *dev_priv = overlay->i915;
420 421
	int ret;

422
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
423

424 425 426
	/* Only wait if there is actually an old frame to release to
	 * guarantee forward progress.
	 */
427
	if (!overlay->old_vma)
428 429
		return 0;

430 431
	if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
		/* synchronous slowpath */
432
		struct drm_i915_gem_request *req;
433
		struct intel_ring *ring;
434

435
		req = alloc_request(overlay);
436 437
		if (IS_ERR(req))
			return PTR_ERR(req);
438

439
		ret = intel_ring_begin(req, 2);
440
		if (ret) {
441
			i915_add_request_no_flush(req);
442 443 444
			return ret;
		}

445
		ring = req->ring;
446
		intel_ring_emit(ring,
447
				MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
448 449
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
450

451
		ret = intel_overlay_do_wait_request(overlay, req,
452
						    intel_overlay_release_old_vid_tail);
453 454
		if (ret)
			return ret;
455 456
	} else
		intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL);
457 458 459 460

	return 0;
}

461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
void intel_overlay_reset(struct drm_i915_private *dev_priv)
{
	struct intel_overlay *overlay = dev_priv->overlay;

	if (!overlay)
		return;

	intel_overlay_release_old_vid(overlay);

	overlay->old_xscale = 0;
	overlay->old_yscale = 0;
	overlay->crtc = NULL;
	overlay->active = false;
}

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
struct put_image_params {
	int format;
	short dst_x;
	short dst_y;
	short dst_w;
	short dst_h;
	short src_w;
	short src_scan_h;
	short src_scan_w;
	short src_h;
	short stride_Y;
	short stride_UV;
	int offset_Y;
	int offset_U;
	int offset_V;
};

static int packed_depth_bytes(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
496 497 498 499 500 501
	case I915_OVERLAY_YUV422:
		return 4;
	case I915_OVERLAY_YUV411:
		/* return 6; not implemented */
	default:
		return -EINVAL;
502 503 504 505 506 507
	}
}

static int packed_width_bytes(u32 format, short width)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
508 509 510 511
	case I915_OVERLAY_YUV422:
		return width << 1;
	default:
		return -EINVAL;
512 513 514 515 516 517
	}
}

static int uv_hsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
518 519 520 521 522 523 524 525
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV420:
		return 2;
	case I915_OVERLAY_YUV411:
	case I915_OVERLAY_YUV410:
		return 4;
	default:
		return -EINVAL;
526 527 528 529 530 531
	}
}

static int uv_vsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
532 533 534 535 536 537 538 539
	case I915_OVERLAY_YUV420:
	case I915_OVERLAY_YUV410:
		return 2;
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV411:
		return 1;
	default:
		return -EINVAL;
540 541 542
	}
}

543
static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
544 545
{
	u32 mask, shift, ret;
546
	if (IS_GEN2(dev_priv)) {
547 548
		mask = 0x1f;
		shift = 5;
549 550 551
	} else {
		mask = 0x3f;
		shift = 6;
552 553
	}
	ret = ((offset + width + mask) >> shift) - (offset >> shift);
554
	if (!IS_GEN2(dev_priv))
555
		ret <<= 1;
556
	ret -= 1;
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
	return ret << 2;
}

static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
	0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
	0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
	0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
	0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
	0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
	0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
	0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
	0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
	0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
	0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
	0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
	0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
	0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
	0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
	0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
	0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
C
Chris Wilson 已提交
577 578 579
	0xb000, 0x3000, 0x0800, 0x3000, 0xb000
};

580 581 582 583 584 585 586 587 588
static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
	0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
	0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
	0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
	0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
	0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
	0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
	0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
	0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
C
Chris Wilson 已提交
589 590
	0x3000, 0x0800, 0x3000
};
591

592
static void update_polyphase_filter(struct overlay_registers __iomem *regs)
593
{
594 595 596
	memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
	memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
		    sizeof(uv_static_hcoeffs));
597 598 599
}

static bool update_scaling_factors(struct intel_overlay *overlay,
600
				   struct overlay_registers __iomem *regs,
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
				   struct put_image_params *params)
{
	/* fixed point with a 12 bit shift */
	u32 xscale, yscale, xscale_UV, yscale_UV;
#define FP_SHIFT 12
#define FRACT_MASK 0xfff
	bool scale_changed = false;
	int uv_hscale = uv_hsubsampling(params->format);
	int uv_vscale = uv_vsubsampling(params->format);

	if (params->dst_w > 1)
		xscale = ((params->src_scan_w - 1) << FP_SHIFT)
			/(params->dst_w);
	else
		xscale = 1 << FP_SHIFT;

	if (params->dst_h > 1)
		yscale = ((params->src_scan_h - 1) << FP_SHIFT)
			/(params->dst_h);
	else
		yscale = 1 << FP_SHIFT;

	/*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
C
Chris Wilson 已提交
624 625 626 627 628
	xscale_UV = xscale/uv_hscale;
	yscale_UV = yscale/uv_vscale;
	/* make the Y scale to UV scale ratio an exact multiply */
	xscale = xscale_UV * uv_hscale;
	yscale = yscale_UV * uv_vscale;
629
	/*} else {
C
Chris Wilson 已提交
630 631 632
	  xscale_UV = 0;
	  yscale_UV = 0;
	  }*/
633 634 635 636 637 638

	if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
		scale_changed = true;
	overlay->old_xscale = xscale;
	overlay->old_yscale = yscale;

639 640 641 642
	iowrite32(((yscale & FRACT_MASK) << 20) |
		  ((xscale >> FP_SHIFT)  << 16) |
		  ((xscale & FRACT_MASK) << 3),
		 &regs->YRGBSCALE);
C
Chris Wilson 已提交
643

644 645 646 647
	iowrite32(((yscale_UV & FRACT_MASK) << 20) |
		  ((xscale_UV >> FP_SHIFT)  << 16) |
		  ((xscale_UV & FRACT_MASK) << 3),
		 &regs->UVSCALE);
C
Chris Wilson 已提交
648

649 650 651
	iowrite32((((yscale    >> FP_SHIFT) << 16) |
		   ((yscale_UV >> FP_SHIFT) << 0)),
		 &regs->UVSCALEV);
652 653 654 655 656 657 658 659

	if (scale_changed)
		update_polyphase_filter(regs);

	return scale_changed;
}

static void update_colorkey(struct intel_overlay *overlay,
660
			    struct overlay_registers __iomem *regs)
661 662
{
	u32 key = overlay->color_key;
663 664 665 666 667
	u32 flags;

	flags = 0;
	if (overlay->color_key_enabled)
		flags |= DST_KEY_ENABLE;
668

669
	switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
C
Chris Wilson 已提交
670
	case 8:
671 672
		key = 0;
		flags |= CLK_RGB8I_MASK;
673 674
		break;

C
Chris Wilson 已提交
675
	case 16:
676
		if (overlay->crtc->base.primary->fb->depth == 15) {
677 678
			key = RGB15_TO_COLORKEY(key);
			flags |= CLK_RGB15_MASK;
C
Chris Wilson 已提交
679
		} else {
680 681
			key = RGB16_TO_COLORKEY(key);
			flags |= CLK_RGB16_MASK;
C
Chris Wilson 已提交
682
		}
683 684
		break;

C
Chris Wilson 已提交
685 686
	case 24:
	case 32:
687
		flags |= CLK_RGB24_MASK;
688
		break;
689
	}
690 691 692

	iowrite32(key, &regs->DCLRKV);
	iowrite32(flags, &regs->DCLRKM);
693 694 695 696 697 698 699 700
}

static u32 overlay_cmd_reg(struct put_image_params *params)
{
	u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;

	if (params->format & I915_OVERLAY_YUV_PLANAR) {
		switch (params->format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
701 702 703 704 705 706 707 708 709 710
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PLANAR;
			break;
		case I915_OVERLAY_YUV420:
			cmd |= OCMD_YUV_420_PLANAR;
			break;
		case I915_OVERLAY_YUV411:
		case I915_OVERLAY_YUV410:
			cmd |= OCMD_YUV_410_PLANAR;
			break;
711 712 713
		}
	} else { /* YUV packed */
		switch (params->format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
714 715 716 717 718 719
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PACKED;
			break;
		case I915_OVERLAY_YUV411:
			cmd |= OCMD_YUV_411_PACKED;
			break;
720 721 722
		}

		switch (params->format & I915_OVERLAY_SWAP_MASK) {
C
Chris Wilson 已提交
723 724 725 726 727 728 729 730 731 732 733
		case I915_OVERLAY_NO_SWAP:
			break;
		case I915_OVERLAY_UV_SWAP:
			cmd |= OCMD_UV_SWAP;
			break;
		case I915_OVERLAY_Y_SWAP:
			cmd |= OCMD_Y_SWAP;
			break;
		case I915_OVERLAY_Y_AND_UV_SWAP:
			cmd |= OCMD_Y_AND_UV_SWAP;
			break;
734 735 736 737 738 739
		}
	}

	return cmd;
}

740
static int intel_overlay_do_put_image(struct intel_overlay *overlay,
741
				      struct drm_i915_gem_object *new_bo,
742
				      struct put_image_params *params)
743 744
{
	int ret, tmp_width;
745
	struct overlay_registers __iomem *regs;
746
	bool scale_changed = false;
747
	struct drm_i915_private *dev_priv = overlay->i915;
748
	u32 swidth, swidthsw, sheight, ostride;
749
	enum pipe pipe = overlay->crtc->pipe;
750
	struct i915_vma *vma;
751

752 753
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
754 755 756 757 758

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

C
Chris Wilson 已提交
759
	vma = i915_gem_object_pin_to_display_plane(new_bo, 0,
760
						   &i915_ggtt_view_normal);
C
Chris Wilson 已提交
761 762
	if (IS_ERR(vma))
		return PTR_ERR(vma);
763

764
	ret = i915_vma_put_fence(vma);
765 766 767
	if (ret)
		goto out_unpin;

768
	if (!overlay->active) {
769
		u32 oconfig;
770
		regs = intel_overlay_map_regs(overlay);
771 772 773 774
		if (!regs) {
			ret = -ENOMEM;
			goto out_unpin;
		}
775
		oconfig = OCONF_CC_OUT_8BIT;
776
		if (IS_GEN4(dev_priv))
777
			oconfig |= OCONF_CSC_MODE_BT709;
778
		oconfig |= pipe == 0 ?
779
			OCONF_PIPE_A : OCONF_PIPE_B;
780
		iowrite32(oconfig, &regs->OCONFIG);
781
		intel_overlay_unmap_regs(overlay, regs);
782 783 784 785 786 787

		ret = intel_overlay_on(overlay);
		if (ret != 0)
			goto out_unpin;
	}

788
	regs = intel_overlay_map_regs(overlay);
789 790 791 792 793
	if (!regs) {
		ret = -ENOMEM;
		goto out_unpin;
	}

794 795
	iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
	iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
796 797 798 799 800 801

	if (params->format & I915_OVERLAY_YUV_PACKED)
		tmp_width = packed_width_bytes(params->format, params->src_w);
	else
		tmp_width = params->src_w;

802
	swidth = params->src_w;
803
	swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
804
	sheight = params->src_h;
805
	iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
806
	ostride = params->stride_Y;
807 808 809 810 811

	if (params->format & I915_OVERLAY_YUV_PLANAR) {
		int uv_hscale = uv_hsubsampling(params->format);
		int uv_vscale = uv_vsubsampling(params->format);
		u32 tmp_U, tmp_V;
812
		swidth |= (params->src_w/uv_hscale) << 16;
813
		tmp_U = calc_swidthsw(dev_priv, params->offset_U,
C
Chris Wilson 已提交
814
				      params->src_w/uv_hscale);
815
		tmp_V = calc_swidthsw(dev_priv, params->offset_V,
C
Chris Wilson 已提交
816
				      params->src_w/uv_hscale);
817 818
		swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
		sheight |= (params->src_h/uv_vscale) << 16;
819 820 821 822
		iowrite32(i915_ggtt_offset(vma) + params->offset_U,
			  &regs->OBUF_0U);
		iowrite32(i915_ggtt_offset(vma) + params->offset_V,
			  &regs->OBUF_0V);
823
		ostride |= params->stride_UV << 16;
824 825
	}

826 827 828 829 830
	iowrite32(swidth, &regs->SWIDTH);
	iowrite32(swidthsw, &regs->SWIDTHSW);
	iowrite32(sheight, &regs->SHEIGHT);
	iowrite32(ostride, &regs->OSTRIDE);

831 832 833 834
	scale_changed = update_scaling_factors(overlay, regs, params);

	update_colorkey(overlay, regs);

835
	iowrite32(overlay_cmd_reg(params), &regs->OCMD);
836

837
	intel_overlay_unmap_regs(overlay, regs);
838

C
Chris Wilson 已提交
839 840 841
	ret = intel_overlay_continue(overlay, scale_changed);
	if (ret)
		goto out_unpin;
842

843 844
	i915_gem_track_fb(overlay->vma ? overlay->vma->obj : NULL,
			  vma->obj, INTEL_FRONTBUFFER_OVERLAY(pipe));
845

846 847
	overlay->old_vma = overlay->vma;
	overlay->vma = vma;
848

849
	intel_frontbuffer_flip(dev_priv, INTEL_FRONTBUFFER_OVERLAY(pipe));
850

851 852 853
	return 0;

out_unpin:
C
Chris Wilson 已提交
854
	i915_gem_object_unpin_from_display_plane(vma);
855 856 857
	return ret;
}

858
int intel_overlay_switch_off(struct intel_overlay *overlay)
859
{
860
	struct drm_i915_private *dev_priv = overlay->i915;
861
	struct overlay_registers __iomem *regs;
862
	int ret;
863

864 865
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
866

867
	ret = intel_overlay_recover_from_interrupt(overlay);
868 869
	if (ret != 0)
		return ret;
870

871 872 873 874 875 876 877
	if (!overlay->active)
		return 0;

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

878
	regs = intel_overlay_map_regs(overlay);
879
	iowrite32(0, &regs->OCMD);
880
	intel_overlay_unmap_regs(overlay, regs);
881

882
	return intel_overlay_off(overlay);
883 884 885 886 887
}

static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
					  struct intel_crtc *crtc)
{
888
	if (!crtc->active)
889 890 891
		return -EINVAL;

	/* can't use the overlay with double wide pipe */
892
	if (crtc->config->double_wide)
893 894 895 896 897 898 899
		return -EINVAL;

	return 0;
}

static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
{
900
	struct drm_i915_private *dev_priv = overlay->i915;
901
	u32 pfit_control = I915_READ(PFIT_CONTROL);
902
	u32 ratio;
903 904

	/* XXX: This is not the same logic as in the xorg driver, but more in
905 906
	 * line with the intel documentation for the i965
	 */
907
	if (INTEL_GEN(dev_priv) >= 4) {
908
		/* on i965 use the PGM reg to read out the autoscaler values */
909 910
		ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
	} else {
911 912
		if (pfit_control & VERT_AUTO_SCALE)
			ratio = I915_READ(PFIT_AUTO_RATIOS);
913
		else
914 915
			ratio = I915_READ(PFIT_PGM_RATIOS);
		ratio >>= PFIT_VERT_SCALE_SHIFT;
916 917 918 919 920 921 922 923 924 925
	}

	overlay->pfit_vscale_ratio = ratio;
}

static int check_overlay_dst(struct intel_overlay *overlay,
			     struct drm_intel_overlay_put_image *rec)
{
	struct drm_display_mode *mode = &overlay->crtc->base.mode;

926 927 928 929
	if (rec->dst_x < mode->hdisplay &&
	    rec->dst_x + rec->dst_width <= mode->hdisplay &&
	    rec->dst_y < mode->vdisplay &&
	    rec->dst_y + rec->dst_height <= mode->vdisplay)
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
		return 0;
	else
		return -EINVAL;
}

static int check_overlay_scaling(struct put_image_params *rec)
{
	u32 tmp;

	/* downscaling limit is 8.0 */
	tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
	if (tmp > 7)
		return -EINVAL;
	tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
	if (tmp > 7)
		return -EINVAL;

	return 0;
}

950
static int check_overlay_src(struct drm_i915_private *dev_priv,
951
			     struct drm_intel_overlay_put_image *rec,
952
			     struct drm_i915_gem_object *new_bo)
953 954 955
{
	int uv_hscale = uv_hsubsampling(rec->flags);
	int uv_vscale = uv_vsubsampling(rec->flags);
956 957 958
	u32 stride_mask;
	int depth;
	u32 tmp;
959 960

	/* check src dimensions */
961
	if (IS_I845G(dev_priv) || IS_I830(dev_priv)) {
C
Chris Wilson 已提交
962
		if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
963
		    rec->src_width  > IMAGE_MAX_WIDTH_LEGACY)
964 965
			return -EINVAL;
	} else {
C
Chris Wilson 已提交
966
		if (rec->src_height > IMAGE_MAX_HEIGHT ||
967
		    rec->src_width  > IMAGE_MAX_WIDTH)
968 969
			return -EINVAL;
	}
970

971
	/* better safe than sorry, use 4 as the maximal subsampling ratio */
C
Chris Wilson 已提交
972
	if (rec->src_height < N_VERT_Y_TAPS*4 ||
973
	    rec->src_width  < N_HORIZ_Y_TAPS*4)
974 975
		return -EINVAL;

976
	/* check alignment constraints */
977
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
978 979 980
	case I915_OVERLAY_RGB:
		/* not implemented */
		return -EINVAL;
981

C
Chris Wilson 已提交
982 983
	case I915_OVERLAY_YUV_PACKED:
		if (uv_vscale != 1)
984
			return -EINVAL;
985 986

		depth = packed_depth_bytes(rec->flags);
C
Chris Wilson 已提交
987 988
		if (depth < 0)
			return depth;
989

C
Chris Wilson 已提交
990 991 992 993 994 995 996 997
		/* ignore UV planes */
		rec->stride_UV = 0;
		rec->offset_U = 0;
		rec->offset_V = 0;
		/* check pixel alignment */
		if (rec->offset_Y % depth)
			return -EINVAL;
		break;
998

C
Chris Wilson 已提交
999 1000
	case I915_OVERLAY_YUV_PLANAR:
		if (uv_vscale < 0 || uv_hscale < 0)
1001
			return -EINVAL;
C
Chris Wilson 已提交
1002 1003
		/* no offset restrictions for planar formats */
		break;
1004

C
Chris Wilson 已提交
1005 1006
	default:
		return -EINVAL;
1007 1008 1009 1010 1011 1012
	}

	if (rec->src_width % uv_hscale)
		return -EINVAL;

	/* stride checking */
1013
	if (IS_I830(dev_priv) || IS_I845G(dev_priv))
1014 1015 1016
		stride_mask = 255;
	else
		stride_mask = 63;
1017 1018 1019

	if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
		return -EINVAL;
1020
	if (IS_GEN4(dev_priv) && rec->stride_Y < 512)
1021 1022 1023
		return -EINVAL;

	tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
1024 1025
		4096 : 8192;
	if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
1026 1027 1028 1029
		return -EINVAL;

	/* check buffer dimensions */
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
1030 1031 1032 1033 1034 1035 1036
	case I915_OVERLAY_RGB:
	case I915_OVERLAY_YUV_PACKED:
		/* always 4 Y values per depth pixels */
		if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
			return -EINVAL;

		tmp = rec->stride_Y*rec->src_height;
1037
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046
			return -EINVAL;
		break;

	case I915_OVERLAY_YUV_PLANAR:
		if (rec->src_width > rec->stride_Y)
			return -EINVAL;
		if (rec->src_width/uv_hscale > rec->stride_UV)
			return -EINVAL;

1047
		tmp = rec->stride_Y * rec->src_height;
1048
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1049
			return -EINVAL;
1050 1051

		tmp = rec->stride_UV * (rec->src_height / uv_vscale);
1052 1053
		if (rec->offset_U + tmp > new_bo->base.size ||
		    rec->offset_V + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1054 1055
			return -EINVAL;
		break;
1056 1057 1058 1059 1060
	}

	return 0;
}

1061 1062 1063 1064
/**
 * Return the pipe currently connected to the panel fitter,
 * or -1 if the panel fitter is not present or not in use
 */
1065
static int intel_panel_fitter_pipe(struct drm_i915_private *dev_priv)
1066 1067 1068 1069
{
	u32  pfit_control;

	/* i830 doesn't have a panel fitter */
1070 1071
	if (INTEL_GEN(dev_priv) <= 3 &&
	    (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
1072 1073 1074 1075 1076 1077 1078 1079 1080
		return -1;

	pfit_control = I915_READ(PFIT_CONTROL);

	/* See if the panel fitter is in use */
	if ((pfit_control & PFIT_ENABLE) == 0)
		return -1;

	/* 965 can place panel fitter on either pipe */
1081
	if (IS_GEN4(dev_priv))
1082 1083 1084 1085 1086 1087
		return (pfit_control >> 29) & 0x3;

	/* older chips can only use pipe 1 */
	return 1;
}

1088 1089
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv)
1090 1091
{
	struct drm_intel_overlay_put_image *put_image_rec = data;
1092
	struct drm_i915_private *dev_priv = to_i915(dev);
1093
	struct intel_overlay *overlay;
R
Rob Clark 已提交
1094
	struct drm_crtc *drmmode_crtc;
1095
	struct intel_crtc *crtc;
1096
	struct drm_i915_gem_object *new_bo;
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	struct put_image_params *params;
	int ret;

	overlay = dev_priv->overlay;
	if (!overlay) {
		DRM_DEBUG("userspace bug: no overlay\n");
		return -ENODEV;
	}

	if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
1107
		drm_modeset_lock_all(dev);
1108 1109
		mutex_lock(&dev->struct_mutex);

1110
		ret = intel_overlay_switch_off(overlay);
1111 1112

		mutex_unlock(&dev->struct_mutex);
1113
		drm_modeset_unlock_all(dev);
1114 1115 1116 1117

		return ret;
	}

1118
	params = kmalloc(sizeof(*params), GFP_KERNEL);
1119 1120 1121
	if (!params)
		return -ENOMEM;

R
Rob Clark 已提交
1122 1123
	drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
	if (!drmmode_crtc) {
1124 1125 1126
		ret = -ENOENT;
		goto out_free;
	}
R
Rob Clark 已提交
1127
	crtc = to_intel_crtc(drmmode_crtc);
1128

1129 1130
	new_bo = i915_gem_object_lookup(file_priv, put_image_rec->bo_handle);
	if (!new_bo) {
1131 1132 1133
		ret = -ENOENT;
		goto out_free;
	}
1134

1135
	drm_modeset_lock_all(dev);
1136 1137
	mutex_lock(&dev->struct_mutex);

1138
	if (i915_gem_object_is_tiled(new_bo)) {
1139
		DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
1140 1141 1142 1143
		ret = -EINVAL;
		goto out_unlock;
	}

1144
	ret = intel_overlay_recover_from_interrupt(overlay);
1145 1146
	if (ret != 0)
		goto out_unlock;
1147

1148 1149
	if (overlay->crtc != crtc) {
		struct drm_display_mode *mode = &crtc->base.mode;
1150
		ret = intel_overlay_switch_off(overlay);
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
		if (ret != 0)
			goto out_unlock;

		ret = check_overlay_possible_on_crtc(overlay, crtc);
		if (ret != 0)
			goto out_unlock;

		overlay->crtc = crtc;
		crtc->overlay = overlay;

1161 1162
		/* line too wide, i.e. one-line-mode */
		if (mode->hdisplay > 1024 &&
1163
		    intel_panel_fitter_pipe(dev_priv) == crtc->pipe) {
1164
			overlay->pfit_active = true;
1165 1166
			update_pfit_vscale_ratio(overlay);
		} else
1167
			overlay->pfit_active = false;
1168 1169 1170 1171 1172 1173 1174 1175
	}

	ret = check_overlay_dst(overlay, put_image_rec);
	if (ret != 0)
		goto out_unlock;

	if (overlay->pfit_active) {
		params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
C
Chris Wilson 已提交
1176
				 overlay->pfit_vscale_ratio);
1177 1178
		/* shifting right rounds downwards, so add 1 */
		params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
C
Chris Wilson 已提交
1179
				 overlay->pfit_vscale_ratio) + 1;
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
	} else {
		params->dst_y = put_image_rec->dst_y;
		params->dst_h = put_image_rec->dst_height;
	}
	params->dst_x = put_image_rec->dst_x;
	params->dst_w = put_image_rec->dst_width;

	params->src_w = put_image_rec->src_width;
	params->src_h = put_image_rec->src_height;
	params->src_scan_w = put_image_rec->src_scan_width;
	params->src_scan_h = put_image_rec->src_scan_height;
C
Chris Wilson 已提交
1191 1192
	if (params->src_scan_h > params->src_h ||
	    params->src_scan_w > params->src_w) {
1193 1194 1195 1196
		ret = -EINVAL;
		goto out_unlock;
	}

1197
	ret = check_overlay_src(dev_priv, put_image_rec, new_bo);
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
	if (ret != 0)
		goto out_unlock;
	params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
	params->stride_Y = put_image_rec->stride_Y;
	params->stride_UV = put_image_rec->stride_UV;
	params->offset_Y = put_image_rec->offset_Y;
	params->offset_U = put_image_rec->offset_U;
	params->offset_V = put_image_rec->offset_V;

	/* Check scaling after src size to prevent a divide-by-zero. */
	ret = check_overlay_scaling(params);
	if (ret != 0)
		goto out_unlock;

	ret = intel_overlay_do_put_image(overlay, new_bo, params);
	if (ret != 0)
		goto out_unlock;

	mutex_unlock(&dev->struct_mutex);
1217
	drm_modeset_unlock_all(dev);
1218 1219 1220 1221 1222 1223 1224

	kfree(params);

	return 0;

out_unlock:
	mutex_unlock(&dev->struct_mutex);
1225
	drm_modeset_unlock_all(dev);
C
Chris Wilson 已提交
1226
	i915_gem_object_put(new_bo);
1227
out_free:
1228 1229 1230 1231 1232 1233
	kfree(params);

	return ret;
}

static void update_reg_attrs(struct intel_overlay *overlay,
1234
			     struct overlay_registers __iomem *regs)
1235
{
1236 1237 1238
	iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
		  &regs->OCLRC0);
	iowrite32(overlay->saturation, &regs->OCLRC1);
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
}

static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
{
	int i;

	if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
		return false;

	for (i = 0; i < 3; i++) {
C
Chris Wilson 已提交
1249
		if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
			return false;
	}

	return true;
}

static bool check_gamma5_errata(u32 gamma5)
{
	int i;

	for (i = 0; i < 3; i++) {
		if (((gamma5 >> i*8) & 0xff) == 0x80)
			return false;
	}

	return true;
}

static int check_gamma(struct drm_intel_overlay_attrs *attrs)
{
C
Chris Wilson 已提交
1270 1271 1272 1273 1274 1275 1276
	if (!check_gamma_bounds(0, attrs->gamma0) ||
	    !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
	    !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
	    !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
	    !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
	    !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
	    !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
1277
		return -EINVAL;
C
Chris Wilson 已提交
1278

1279 1280
	if (!check_gamma5_errata(attrs->gamma5))
		return -EINVAL;
C
Chris Wilson 已提交
1281

1282 1283 1284
	return 0;
}

1285 1286
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
1287 1288
{
	struct drm_intel_overlay_attrs *attrs = data;
1289
	struct drm_i915_private *dev_priv = to_i915(dev);
1290
	struct intel_overlay *overlay;
1291
	struct overlay_registers __iomem *regs;
1292 1293 1294 1295 1296 1297 1298 1299
	int ret;

	overlay = dev_priv->overlay;
	if (!overlay) {
		DRM_DEBUG("userspace bug: no overlay\n");
		return -ENODEV;
	}

1300
	drm_modeset_lock_all(dev);
1301 1302
	mutex_lock(&dev->struct_mutex);

1303
	ret = -EINVAL;
1304
	if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
1305
		attrs->color_key  = overlay->color_key;
1306
		attrs->brightness = overlay->brightness;
1307
		attrs->contrast   = overlay->contrast;
1308 1309
		attrs->saturation = overlay->saturation;

1310
		if (!IS_GEN2(dev_priv)) {
1311 1312 1313 1314 1315 1316 1317 1318
			attrs->gamma0 = I915_READ(OGAMC0);
			attrs->gamma1 = I915_READ(OGAMC1);
			attrs->gamma2 = I915_READ(OGAMC2);
			attrs->gamma3 = I915_READ(OGAMC3);
			attrs->gamma4 = I915_READ(OGAMC4);
			attrs->gamma5 = I915_READ(OGAMC5);
		}
	} else {
1319
		if (attrs->brightness < -128 || attrs->brightness > 127)
1320
			goto out_unlock;
1321
		if (attrs->contrast > 255)
1322
			goto out_unlock;
1323
		if (attrs->saturation > 1023)
1324 1325
			goto out_unlock;

1326 1327 1328 1329
		overlay->color_key  = attrs->color_key;
		overlay->brightness = attrs->brightness;
		overlay->contrast   = attrs->contrast;
		overlay->saturation = attrs->saturation;
1330

1331
		regs = intel_overlay_map_regs(overlay);
1332 1333 1334 1335 1336 1337 1338
		if (!regs) {
			ret = -ENOMEM;
			goto out_unlock;
		}

		update_reg_attrs(overlay, regs);

1339
		intel_overlay_unmap_regs(overlay, regs);
1340 1341

		if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
1342
			if (IS_GEN2(dev_priv))
1343 1344 1345 1346 1347 1348 1349 1350
				goto out_unlock;

			if (overlay->active) {
				ret = -EBUSY;
				goto out_unlock;
			}

			ret = check_gamma(attrs);
1351
			if (ret)
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
				goto out_unlock;

			I915_WRITE(OGAMC0, attrs->gamma0);
			I915_WRITE(OGAMC1, attrs->gamma1);
			I915_WRITE(OGAMC2, attrs->gamma2);
			I915_WRITE(OGAMC3, attrs->gamma3);
			I915_WRITE(OGAMC4, attrs->gamma4);
			I915_WRITE(OGAMC5, attrs->gamma5);
		}
	}
1362
	overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
1363

1364
	ret = 0;
1365 1366
out_unlock:
	mutex_unlock(&dev->struct_mutex);
1367
	drm_modeset_unlock_all(dev);
1368 1369 1370 1371

	return ret;
}

1372
void intel_setup_overlay(struct drm_i915_private *dev_priv)
1373 1374
{
	struct intel_overlay *overlay;
1375
	struct drm_i915_gem_object *reg_bo;
1376
	struct overlay_registers __iomem *regs;
C
Chris Wilson 已提交
1377
	struct i915_vma *vma = NULL;
1378 1379
	int ret;

1380
	if (!HAS_OVERLAY(dev_priv))
1381 1382
		return;

1383
	overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
1384 1385
	if (!overlay)
		return;
1386

1387
	mutex_lock(&dev_priv->drm.struct_mutex);
1388 1389 1390
	if (WARN_ON(dev_priv->overlay))
		goto out_free;

1391
	overlay->i915 = dev_priv;
1392

1393
	reg_bo = NULL;
1394
	if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
1395
		reg_bo = i915_gem_object_create_stolen(dev_priv, PAGE_SIZE);
1396
	if (reg_bo == NULL)
1397
		reg_bo = i915_gem_object_create(dev_priv, PAGE_SIZE);
1398
	if (IS_ERR(reg_bo))
1399
		goto out_free;
1400
	overlay->reg_bo = reg_bo;
1401

1402
	if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) {
1403
		ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
1404 1405 1406 1407
		if (ret) {
			DRM_ERROR("failed to attach phys overlay regs\n");
			goto out_free_bo;
		}
1408
		overlay->flip_addr = reg_bo->phys_handle->busaddr;
1409
	} else {
C
Chris Wilson 已提交
1410
		vma = i915_gem_object_ggtt_pin(reg_bo, NULL,
1411
					       0, PAGE_SIZE, PIN_MAPPABLE);
C
Chris Wilson 已提交
1412
		if (IS_ERR(vma)) {
1413
			DRM_ERROR("failed to pin overlay register bo\n");
C
Chris Wilson 已提交
1414
			ret = PTR_ERR(vma);
1415 1416
			goto out_free_bo;
		}
1417
		overlay->flip_addr = i915_ggtt_offset(vma);
1418 1419 1420

		ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
		if (ret) {
1421 1422 1423
			DRM_ERROR("failed to move overlay register bo into the GTT\n");
			goto out_unpin_bo;
		}
1424 1425 1426 1427
	}

	/* init all values */
	overlay->color_key = 0x0101fe;
1428
	overlay->color_key_enabled = true;
1429 1430 1431 1432
	overlay->brightness = -19;
	overlay->contrast = 75;
	overlay->saturation = 146;

1433 1434
	init_request_active(&overlay->last_flip, NULL);

1435
	regs = intel_overlay_map_regs(overlay);
1436
	if (!regs)
1437
		goto out_unpin_bo;
1438

1439
	memset_io(regs, 0, sizeof(struct overlay_registers));
1440 1441 1442
	update_polyphase_filter(regs);
	update_reg_attrs(overlay, regs);

1443
	intel_overlay_unmap_regs(overlay, regs);
1444 1445

	dev_priv->overlay = overlay;
1446
	mutex_unlock(&dev_priv->drm.struct_mutex);
1447 1448 1449
	DRM_INFO("initialized overlay support\n");
	return;

1450
out_unpin_bo:
C
Chris Wilson 已提交
1451 1452
	if (vma)
		i915_vma_unpin(vma);
1453
out_free_bo:
1454
	i915_gem_object_put(reg_bo);
1455
out_free:
1456
	mutex_unlock(&dev_priv->drm.struct_mutex);
1457 1458 1459 1460
	kfree(overlay);
	return;
}

1461
void intel_cleanup_overlay(struct drm_i915_private *dev_priv)
1462
{
1463 1464
	if (!dev_priv->overlay)
		return;
1465

1466 1467 1468
	/* The bo's should be free'd by the generic code already.
	 * Furthermore modesetting teardown happens beforehand so the
	 * hardware should be off already */
1469
	WARN_ON(dev_priv->overlay->active);
1470

C
Chris Wilson 已提交
1471
	i915_gem_object_put(dev_priv->overlay->reg_bo);
1472
	kfree(dev_priv->overlay);
1473
}
1474

1475 1476
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

1477 1478 1479 1480 1481 1482 1483
struct intel_overlay_error_state {
	struct overlay_registers regs;
	unsigned long base;
	u32 dovsta;
	u32 isr;
};

1484
static struct overlay_registers __iomem *
1485
intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
1486
{
1487
	struct drm_i915_private *dev_priv = overlay->i915;
1488
	struct overlay_registers __iomem *regs;
1489

1490
	if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
1491 1492 1493
		/* Cast to make sparse happy, but it's wc memory anyway, so
		 * equivalent to the wc io mapping on X86. */
		regs = (struct overlay_registers __iomem *)
1494
			overlay->reg_bo->phys_handle->vaddr;
1495
	else
1496
		regs = io_mapping_map_atomic_wc(&dev_priv->ggtt.mappable,
1497
						overlay->flip_addr);
1498 1499 1500 1501 1502

	return regs;
}

static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
1503
					struct overlay_registers __iomem *regs)
1504
{
1505
	if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
1506
		io_mapping_unmap_atomic(regs);
1507 1508
}

1509
struct intel_overlay_error_state *
1510
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
{
	struct intel_overlay *overlay = dev_priv->overlay;
	struct intel_overlay_error_state *error;
	struct overlay_registers __iomem *regs;

	if (!overlay || !overlay->active)
		return NULL;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	error->dovsta = I915_READ(DOVSTA);
	error->isr = I915_READ(ISR);
1525
	error->base = overlay->flip_addr;
1526 1527 1528 1529 1530 1531

	regs = intel_overlay_map_regs_atomic(overlay);
	if (!regs)
		goto err;

	memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
1532
	intel_overlay_unmap_regs_atomic(overlay, regs);
1533 1534 1535 1536 1537 1538 1539 1540 1541

	return error;

err:
	kfree(error);
	return NULL;
}

void
1542 1543
intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
				struct intel_overlay_error_state *error)
1544
{
1545 1546 1547 1548
	i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
			  error->dovsta, error->isr);
	i915_error_printf(m, "  Register file at 0x%08lx:\n",
			  error->base);
1549

1550
#define P(x) i915_error_printf(m, "    " #x ":	0x%08x\n", error->regs.x)
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	P(OBUF_0Y);
	P(OBUF_1Y);
	P(OBUF_0U);
	P(OBUF_0V);
	P(OBUF_1U);
	P(OBUF_1V);
	P(OSTRIDE);
	P(YRGB_VPH);
	P(UV_VPH);
	P(HORZ_PH);
	P(INIT_PHS);
	P(DWINPOS);
	P(DWINSZ);
	P(SWIDTH);
	P(SWIDTHSW);
	P(SHEIGHT);
	P(YRGBSCALE);
	P(UVSCALE);
	P(OCLRC0);
	P(OCLRC1);
	P(DCLRKV);
	P(DCLRKM);
	P(SCLRKVH);
	P(SCLRKVL);
	P(SCLRKEN);
	P(OCONFIG);
	P(OCMD);
	P(OSTART_0Y);
	P(OSTART_1Y);
	P(OSTART_0U);
	P(OSTART_0V);
	P(OSTART_1U);
	P(OSTART_1V);
	P(OTILEOFF_0Y);
	P(OTILEOFF_1Y);
	P(OTILEOFF_0U);
	P(OTILEOFF_0V);
	P(OTILEOFF_1U);
	P(OTILEOFF_1V);
	P(FASTHSCALE);
	P(UVSCALEV);
#undef P
}
1594 1595

#endif