intel_overlay.c 40.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2009
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Daniel Vetter <daniel@ffwll.ch>
 *
 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
 */
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30 31 32
#include "i915_drv.h"
#include "i915_reg.h"
#include "intel_drv.h"
33
#include "intel_frontbuffer.h"
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67

/* Limits for overlay size. According to intel doc, the real limits are:
 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
 * the mininum of both.  */
#define IMAGE_MAX_WIDTH		2048
#define IMAGE_MAX_HEIGHT	2046 /* 2 * 1023 */
/* on 830 and 845 these large limits result in the card hanging */
#define IMAGE_MAX_WIDTH_LEGACY	1024
#define IMAGE_MAX_HEIGHT_LEGACY	1088

/* overlay register definitions */
/* OCMD register */
#define OCMD_TILED_SURFACE	(0x1<<19)
#define OCMD_MIRROR_MASK	(0x3<<17)
#define OCMD_MIRROR_MODE	(0x3<<17)
#define OCMD_MIRROR_HORIZONTAL	(0x1<<17)
#define OCMD_MIRROR_VERTICAL	(0x2<<17)
#define OCMD_MIRROR_BOTH	(0x3<<17)
#define OCMD_BYTEORDER_MASK	(0x3<<14) /* zero for YUYV or FOURCC YUY2 */
#define OCMD_UV_SWAP		(0x1<<14) /* YVYU */
#define OCMD_Y_SWAP		(0x2<<14) /* UYVY or FOURCC UYVY */
#define OCMD_Y_AND_UV_SWAP	(0x3<<14) /* VYUY */
#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
#define OCMD_RGB_888		(0x1<<10) /* not in i965 Intel docs */
#define OCMD_RGB_555		(0x2<<10) /* not in i965 Intel docs */
#define OCMD_RGB_565		(0x3<<10) /* not in i965 Intel docs */
#define OCMD_YUV_422_PACKED	(0x8<<10)
#define OCMD_YUV_411_PACKED	(0x9<<10) /* not in i965 Intel docs */
#define OCMD_YUV_420_PLANAR	(0xc<<10)
#define OCMD_YUV_422_PLANAR	(0xd<<10)
#define OCMD_YUV_410_PLANAR	(0xe<<10) /* also 411 */
#define OCMD_TVSYNCFLIP_PARITY	(0x1<<9)
#define OCMD_TVSYNCFLIP_ENABLE	(0x1<<7)
68
#define OCMD_BUF_TYPE_MASK	(0x1<<5)
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
#define OCMD_BUF_TYPE_FRAME	(0x0<<5)
#define OCMD_BUF_TYPE_FIELD	(0x1<<5)
#define OCMD_TEST_MODE		(0x1<<4)
#define OCMD_BUFFER_SELECT	(0x3<<2)
#define OCMD_BUFFER0		(0x0<<2)
#define OCMD_BUFFER1		(0x1<<2)
#define OCMD_FIELD_SELECT	(0x1<<2)
#define OCMD_FIELD0		(0x0<<1)
#define OCMD_FIELD1		(0x1<<1)
#define OCMD_ENABLE		(0x1<<0)

/* OCONFIG register */
#define OCONF_PIPE_MASK		(0x1<<18)
#define OCONF_PIPE_A		(0x0<<18)
#define OCONF_PIPE_B		(0x1<<18)
#define OCONF_GAMMA2_ENABLE	(0x1<<16)
#define OCONF_CSC_MODE_BT601	(0x0<<5)
#define OCONF_CSC_MODE_BT709	(0x1<<5)
#define OCONF_CSC_BYPASS	(0x1<<4)
#define OCONF_CC_OUT_8BIT	(0x1<<3)
#define OCONF_TEST_MODE		(0x1<<2)
#define OCONF_THREE_LINE_BUFFER	(0x1<<0)
#define OCONF_TWO_LINE_BUFFER	(0x0<<0)

/* DCLRKM (dst-key) register */
#define DST_KEY_ENABLE		(0x1<<31)
#define CLK_RGB24_MASK		0x0
#define CLK_RGB16_MASK		0x070307
#define CLK_RGB15_MASK		0x070707
#define CLK_RGB8I_MASK		0xffffff

#define RGB16_TO_COLORKEY(c) \
	(((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
#define RGB15_TO_COLORKEY(c) \
	(((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))

/* overlay flip addr flag */
#define OFC_UPDATE		0x1

/* polyphase filter coefficients */
#define N_HORIZ_Y_TAPS          5
#define N_VERT_Y_TAPS           3
#define N_HORIZ_UV_TAPS         3
#define N_VERT_UV_TAPS          3
#define N_PHASES                17
#define MAX_TAPS                5

/* memory bufferd overlay registers */
struct overlay_registers {
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
	u32 OBUF_0Y;
	u32 OBUF_1Y;
	u32 OBUF_0U;
	u32 OBUF_0V;
	u32 OBUF_1U;
	u32 OBUF_1V;
	u32 OSTRIDE;
	u32 YRGB_VPH;
	u32 UV_VPH;
	u32 HORZ_PH;
	u32 INIT_PHS;
	u32 DWINPOS;
	u32 DWINSZ;
	u32 SWIDTH;
	u32 SWIDTHSW;
	u32 SHEIGHT;
	u32 YRGBSCALE;
	u32 UVSCALE;
	u32 OCLRC0;
	u32 OCLRC1;
	u32 DCLRKV;
	u32 DCLRKM;
	u32 SCLRKVH;
	u32 SCLRKVL;
	u32 SCLRKEN;
	u32 OCONFIG;
	u32 OCMD;
	u32 RESERVED1; /* 0x6C */
	u32 OSTART_0Y;
	u32 OSTART_1Y;
	u32 OSTART_0U;
	u32 OSTART_0V;
	u32 OSTART_1U;
	u32 OSTART_1V;
	u32 OTILEOFF_0Y;
	u32 OTILEOFF_1Y;
	u32 OTILEOFF_0U;
	u32 OTILEOFF_0V;
	u32 OTILEOFF_1U;
	u32 OTILEOFF_1V;
	u32 FASTHSCALE; /* 0xA0 */
	u32 UVSCALEV; /* 0xA4 */
	u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
	u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
	u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
	u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
	u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
	u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
	u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
	u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
	u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
169 170
};

171
struct intel_overlay {
172
	struct drm_i915_private *i915;
173
	struct intel_crtc *crtc;
174 175
	struct i915_vma *vma;
	struct i915_vma *old_vma;
176 177
	bool active;
	bool pfit_active;
178
	u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
179 180
	u32 color_key:24;
	u32 color_key_enabled:1;
181 182 183 184 185 186
	u32 brightness, contrast, saturation;
	u32 old_xscale, old_yscale;
	/* register access */
	u32 flip_addr;
	struct drm_i915_gem_object *reg_bo;
	/* flip handling */
187
	struct i915_gem_active last_flip;
188
};
189

190
static struct overlay_registers __iomem *
191
intel_overlay_map_regs(struct intel_overlay *overlay)
192
{
193
	struct drm_i915_private *dev_priv = overlay->i915;
194
	struct overlay_registers __iomem *regs;
195

196
	if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
197
		regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
198
	else
199
		regs = io_mapping_map_wc(&dev_priv->ggtt.mappable,
200 201
					 overlay->flip_addr,
					 PAGE_SIZE);
202

203
	return regs;
204
}
205

206
static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
207
				     struct overlay_registers __iomem *regs)
208
{
209
	if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
210
		io_mapping_unmap(regs);
211 212
}

213
static void intel_overlay_submit_request(struct intel_overlay *overlay,
214
					 struct drm_i915_gem_request *req,
215
					 i915_gem_retire_fn retire)
216
{
217 218 219 220
	GEM_BUG_ON(i915_gem_active_peek(&overlay->last_flip,
					&overlay->i915->drm.struct_mutex));
	overlay->last_flip.retire = retire;
	i915_gem_active_set(&overlay->last_flip, req);
221
	i915_add_request(req);
222
}
223

224 225 226 227 228 229 230
static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
					 struct drm_i915_gem_request *req,
					 i915_gem_retire_fn retire)
{
	intel_overlay_submit_request(overlay, req, retire);
	return i915_gem_active_retire(&overlay->last_flip,
				      &overlay->i915->drm.struct_mutex);
231 232
}

233 234 235 236 237 238 239 240
static struct drm_i915_gem_request *alloc_request(struct intel_overlay *overlay)
{
	struct drm_i915_private *dev_priv = overlay->i915;
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];

	return i915_gem_request_alloc(engine, dev_priv->kernel_context);
}

241 242 243
/* overlay needs to be disable in OCMD reg */
static int intel_overlay_on(struct intel_overlay *overlay)
{
244
	struct drm_i915_private *dev_priv = overlay->i915;
245
	struct drm_i915_gem_request *req;
246
	struct intel_ring *ring;
247 248
	int ret;

249
	WARN_ON(overlay->active);
250
	WARN_ON(IS_I830(dev_priv) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
251

252
	req = alloc_request(overlay);
253 254
	if (IS_ERR(req))
		return PTR_ERR(req);
255

256
	ret = intel_ring_begin(req, 4);
257
	if (ret) {
258
		i915_add_request_no_flush(req);
259 260 261
		return ret;
	}

262 263
	overlay->active = true;

264
	ring = req->ring;
265 266 267 268 269
	intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
	intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
270

271
	return intel_overlay_do_wait_request(overlay, req, NULL);
272 273 274
}

/* overlay needs to be enabled in OCMD reg */
C
Chris Wilson 已提交
275 276
static int intel_overlay_continue(struct intel_overlay *overlay,
				  bool load_polyphase_filter)
277
{
278
	struct drm_i915_private *dev_priv = overlay->i915;
279
	struct drm_i915_gem_request *req;
280
	struct intel_ring *ring;
281 282
	u32 flip_addr = overlay->flip_addr;
	u32 tmp;
283
	int ret;
284

285
	WARN_ON(!overlay->active);
286 287 288 289 290 291 292 293 294

	if (load_polyphase_filter)
		flip_addr |= OFC_UPDATE;

	/* check for underruns */
	tmp = I915_READ(DOVSTA);
	if (tmp & (1 << 17))
		DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);

295
	req = alloc_request(overlay);
296 297
	if (IS_ERR(req))
		return PTR_ERR(req);
298

299
	ret = intel_ring_begin(req, 2);
300
	if (ret) {
301
		i915_add_request_no_flush(req);
302 303 304
		return ret;
	}

305
	ring = req->ring;
306 307 308
	intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
	intel_ring_emit(ring, flip_addr);
	intel_ring_advance(ring);
309

310
	intel_overlay_submit_request(overlay, req, NULL);
311 312

	return 0;
313 314
}

315 316
static void intel_overlay_release_old_vid_tail(struct i915_gem_active *active,
					       struct drm_i915_gem_request *req)
317
{
318 319
	struct intel_overlay *overlay =
		container_of(active, typeof(*overlay), last_flip);
320
	struct i915_vma *vma;
321

322 323 324
	vma = fetch_and_zero(&overlay->old_vma);
	if (WARN_ON(!vma))
		return;
325

326 327
	i915_gem_track_fb(vma->obj, NULL,
			  INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
328

C
Chris Wilson 已提交
329
	i915_gem_object_unpin_from_display_plane(vma);
330
	i915_vma_put(vma);
331
}
332

333 334
static void intel_overlay_off_tail(struct i915_gem_active *active,
				   struct drm_i915_gem_request *req)
335
{
336 337
	struct intel_overlay *overlay =
		container_of(active, typeof(*overlay), last_flip);
338
	struct i915_vma *vma;
339

340
	/* never have the overlay hw on without showing a frame */
341 342
	vma = fetch_and_zero(&overlay->vma);
	if (WARN_ON(!vma))
343
		return;
344

C
Chris Wilson 已提交
345
	i915_gem_object_unpin_from_display_plane(vma);
346
	i915_vma_put(vma);
347

348 349
	overlay->crtc->overlay = NULL;
	overlay->crtc = NULL;
350
	overlay->active = false;
351 352 353
}

/* overlay needs to be disabled in OCMD reg */
354
static int intel_overlay_off(struct intel_overlay *overlay)
355
{
356
	struct drm_i915_private *dev_priv = overlay->i915;
357
	struct drm_i915_gem_request *req;
358
	struct intel_ring *ring;
C
Chris Wilson 已提交
359
	u32 flip_addr = overlay->flip_addr;
360
	int ret;
361

362
	WARN_ON(!overlay->active);
363 364 365 366 367 368 369

	/* According to intel docs the overlay hw may hang (when switching
	 * off) without loading the filter coeffs. It is however unclear whether
	 * this applies to the disabling of the overlay or to the switching off
	 * of the hw. Do it in both cases */
	flip_addr |= OFC_UPDATE;

370
	req = alloc_request(overlay);
371 372
	if (IS_ERR(req))
		return PTR_ERR(req);
373

374
	ret = intel_ring_begin(req, 6);
375
	if (ret) {
376
		i915_add_request_no_flush(req);
377 378 379
		return ret;
	}

380
	ring = req->ring;
381
	/* wait for overlay to go idle */
382 383 384
	intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
	intel_ring_emit(ring, flip_addr);
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
385
	/* turn overlay off */
386
	if (IS_I830(dev_priv)) {
D
Daniel Vetter 已提交
387 388
		/* Workaround: Don't disable the overlay fully, since otherwise
		 * it dies on the next OVERLAY_ON cmd. */
389 390 391
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_NOOP);
D
Daniel Vetter 已提交
392
	} else {
393 394 395
		intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
		intel_ring_emit(ring, flip_addr);
		intel_ring_emit(ring,
396
				MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
D
Daniel Vetter 已提交
397
	}
398
	intel_ring_advance(ring);
399

400 401
	return intel_overlay_do_wait_request(overlay, req,
					     intel_overlay_off_tail);
402 403
}

404 405
/* recover from an interruption due to a signal
 * We have to be careful not to repeat work forever an make forward progess. */
406
static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
407
{
408 409
	return i915_gem_active_retire(&overlay->last_flip,
				      &overlay->i915->drm.struct_mutex);
410 411
}

412 413
/* Wait for pending overlay flip and release old frame.
 * Needs to be called before the overlay register are changed
414 415
 * via intel_overlay_(un)map_regs
 */
416 417
static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
{
418
	struct drm_i915_private *dev_priv = overlay->i915;
419 420
	int ret;

421
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
422

423 424 425
	/* Only wait if there is actually an old frame to release to
	 * guarantee forward progress.
	 */
426
	if (!overlay->old_vma)
427 428
		return 0;

429 430
	if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
		/* synchronous slowpath */
431
		struct drm_i915_gem_request *req;
432
		struct intel_ring *ring;
433

434
		req = alloc_request(overlay);
435 436
		if (IS_ERR(req))
			return PTR_ERR(req);
437

438
		ret = intel_ring_begin(req, 2);
439
		if (ret) {
440
			i915_add_request_no_flush(req);
441 442 443
			return ret;
		}

444
		ring = req->ring;
445
		intel_ring_emit(ring,
446
				MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
447 448
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
449

450
		ret = intel_overlay_do_wait_request(overlay, req,
451
						    intel_overlay_release_old_vid_tail);
452 453
		if (ret)
			return ret;
454 455
	} else
		intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL);
456 457 458 459

	return 0;
}

460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
void intel_overlay_reset(struct drm_i915_private *dev_priv)
{
	struct intel_overlay *overlay = dev_priv->overlay;

	if (!overlay)
		return;

	intel_overlay_release_old_vid(overlay);

	overlay->old_xscale = 0;
	overlay->old_yscale = 0;
	overlay->crtc = NULL;
	overlay->active = false;
}

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
struct put_image_params {
	int format;
	short dst_x;
	short dst_y;
	short dst_w;
	short dst_h;
	short src_w;
	short src_scan_h;
	short src_scan_w;
	short src_h;
	short stride_Y;
	short stride_UV;
	int offset_Y;
	int offset_U;
	int offset_V;
};

static int packed_depth_bytes(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
495 496 497 498 499 500
	case I915_OVERLAY_YUV422:
		return 4;
	case I915_OVERLAY_YUV411:
		/* return 6; not implemented */
	default:
		return -EINVAL;
501 502 503 504 505 506
	}
}

static int packed_width_bytes(u32 format, short width)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
507 508 509 510
	case I915_OVERLAY_YUV422:
		return width << 1;
	default:
		return -EINVAL;
511 512 513 514 515 516
	}
}

static int uv_hsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
517 518 519 520 521 522 523 524
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV420:
		return 2;
	case I915_OVERLAY_YUV411:
	case I915_OVERLAY_YUV410:
		return 4;
	default:
		return -EINVAL;
525 526 527 528 529 530
	}
}

static int uv_vsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
531 532 533 534 535 536 537 538
	case I915_OVERLAY_YUV420:
	case I915_OVERLAY_YUV410:
		return 2;
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV411:
		return 1;
	default:
		return -EINVAL;
539 540 541
	}
}

542
static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
543 544
{
	u32 mask, shift, ret;
545
	if (IS_GEN2(dev_priv)) {
546 547
		mask = 0x1f;
		shift = 5;
548 549 550
	} else {
		mask = 0x3f;
		shift = 6;
551 552
	}
	ret = ((offset + width + mask) >> shift) - (offset >> shift);
553
	if (!IS_GEN2(dev_priv))
554
		ret <<= 1;
555
	ret -= 1;
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
	return ret << 2;
}

static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
	0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
	0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
	0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
	0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
	0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
	0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
	0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
	0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
	0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
	0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
	0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
	0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
	0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
	0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
	0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
	0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
C
Chris Wilson 已提交
576 577 578
	0xb000, 0x3000, 0x0800, 0x3000, 0xb000
};

579 580 581 582 583 584 585 586 587
static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
	0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
	0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
	0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
	0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
	0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
	0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
	0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
	0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
C
Chris Wilson 已提交
588 589
	0x3000, 0x0800, 0x3000
};
590

591
static void update_polyphase_filter(struct overlay_registers __iomem *regs)
592
{
593 594 595
	memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
	memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
		    sizeof(uv_static_hcoeffs));
596 597 598
}

static bool update_scaling_factors(struct intel_overlay *overlay,
599
				   struct overlay_registers __iomem *regs,
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
				   struct put_image_params *params)
{
	/* fixed point with a 12 bit shift */
	u32 xscale, yscale, xscale_UV, yscale_UV;
#define FP_SHIFT 12
#define FRACT_MASK 0xfff
	bool scale_changed = false;
	int uv_hscale = uv_hsubsampling(params->format);
	int uv_vscale = uv_vsubsampling(params->format);

	if (params->dst_w > 1)
		xscale = ((params->src_scan_w - 1) << FP_SHIFT)
			/(params->dst_w);
	else
		xscale = 1 << FP_SHIFT;

	if (params->dst_h > 1)
		yscale = ((params->src_scan_h - 1) << FP_SHIFT)
			/(params->dst_h);
	else
		yscale = 1 << FP_SHIFT;

	/*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
C
Chris Wilson 已提交
623 624 625 626 627
	xscale_UV = xscale/uv_hscale;
	yscale_UV = yscale/uv_vscale;
	/* make the Y scale to UV scale ratio an exact multiply */
	xscale = xscale_UV * uv_hscale;
	yscale = yscale_UV * uv_vscale;
628
	/*} else {
C
Chris Wilson 已提交
629 630 631
	  xscale_UV = 0;
	  yscale_UV = 0;
	  }*/
632 633 634 635 636 637

	if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
		scale_changed = true;
	overlay->old_xscale = xscale;
	overlay->old_yscale = yscale;

638 639 640 641
	iowrite32(((yscale & FRACT_MASK) << 20) |
		  ((xscale >> FP_SHIFT)  << 16) |
		  ((xscale & FRACT_MASK) << 3),
		 &regs->YRGBSCALE);
C
Chris Wilson 已提交
642

643 644 645 646
	iowrite32(((yscale_UV & FRACT_MASK) << 20) |
		  ((xscale_UV >> FP_SHIFT)  << 16) |
		  ((xscale_UV & FRACT_MASK) << 3),
		 &regs->UVSCALE);
C
Chris Wilson 已提交
647

648 649 650
	iowrite32((((yscale    >> FP_SHIFT) << 16) |
		   ((yscale_UV >> FP_SHIFT) << 0)),
		 &regs->UVSCALEV);
651 652 653 654 655 656 657 658

	if (scale_changed)
		update_polyphase_filter(regs);

	return scale_changed;
}

static void update_colorkey(struct intel_overlay *overlay,
659
			    struct overlay_registers __iomem *regs)
660 661
{
	u32 key = overlay->color_key;
662 663 664 665 666
	u32 flags;

	flags = 0;
	if (overlay->color_key_enabled)
		flags |= DST_KEY_ENABLE;
667

668
	switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
C
Chris Wilson 已提交
669
	case 8:
670 671
		key = 0;
		flags |= CLK_RGB8I_MASK;
672 673
		break;

C
Chris Wilson 已提交
674
	case 16:
675
		if (overlay->crtc->base.primary->fb->depth == 15) {
676 677
			key = RGB15_TO_COLORKEY(key);
			flags |= CLK_RGB15_MASK;
C
Chris Wilson 已提交
678
		} else {
679 680
			key = RGB16_TO_COLORKEY(key);
			flags |= CLK_RGB16_MASK;
C
Chris Wilson 已提交
681
		}
682 683
		break;

C
Chris Wilson 已提交
684 685
	case 24:
	case 32:
686
		flags |= CLK_RGB24_MASK;
687
		break;
688
	}
689 690 691

	iowrite32(key, &regs->DCLRKV);
	iowrite32(flags, &regs->DCLRKM);
692 693 694 695 696 697 698 699
}

static u32 overlay_cmd_reg(struct put_image_params *params)
{
	u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;

	if (params->format & I915_OVERLAY_YUV_PLANAR) {
		switch (params->format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
700 701 702 703 704 705 706 707 708 709
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PLANAR;
			break;
		case I915_OVERLAY_YUV420:
			cmd |= OCMD_YUV_420_PLANAR;
			break;
		case I915_OVERLAY_YUV411:
		case I915_OVERLAY_YUV410:
			cmd |= OCMD_YUV_410_PLANAR;
			break;
710 711 712
		}
	} else { /* YUV packed */
		switch (params->format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
713 714 715 716 717 718
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PACKED;
			break;
		case I915_OVERLAY_YUV411:
			cmd |= OCMD_YUV_411_PACKED;
			break;
719 720 721
		}

		switch (params->format & I915_OVERLAY_SWAP_MASK) {
C
Chris Wilson 已提交
722 723 724 725 726 727 728 729 730 731 732
		case I915_OVERLAY_NO_SWAP:
			break;
		case I915_OVERLAY_UV_SWAP:
			cmd |= OCMD_UV_SWAP;
			break;
		case I915_OVERLAY_Y_SWAP:
			cmd |= OCMD_Y_SWAP;
			break;
		case I915_OVERLAY_Y_AND_UV_SWAP:
			cmd |= OCMD_Y_AND_UV_SWAP;
			break;
733 734 735 736 737 738
		}
	}

	return cmd;
}

739
static int intel_overlay_do_put_image(struct intel_overlay *overlay,
740
				      struct drm_i915_gem_object *new_bo,
741
				      struct put_image_params *params)
742 743
{
	int ret, tmp_width;
744
	struct overlay_registers __iomem *regs;
745
	bool scale_changed = false;
746
	struct drm_i915_private *dev_priv = overlay->i915;
747
	u32 swidth, swidthsw, sheight, ostride;
748
	enum pipe pipe = overlay->crtc->pipe;
749
	struct i915_vma *vma;
750

751 752
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
753 754 755 756 757

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

C
Chris Wilson 已提交
758
	vma = i915_gem_object_pin_to_display_plane(new_bo, 0,
759
						   &i915_ggtt_view_normal);
C
Chris Wilson 已提交
760 761
	if (IS_ERR(vma))
		return PTR_ERR(vma);
762

763
	ret = i915_vma_put_fence(vma);
764 765 766
	if (ret)
		goto out_unpin;

767
	if (!overlay->active) {
768
		u32 oconfig;
769
		regs = intel_overlay_map_regs(overlay);
770 771 772 773
		if (!regs) {
			ret = -ENOMEM;
			goto out_unpin;
		}
774
		oconfig = OCONF_CC_OUT_8BIT;
775
		if (IS_GEN4(dev_priv))
776
			oconfig |= OCONF_CSC_MODE_BT709;
777
		oconfig |= pipe == 0 ?
778
			OCONF_PIPE_A : OCONF_PIPE_B;
779
		iowrite32(oconfig, &regs->OCONFIG);
780
		intel_overlay_unmap_regs(overlay, regs);
781 782 783 784 785 786

		ret = intel_overlay_on(overlay);
		if (ret != 0)
			goto out_unpin;
	}

787
	regs = intel_overlay_map_regs(overlay);
788 789 790 791 792
	if (!regs) {
		ret = -ENOMEM;
		goto out_unpin;
	}

793 794
	iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
	iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
795 796 797 798 799 800

	if (params->format & I915_OVERLAY_YUV_PACKED)
		tmp_width = packed_width_bytes(params->format, params->src_w);
	else
		tmp_width = params->src_w;

801
	swidth = params->src_w;
802
	swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
803
	sheight = params->src_h;
804
	iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
805
	ostride = params->stride_Y;
806 807 808 809 810

	if (params->format & I915_OVERLAY_YUV_PLANAR) {
		int uv_hscale = uv_hsubsampling(params->format);
		int uv_vscale = uv_vsubsampling(params->format);
		u32 tmp_U, tmp_V;
811
		swidth |= (params->src_w/uv_hscale) << 16;
812
		tmp_U = calc_swidthsw(dev_priv, params->offset_U,
C
Chris Wilson 已提交
813
				      params->src_w/uv_hscale);
814
		tmp_V = calc_swidthsw(dev_priv, params->offset_V,
C
Chris Wilson 已提交
815
				      params->src_w/uv_hscale);
816 817
		swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
		sheight |= (params->src_h/uv_vscale) << 16;
818 819 820 821
		iowrite32(i915_ggtt_offset(vma) + params->offset_U,
			  &regs->OBUF_0U);
		iowrite32(i915_ggtt_offset(vma) + params->offset_V,
			  &regs->OBUF_0V);
822
		ostride |= params->stride_UV << 16;
823 824
	}

825 826 827 828 829
	iowrite32(swidth, &regs->SWIDTH);
	iowrite32(swidthsw, &regs->SWIDTHSW);
	iowrite32(sheight, &regs->SHEIGHT);
	iowrite32(ostride, &regs->OSTRIDE);

830 831 832 833
	scale_changed = update_scaling_factors(overlay, regs, params);

	update_colorkey(overlay, regs);

834
	iowrite32(overlay_cmd_reg(params), &regs->OCMD);
835

836
	intel_overlay_unmap_regs(overlay, regs);
837

C
Chris Wilson 已提交
838 839 840
	ret = intel_overlay_continue(overlay, scale_changed);
	if (ret)
		goto out_unpin;
841

842
	i915_gem_track_fb(overlay->vma->obj, new_bo,
843 844
			  INTEL_FRONTBUFFER_OVERLAY(pipe));

845 846
	overlay->old_vma = overlay->vma;
	overlay->vma = vma;
847

848
	intel_frontbuffer_flip(dev_priv, INTEL_FRONTBUFFER_OVERLAY(pipe));
849

850 851 852
	return 0;

out_unpin:
C
Chris Wilson 已提交
853
	i915_gem_object_unpin_from_display_plane(vma);
854 855 856
	return ret;
}

857
int intel_overlay_switch_off(struct intel_overlay *overlay)
858
{
859
	struct drm_i915_private *dev_priv = overlay->i915;
860
	struct overlay_registers __iomem *regs;
861
	int ret;
862

863 864
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
	WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
865

866
	ret = intel_overlay_recover_from_interrupt(overlay);
867 868
	if (ret != 0)
		return ret;
869

870 871 872 873 874 875 876
	if (!overlay->active)
		return 0;

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

877
	regs = intel_overlay_map_regs(overlay);
878
	iowrite32(0, &regs->OCMD);
879
	intel_overlay_unmap_regs(overlay, regs);
880

881
	return intel_overlay_off(overlay);
882 883 884 885 886
}

static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
					  struct intel_crtc *crtc)
{
887
	if (!crtc->active)
888 889 890
		return -EINVAL;

	/* can't use the overlay with double wide pipe */
891
	if (crtc->config->double_wide)
892 893 894 895 896 897 898
		return -EINVAL;

	return 0;
}

static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
{
899
	struct drm_i915_private *dev_priv = overlay->i915;
900
	u32 pfit_control = I915_READ(PFIT_CONTROL);
901
	u32 ratio;
902 903

	/* XXX: This is not the same logic as in the xorg driver, but more in
904 905
	 * line with the intel documentation for the i965
	 */
906
	if (INTEL_GEN(dev_priv) >= 4) {
907
		/* on i965 use the PGM reg to read out the autoscaler values */
908 909
		ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
	} else {
910 911
		if (pfit_control & VERT_AUTO_SCALE)
			ratio = I915_READ(PFIT_AUTO_RATIOS);
912
		else
913 914
			ratio = I915_READ(PFIT_PGM_RATIOS);
		ratio >>= PFIT_VERT_SCALE_SHIFT;
915 916 917 918 919 920 921 922 923 924
	}

	overlay->pfit_vscale_ratio = ratio;
}

static int check_overlay_dst(struct intel_overlay *overlay,
			     struct drm_intel_overlay_put_image *rec)
{
	struct drm_display_mode *mode = &overlay->crtc->base.mode;

925 926 927 928
	if (rec->dst_x < mode->hdisplay &&
	    rec->dst_x + rec->dst_width <= mode->hdisplay &&
	    rec->dst_y < mode->vdisplay &&
	    rec->dst_y + rec->dst_height <= mode->vdisplay)
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
		return 0;
	else
		return -EINVAL;
}

static int check_overlay_scaling(struct put_image_params *rec)
{
	u32 tmp;

	/* downscaling limit is 8.0 */
	tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
	if (tmp > 7)
		return -EINVAL;
	tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
	if (tmp > 7)
		return -EINVAL;

	return 0;
}

949
static int check_overlay_src(struct drm_i915_private *dev_priv,
950
			     struct drm_intel_overlay_put_image *rec,
951
			     struct drm_i915_gem_object *new_bo)
952 953 954
{
	int uv_hscale = uv_hsubsampling(rec->flags);
	int uv_vscale = uv_vsubsampling(rec->flags);
955 956 957
	u32 stride_mask;
	int depth;
	u32 tmp;
958 959

	/* check src dimensions */
960
	if (IS_845G(dev_priv) || IS_I830(dev_priv)) {
C
Chris Wilson 已提交
961
		if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
962
		    rec->src_width  > IMAGE_MAX_WIDTH_LEGACY)
963 964
			return -EINVAL;
	} else {
C
Chris Wilson 已提交
965
		if (rec->src_height > IMAGE_MAX_HEIGHT ||
966
		    rec->src_width  > IMAGE_MAX_WIDTH)
967 968
			return -EINVAL;
	}
969

970
	/* better safe than sorry, use 4 as the maximal subsampling ratio */
C
Chris Wilson 已提交
971
	if (rec->src_height < N_VERT_Y_TAPS*4 ||
972
	    rec->src_width  < N_HORIZ_Y_TAPS*4)
973 974
		return -EINVAL;

975
	/* check alignment constraints */
976
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
977 978 979
	case I915_OVERLAY_RGB:
		/* not implemented */
		return -EINVAL;
980

C
Chris Wilson 已提交
981 982
	case I915_OVERLAY_YUV_PACKED:
		if (uv_vscale != 1)
983
			return -EINVAL;
984 985

		depth = packed_depth_bytes(rec->flags);
C
Chris Wilson 已提交
986 987
		if (depth < 0)
			return depth;
988

C
Chris Wilson 已提交
989 990 991 992 993 994 995 996
		/* ignore UV planes */
		rec->stride_UV = 0;
		rec->offset_U = 0;
		rec->offset_V = 0;
		/* check pixel alignment */
		if (rec->offset_Y % depth)
			return -EINVAL;
		break;
997

C
Chris Wilson 已提交
998 999
	case I915_OVERLAY_YUV_PLANAR:
		if (uv_vscale < 0 || uv_hscale < 0)
1000
			return -EINVAL;
C
Chris Wilson 已提交
1001 1002
		/* no offset restrictions for planar formats */
		break;
1003

C
Chris Wilson 已提交
1004 1005
	default:
		return -EINVAL;
1006 1007 1008 1009 1010 1011
	}

	if (rec->src_width % uv_hscale)
		return -EINVAL;

	/* stride checking */
1012
	if (IS_I830(dev_priv) || IS_845G(dev_priv))
1013 1014 1015
		stride_mask = 255;
	else
		stride_mask = 63;
1016 1017 1018

	if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
		return -EINVAL;
1019
	if (IS_GEN4(dev_priv) && rec->stride_Y < 512)
1020 1021 1022
		return -EINVAL;

	tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
1023 1024
		4096 : 8192;
	if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
1025 1026 1027 1028
		return -EINVAL;

	/* check buffer dimensions */
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
1029 1030 1031 1032 1033 1034 1035
	case I915_OVERLAY_RGB:
	case I915_OVERLAY_YUV_PACKED:
		/* always 4 Y values per depth pixels */
		if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
			return -EINVAL;

		tmp = rec->stride_Y*rec->src_height;
1036
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1037 1038 1039 1040 1041 1042 1043 1044 1045
			return -EINVAL;
		break;

	case I915_OVERLAY_YUV_PLANAR:
		if (rec->src_width > rec->stride_Y)
			return -EINVAL;
		if (rec->src_width/uv_hscale > rec->stride_UV)
			return -EINVAL;

1046
		tmp = rec->stride_Y * rec->src_height;
1047
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1048
			return -EINVAL;
1049 1050

		tmp = rec->stride_UV * (rec->src_height / uv_vscale);
1051 1052
		if (rec->offset_U + tmp > new_bo->base.size ||
		    rec->offset_V + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1053 1054
			return -EINVAL;
		break;
1055 1056 1057 1058 1059
	}

	return 0;
}

1060 1061 1062 1063
/**
 * Return the pipe currently connected to the panel fitter,
 * or -1 if the panel fitter is not present or not in use
 */
1064
static int intel_panel_fitter_pipe(struct drm_i915_private *dev_priv)
1065 1066 1067 1068
{
	u32  pfit_control;

	/* i830 doesn't have a panel fitter */
1069 1070
	if (INTEL_GEN(dev_priv) <= 3 &&
	    (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
1071 1072 1073 1074 1075 1076 1077 1078 1079
		return -1;

	pfit_control = I915_READ(PFIT_CONTROL);

	/* See if the panel fitter is in use */
	if ((pfit_control & PFIT_ENABLE) == 0)
		return -1;

	/* 965 can place panel fitter on either pipe */
1080
	if (IS_GEN4(dev_priv))
1081 1082 1083 1084 1085 1086
		return (pfit_control >> 29) & 0x3;

	/* older chips can only use pipe 1 */
	return 1;
}

1087 1088
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv)
1089 1090
{
	struct drm_intel_overlay_put_image *put_image_rec = data;
1091
	struct drm_i915_private *dev_priv = to_i915(dev);
1092
	struct intel_overlay *overlay;
R
Rob Clark 已提交
1093
	struct drm_crtc *drmmode_crtc;
1094
	struct intel_crtc *crtc;
1095
	struct drm_i915_gem_object *new_bo;
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	struct put_image_params *params;
	int ret;

	overlay = dev_priv->overlay;
	if (!overlay) {
		DRM_DEBUG("userspace bug: no overlay\n");
		return -ENODEV;
	}

	if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
1106
		drm_modeset_lock_all(dev);
1107 1108
		mutex_lock(&dev->struct_mutex);

1109
		ret = intel_overlay_switch_off(overlay);
1110 1111

		mutex_unlock(&dev->struct_mutex);
1112
		drm_modeset_unlock_all(dev);
1113 1114 1115 1116

		return ret;
	}

1117
	params = kmalloc(sizeof(*params), GFP_KERNEL);
1118 1119 1120
	if (!params)
		return -ENOMEM;

R
Rob Clark 已提交
1121 1122
	drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
	if (!drmmode_crtc) {
1123 1124 1125
		ret = -ENOENT;
		goto out_free;
	}
R
Rob Clark 已提交
1126
	crtc = to_intel_crtc(drmmode_crtc);
1127

1128 1129
	new_bo = i915_gem_object_lookup(file_priv, put_image_rec->bo_handle);
	if (!new_bo) {
1130 1131 1132
		ret = -ENOENT;
		goto out_free;
	}
1133

1134
	drm_modeset_lock_all(dev);
1135 1136
	mutex_lock(&dev->struct_mutex);

1137
	if (i915_gem_object_is_tiled(new_bo)) {
1138
		DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
1139 1140 1141 1142
		ret = -EINVAL;
		goto out_unlock;
	}

1143
	ret = intel_overlay_recover_from_interrupt(overlay);
1144 1145
	if (ret != 0)
		goto out_unlock;
1146

1147 1148
	if (overlay->crtc != crtc) {
		struct drm_display_mode *mode = &crtc->base.mode;
1149
		ret = intel_overlay_switch_off(overlay);
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
		if (ret != 0)
			goto out_unlock;

		ret = check_overlay_possible_on_crtc(overlay, crtc);
		if (ret != 0)
			goto out_unlock;

		overlay->crtc = crtc;
		crtc->overlay = overlay;

1160 1161
		/* line too wide, i.e. one-line-mode */
		if (mode->hdisplay > 1024 &&
1162
		    intel_panel_fitter_pipe(dev_priv) == crtc->pipe) {
1163
			overlay->pfit_active = true;
1164 1165
			update_pfit_vscale_ratio(overlay);
		} else
1166
			overlay->pfit_active = false;
1167 1168 1169 1170 1171 1172 1173 1174
	}

	ret = check_overlay_dst(overlay, put_image_rec);
	if (ret != 0)
		goto out_unlock;

	if (overlay->pfit_active) {
		params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
C
Chris Wilson 已提交
1175
				 overlay->pfit_vscale_ratio);
1176 1177
		/* shifting right rounds downwards, so add 1 */
		params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
C
Chris Wilson 已提交
1178
				 overlay->pfit_vscale_ratio) + 1;
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
	} else {
		params->dst_y = put_image_rec->dst_y;
		params->dst_h = put_image_rec->dst_height;
	}
	params->dst_x = put_image_rec->dst_x;
	params->dst_w = put_image_rec->dst_width;

	params->src_w = put_image_rec->src_width;
	params->src_h = put_image_rec->src_height;
	params->src_scan_w = put_image_rec->src_scan_width;
	params->src_scan_h = put_image_rec->src_scan_height;
C
Chris Wilson 已提交
1190 1191
	if (params->src_scan_h > params->src_h ||
	    params->src_scan_w > params->src_w) {
1192 1193 1194 1195
		ret = -EINVAL;
		goto out_unlock;
	}

1196
	ret = check_overlay_src(dev_priv, put_image_rec, new_bo);
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
	if (ret != 0)
		goto out_unlock;
	params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
	params->stride_Y = put_image_rec->stride_Y;
	params->stride_UV = put_image_rec->stride_UV;
	params->offset_Y = put_image_rec->offset_Y;
	params->offset_U = put_image_rec->offset_U;
	params->offset_V = put_image_rec->offset_V;

	/* Check scaling after src size to prevent a divide-by-zero. */
	ret = check_overlay_scaling(params);
	if (ret != 0)
		goto out_unlock;

	ret = intel_overlay_do_put_image(overlay, new_bo, params);
	if (ret != 0)
		goto out_unlock;

	mutex_unlock(&dev->struct_mutex);
1216
	drm_modeset_unlock_all(dev);
1217 1218 1219 1220 1221 1222 1223

	kfree(params);

	return 0;

out_unlock:
	mutex_unlock(&dev->struct_mutex);
1224
	drm_modeset_unlock_all(dev);
1225
	i915_gem_object_put_unlocked(new_bo);
1226
out_free:
1227 1228 1229 1230 1231 1232
	kfree(params);

	return ret;
}

static void update_reg_attrs(struct intel_overlay *overlay,
1233
			     struct overlay_registers __iomem *regs)
1234
{
1235 1236 1237
	iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
		  &regs->OCLRC0);
	iowrite32(overlay->saturation, &regs->OCLRC1);
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
}

static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
{
	int i;

	if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
		return false;

	for (i = 0; i < 3; i++) {
C
Chris Wilson 已提交
1248
		if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
			return false;
	}

	return true;
}

static bool check_gamma5_errata(u32 gamma5)
{
	int i;

	for (i = 0; i < 3; i++) {
		if (((gamma5 >> i*8) & 0xff) == 0x80)
			return false;
	}

	return true;
}

static int check_gamma(struct drm_intel_overlay_attrs *attrs)
{
C
Chris Wilson 已提交
1269 1270 1271 1272 1273 1274 1275
	if (!check_gamma_bounds(0, attrs->gamma0) ||
	    !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
	    !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
	    !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
	    !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
	    !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
	    !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
1276
		return -EINVAL;
C
Chris Wilson 已提交
1277

1278 1279
	if (!check_gamma5_errata(attrs->gamma5))
		return -EINVAL;
C
Chris Wilson 已提交
1280

1281 1282 1283
	return 0;
}

1284 1285
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
1286 1287
{
	struct drm_intel_overlay_attrs *attrs = data;
1288
	struct drm_i915_private *dev_priv = to_i915(dev);
1289
	struct intel_overlay *overlay;
1290
	struct overlay_registers __iomem *regs;
1291 1292 1293 1294 1295 1296 1297 1298
	int ret;

	overlay = dev_priv->overlay;
	if (!overlay) {
		DRM_DEBUG("userspace bug: no overlay\n");
		return -ENODEV;
	}

1299
	drm_modeset_lock_all(dev);
1300 1301
	mutex_lock(&dev->struct_mutex);

1302
	ret = -EINVAL;
1303
	if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
1304
		attrs->color_key  = overlay->color_key;
1305
		attrs->brightness = overlay->brightness;
1306
		attrs->contrast   = overlay->contrast;
1307 1308
		attrs->saturation = overlay->saturation;

1309
		if (!IS_GEN2(dev_priv)) {
1310 1311 1312 1313 1314 1315 1316 1317
			attrs->gamma0 = I915_READ(OGAMC0);
			attrs->gamma1 = I915_READ(OGAMC1);
			attrs->gamma2 = I915_READ(OGAMC2);
			attrs->gamma3 = I915_READ(OGAMC3);
			attrs->gamma4 = I915_READ(OGAMC4);
			attrs->gamma5 = I915_READ(OGAMC5);
		}
	} else {
1318
		if (attrs->brightness < -128 || attrs->brightness > 127)
1319
			goto out_unlock;
1320
		if (attrs->contrast > 255)
1321
			goto out_unlock;
1322
		if (attrs->saturation > 1023)
1323 1324
			goto out_unlock;

1325 1326 1327 1328
		overlay->color_key  = attrs->color_key;
		overlay->brightness = attrs->brightness;
		overlay->contrast   = attrs->contrast;
		overlay->saturation = attrs->saturation;
1329

1330
		regs = intel_overlay_map_regs(overlay);
1331 1332 1333 1334 1335 1336 1337
		if (!regs) {
			ret = -ENOMEM;
			goto out_unlock;
		}

		update_reg_attrs(overlay, regs);

1338
		intel_overlay_unmap_regs(overlay, regs);
1339 1340

		if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
1341
			if (IS_GEN2(dev_priv))
1342 1343 1344 1345 1346 1347 1348 1349
				goto out_unlock;

			if (overlay->active) {
				ret = -EBUSY;
				goto out_unlock;
			}

			ret = check_gamma(attrs);
1350
			if (ret)
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
				goto out_unlock;

			I915_WRITE(OGAMC0, attrs->gamma0);
			I915_WRITE(OGAMC1, attrs->gamma1);
			I915_WRITE(OGAMC2, attrs->gamma2);
			I915_WRITE(OGAMC3, attrs->gamma3);
			I915_WRITE(OGAMC4, attrs->gamma4);
			I915_WRITE(OGAMC5, attrs->gamma5);
		}
	}
1361
	overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
1362

1363
	ret = 0;
1364 1365
out_unlock:
	mutex_unlock(&dev->struct_mutex);
1366
	drm_modeset_unlock_all(dev);
1367 1368 1369 1370

	return ret;
}

1371
void intel_setup_overlay(struct drm_i915_private *dev_priv)
1372 1373
{
	struct intel_overlay *overlay;
1374
	struct drm_i915_gem_object *reg_bo;
1375
	struct overlay_registers __iomem *regs;
C
Chris Wilson 已提交
1376
	struct i915_vma *vma = NULL;
1377 1378
	int ret;

1379
	if (!HAS_OVERLAY(dev_priv))
1380 1381
		return;

1382
	overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
1383 1384
	if (!overlay)
		return;
1385

1386
	mutex_lock(&dev_priv->drm.struct_mutex);
1387 1388 1389
	if (WARN_ON(dev_priv->overlay))
		goto out_free;

1390
	overlay->i915 = dev_priv;
1391

1392
	reg_bo = NULL;
1393
	if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
1394 1395
		reg_bo = i915_gem_object_create_stolen(&dev_priv->drm,
						       PAGE_SIZE);
1396
	if (reg_bo == NULL)
1397
		reg_bo = i915_gem_object_create(&dev_priv->drm, PAGE_SIZE);
1398
	if (IS_ERR(reg_bo))
1399
		goto out_free;
1400
	overlay->reg_bo = reg_bo;
1401

1402
	if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) {
1403
		ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
1404 1405 1406 1407
		if (ret) {
			DRM_ERROR("failed to attach phys overlay regs\n");
			goto out_free_bo;
		}
1408
		overlay->flip_addr = reg_bo->phys_handle->busaddr;
1409
	} else {
C
Chris Wilson 已提交
1410
		vma = i915_gem_object_ggtt_pin(reg_bo, NULL,
1411
					       0, PAGE_SIZE, PIN_MAPPABLE);
C
Chris Wilson 已提交
1412
		if (IS_ERR(vma)) {
1413
			DRM_ERROR("failed to pin overlay register bo\n");
C
Chris Wilson 已提交
1414
			ret = PTR_ERR(vma);
1415 1416
			goto out_free_bo;
		}
1417
		overlay->flip_addr = i915_ggtt_offset(vma);
1418 1419 1420

		ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
		if (ret) {
1421 1422 1423
			DRM_ERROR("failed to move overlay register bo into the GTT\n");
			goto out_unpin_bo;
		}
1424 1425 1426 1427
	}

	/* init all values */
	overlay->color_key = 0x0101fe;
1428
	overlay->color_key_enabled = true;
1429 1430 1431 1432
	overlay->brightness = -19;
	overlay->contrast = 75;
	overlay->saturation = 146;

1433
	regs = intel_overlay_map_regs(overlay);
1434
	if (!regs)
1435
		goto out_unpin_bo;
1436

1437
	memset_io(regs, 0, sizeof(struct overlay_registers));
1438 1439 1440
	update_polyphase_filter(regs);
	update_reg_attrs(overlay, regs);

1441
	intel_overlay_unmap_regs(overlay, regs);
1442 1443

	dev_priv->overlay = overlay;
1444
	mutex_unlock(&dev_priv->drm.struct_mutex);
1445 1446 1447
	DRM_INFO("initialized overlay support\n");
	return;

1448
out_unpin_bo:
C
Chris Wilson 已提交
1449 1450
	if (vma)
		i915_vma_unpin(vma);
1451
out_free_bo:
1452
	i915_gem_object_put(reg_bo);
1453
out_free:
1454
	mutex_unlock(&dev_priv->drm.struct_mutex);
1455 1456 1457 1458
	kfree(overlay);
	return;
}

1459
void intel_cleanup_overlay(struct drm_i915_private *dev_priv)
1460
{
1461 1462
	if (!dev_priv->overlay)
		return;
1463

1464 1465 1466
	/* The bo's should be free'd by the generic code already.
	 * Furthermore modesetting teardown happens beforehand so the
	 * hardware should be off already */
1467
	WARN_ON(dev_priv->overlay->active);
1468

1469
	i915_gem_object_put_unlocked(dev_priv->overlay->reg_bo);
1470
	kfree(dev_priv->overlay);
1471
}
1472 1473 1474 1475 1476 1477 1478 1479

struct intel_overlay_error_state {
	struct overlay_registers regs;
	unsigned long base;
	u32 dovsta;
	u32 isr;
};

1480
static struct overlay_registers __iomem *
1481
intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
1482
{
1483
	struct drm_i915_private *dev_priv = overlay->i915;
1484
	struct overlay_registers __iomem *regs;
1485

1486
	if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
1487 1488 1489
		/* Cast to make sparse happy, but it's wc memory anyway, so
		 * equivalent to the wc io mapping on X86. */
		regs = (struct overlay_registers __iomem *)
1490
			overlay->reg_bo->phys_handle->vaddr;
1491
	else
1492
		regs = io_mapping_map_atomic_wc(&dev_priv->ggtt.mappable,
1493
						overlay->flip_addr);
1494 1495 1496 1497 1498

	return regs;
}

static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
1499
					struct overlay_registers __iomem *regs)
1500
{
1501
	if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
1502
		io_mapping_unmap_atomic(regs);
1503 1504
}

1505
struct intel_overlay_error_state *
1506
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
{
	struct intel_overlay *overlay = dev_priv->overlay;
	struct intel_overlay_error_state *error;
	struct overlay_registers __iomem *regs;

	if (!overlay || !overlay->active)
		return NULL;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	error->dovsta = I915_READ(DOVSTA);
	error->isr = I915_READ(ISR);
1521
	error->base = overlay->flip_addr;
1522 1523 1524 1525 1526 1527

	regs = intel_overlay_map_regs_atomic(overlay);
	if (!regs)
		goto err;

	memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
1528
	intel_overlay_unmap_regs_atomic(overlay, regs);
1529 1530 1531 1532 1533 1534 1535 1536 1537

	return error;

err:
	kfree(error);
	return NULL;
}

void
1538 1539
intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
				struct intel_overlay_error_state *error)
1540
{
1541 1542 1543 1544
	i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
			  error->dovsta, error->isr);
	i915_error_printf(m, "  Register file at 0x%08lx:\n",
			  error->base);
1545

1546
#define P(x) i915_error_printf(m, "    " #x ":	0x%08x\n", error->regs.x)
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
	P(OBUF_0Y);
	P(OBUF_1Y);
	P(OBUF_0U);
	P(OBUF_0V);
	P(OBUF_1U);
	P(OBUF_1V);
	P(OSTRIDE);
	P(YRGB_VPH);
	P(UV_VPH);
	P(HORZ_PH);
	P(INIT_PHS);
	P(DWINPOS);
	P(DWINSZ);
	P(SWIDTH);
	P(SWIDTHSW);
	P(SHEIGHT);
	P(YRGBSCALE);
	P(UVSCALE);
	P(OCLRC0);
	P(OCLRC1);
	P(DCLRKV);
	P(DCLRKM);
	P(SCLRKVH);
	P(SCLRKVL);
	P(SCLRKEN);
	P(OCONFIG);
	P(OCMD);
	P(OSTART_0Y);
	P(OSTART_1Y);
	P(OSTART_0U);
	P(OSTART_0V);
	P(OSTART_1U);
	P(OSTART_1V);
	P(OTILEOFF_0Y);
	P(OTILEOFF_1Y);
	P(OTILEOFF_0U);
	P(OTILEOFF_0V);
	P(OTILEOFF_1U);
	P(OTILEOFF_1V);
	P(FASTHSCALE);
	P(UVSCALEV);
#undef P
}