intel_crt.c 24.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
J
Jesse Barnes 已提交
28
#include <linux/i2c.h>
29
#include <linux/slab.h>
30 31 32 33
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
J
Jesse Barnes 已提交
34
#include "intel_drv.h"
35
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
36 37
#include "i915_drv.h"

38 39 40 41 42 43 44 45
/* Here's the desired hotplug mode */
#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 |		\
			   ADPA_CRT_HOTPLUG_WARMUP_10MS |		\
			   ADPA_CRT_HOTPLUG_SAMPLE_4S |			\
			   ADPA_CRT_HOTPLUG_VOLTAGE_50 |		\
			   ADPA_CRT_HOTPLUG_VOLREF_325MV |		\
			   ADPA_CRT_HOTPLUG_ENABLE)

46 47
struct intel_crt {
	struct intel_encoder base;
48 49 50
	/* DPMS state is stored in the connector, which we need in the
	 * encoder's enable/disable callbacks */
	struct intel_connector *connector;
51
	bool force_hotplug_required;
D
Daniel Vetter 已提交
52
	u32 adpa_reg;
53 54
};

55
static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
56
{
57
	return container_of(encoder, struct intel_crt, base);
58 59
}

60
static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
J
Jesse Barnes 已提交
61
{
62
	return intel_encoder_to_crt(intel_attached_encoder(connector));
D
Daniel Vetter 已提交
63 64
}

65 66
static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
				   enum pipe *pipe)
J
Jesse Barnes 已提交
67
{
68
	struct drm_device *dev = encoder->base.dev;
J
Jesse Barnes 已提交
69
	struct drm_i915_private *dev_priv = dev->dev_private;
70
	struct intel_crt *crt = intel_encoder_to_crt(encoder);
71
	enum intel_display_power_domain power_domain;
72 73
	u32 tmp;

74 75 76 77
	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

78 79 80 81 82 83 84 85 86 87 88 89 90
	tmp = I915_READ(crt->adpa_reg);

	if (!(tmp & ADPA_DAC_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

91
static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
{
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
	struct intel_crt *crt = intel_encoder_to_crt(encoder);
	u32 tmp, flags = 0;

	tmp = I915_READ(crt->adpa_reg);

	if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

109 110 111 112 113 114 115 116 117 118
	return flags;
}

static void intel_crt_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = encoder->base.dev;
	int dotclock;

	pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
119 120 121

	dotclock = pipe_config->port_clock;

122
	if (HAS_PCH_SPLIT(dev))
123 124
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

125
	pipe_config->adjusted_mode.crtc_clock = dotclock;
126 127
}

128 129 130 131 132 133 134 135 136 137 138 139
static void hsw_crt_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_config *pipe_config)
{
	intel_ddi_get_config(encoder, pipe_config);

	pipe_config->adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
					      DRM_MODE_FLAG_NHSYNC |
					      DRM_MODE_FLAG_PVSYNC |
					      DRM_MODE_FLAG_NVSYNC);
	pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
}

140 141 142 143 144 145 146 147 148 149 150 151
static void hsw_crt_pre_enable(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL already enabled\n");
	I915_WRITE(SPLL_CTL,
		   SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC);
	POSTING_READ(SPLL_CTL);
	udelay(20);
}

152 153 154
/* Note: The caller is required to filter out dpms modes not supported by the
 * platform. */
static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
155
{
156
	struct drm_device *dev = encoder->base.dev;
157
	struct drm_i915_private *dev_priv = dev->dev_private;
158
	struct intel_crt *crt = intel_encoder_to_crt(encoder);
159 160 161 162 163 164 165 166
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
	u32 adpa;

	if (INTEL_INFO(dev)->gen >= 5)
		adpa = ADPA_HOTPLUG_BITS;
	else
		adpa = 0;
167

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		adpa |= ADPA_HSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		adpa |= ADPA_VSYNC_ACTIVE_HIGH;

	/* For CPT allow 3 pipe config, for others just use A or B */
	if (HAS_PCH_LPT(dev))
		; /* Those bits don't exist here */
	else if (HAS_PCH_CPT(dev))
		adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
	else if (crtc->pipe == 0)
		adpa |= ADPA_PIPE_A_SELECT;
	else
		adpa |= ADPA_PIPE_B_SELECT;

	if (!HAS_PCH_SPLIT(dev))
		I915_WRITE(BCLRPAT(crtc->pipe), 0);
J
Jesse Barnes 已提交
185

186
	switch (mode) {
J
Jesse Barnes 已提交
187
	case DRM_MODE_DPMS_ON:
188
		adpa |= ADPA_DAC_ENABLE;
J
Jesse Barnes 已提交
189 190
		break;
	case DRM_MODE_DPMS_STANDBY:
191
		adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
J
Jesse Barnes 已提交
192 193
		break;
	case DRM_MODE_DPMS_SUSPEND:
194
		adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
J
Jesse Barnes 已提交
195 196
		break;
	case DRM_MODE_DPMS_OFF:
197
		adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
J
Jesse Barnes 已提交
198 199 200
		break;
	}

201
	I915_WRITE(crt->adpa_reg, adpa);
202
}
203

204 205 206 207 208
static void intel_disable_crt(struct intel_encoder *encoder)
{
	intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
}

209 210 211 212 213 214 215 216 217 218 219 220 221 222

static void hsw_crt_post_disable(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t val;

	DRM_DEBUG_KMS("Disabling SPLL\n");
	val = I915_READ(SPLL_CTL);
	WARN_ON(!(val & SPLL_PLL_ENABLE));
	I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
	POSTING_READ(SPLL_CTL);
}

223 224 225 226 227 228 229
static void intel_enable_crt(struct intel_encoder *encoder)
{
	struct intel_crt *crt = intel_encoder_to_crt(encoder);

	intel_crt_set_dpms(encoder, crt->connector->base.dpms);
}

230
/* Special dpms function to support cloning between dvo/sdvo/crt. */
231
static void intel_crt_dpms(struct drm_connector *connector, int mode)
232
{
233 234 235 236
	struct drm_device *dev = connector->dev;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct drm_crtc *crtc;
	int old_dpms;
J
Jesse Barnes 已提交
237

238
	/* PCH platforms and VLV only support on/off. */
239
	if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
240 241
		mode = DRM_MODE_DPMS_OFF;

242 243 244 245 246 247 248 249 250 251 252
	if (mode == connector->dpms)
		return;

	old_dpms = connector->dpms;
	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	crtc = encoder->base.crtc;
	if (!crtc) {
		encoder->connectors_active = false;
		return;
J
Jesse Barnes 已提交
253 254
	}

255 256 257 258 259 260
	/* We need the pipe to run for anything but OFF. */
	if (mode == DRM_MODE_DPMS_OFF)
		encoder->connectors_active = false;
	else
		encoder->connectors_active = true;

261 262
	/* We call connector dpms manually below in case pipe dpms doesn't
	 * change due to cloning. */
263 264 265 266 267 268 269 270 271 272
	if (mode < old_dpms) {
		/* From off to on, enable the pipe first. */
		intel_crtc_update_dpms(crtc);

		intel_crt_set_dpms(encoder, mode);
	} else {
		intel_crt_set_dpms(encoder, mode);

		intel_crtc_update_dpms(crtc);
	}
273

274
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
275 276
}

277 278 279
static enum drm_mode_status
intel_crt_mode_valid(struct drm_connector *connector,
		     struct drm_display_mode *mode)
J
Jesse Barnes 已提交
280
{
281 282 283
	struct drm_device *dev = connector->dev;

	int max_clock = 0;
J
Jesse Barnes 已提交
284 285 286
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

287 288 289
	if (mode->clock < 25000)
		return MODE_CLOCK_LOW;

290
	if (IS_GEN2(dev))
291 292 293 294 295
		max_clock = 350000;
	else
		max_clock = 400000;
	if (mode->clock > max_clock)
		return MODE_CLOCK_HIGH;
J
Jesse Barnes 已提交
296

297 298 299 300 301
	/* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
	if (HAS_PCH_LPT(dev) &&
	    (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
		return MODE_CLOCK_HIGH;

J
Jesse Barnes 已提交
302 303 304
	return MODE_OK;
}

305 306
static bool intel_crt_compute_config(struct intel_encoder *encoder,
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
307
{
308 309 310 311 312
	struct drm_device *dev = encoder->base.dev;

	if (HAS_PCH_SPLIT(dev))
		pipe_config->has_pch_encoder = true;

313 314 315 316
	/* LPT FDI RX only supports 8bpc. */
	if (HAS_PCH_LPT(dev))
		pipe_config->pipe_bpp = 24;

317
	/* FDI must always be 2.7 GHz */
318 319
	if (HAS_DDI(dev)) {
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
320
		pipe_config->port_clock = 135000 * 2;
321
	}
322

J
Jesse Barnes 已提交
323 324 325
	return true;
}

326
static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
327 328
{
	struct drm_device *dev = connector->dev;
329
	struct intel_crt *crt = intel_attached_crt(connector);
330
	struct drm_i915_private *dev_priv = dev->dev_private;
331
	u32 adpa;
332 333
	bool ret;

334 335 336 337
	/* The first time through, trigger an explicit detection cycle */
	if (crt->force_hotplug_required) {
		bool turn_off_dac = HAS_PCH_SPLIT(dev);
		u32 save_adpa;
Z
Zhenyu Wang 已提交
338

339 340
		crt->force_hotplug_required = 0;

V
Ville Syrjälä 已提交
341
		save_adpa = adpa = I915_READ(crt->adpa_reg);
342 343 344 345 346 347
		DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);

		adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
		if (turn_off_dac)
			adpa &= ~ADPA_DAC_ENABLE;

V
Ville Syrjälä 已提交
348
		I915_WRITE(crt->adpa_reg, adpa);
349

V
Ville Syrjälä 已提交
350
		if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
351 352 353 354
			     1000))
			DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");

		if (turn_off_dac) {
V
Ville Syrjälä 已提交
355 356
			I915_WRITE(crt->adpa_reg, save_adpa);
			POSTING_READ(crt->adpa_reg);
357
		}
358 359
	}

360
	/* Check the status to see if both blue and green are on now */
V
Ville Syrjälä 已提交
361
	adpa = I915_READ(crt->adpa_reg);
362
	if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
363 364 365
		ret = true;
	else
		ret = false;
366
	DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
367 368

	return ret;
J
Jesse Barnes 已提交
369 370
}

371 372 373
static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
{
	struct drm_device *dev = connector->dev;
V
Ville Syrjälä 已提交
374
	struct intel_crt *crt = intel_attached_crt(connector);
375 376 377 378 379
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 adpa;
	bool ret;
	u32 save_adpa;

V
Ville Syrjälä 已提交
380
	save_adpa = adpa = I915_READ(crt->adpa_reg);
381 382 383 384
	DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);

	adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;

V
Ville Syrjälä 已提交
385
	I915_WRITE(crt->adpa_reg, adpa);
386

V
Ville Syrjälä 已提交
387
	if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
388 389
		     1000)) {
		DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
V
Ville Syrjälä 已提交
390
		I915_WRITE(crt->adpa_reg, save_adpa);
391 392 393
	}

	/* Check the status to see if both blue and green are on now */
V
Ville Syrjälä 已提交
394
	adpa = I915_READ(crt->adpa_reg);
395 396 397 398 399 400 401 402 403 404
	if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
		ret = true;
	else
		ret = false;

	DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);

	return ret;
}

J
Jesse Barnes 已提交
405 406 407 408 409 410 411 412 413 414 415 416
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
 *
 * Not for i915G/i915GM
 *
 * \return true if CRT is connected.
 * \return false if CRT is disconnected.
 */
static bool intel_crt_detect_hotplug(struct drm_connector *connector)
{
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
417 418
	u32 hotplug_en, orig, stat;
	bool ret = false;
419
	int i, tries = 0;
420

421
	if (HAS_PCH_SPLIT(dev))
422
		return intel_ironlake_crt_detect_hotplug(connector);
423

424 425 426
	if (IS_VALLEYVIEW(dev))
		return valleyview_crt_detect_hotplug(connector);

427 428 429 430
	/*
	 * On 4 series desktop, CRT detect sequence need to be done twice
	 * to get a reliable result.
	 */
J
Jesse Barnes 已提交
431

432 433 434 435
	if (IS_G4X(dev) && !IS_GM45(dev))
		tries = 2;
	else
		tries = 1;
436
	hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
437 438 439 440 441 442
	hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;

	for (i = 0; i < tries ; i++) {
		/* turn on the FORCE_DETECT */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
		/* wait for FORCE_DETECT to go off */
443 444
		if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
			      CRT_HOTPLUG_FORCE_DETECT) == 0,
445
			     1000))
446
			DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
447
	}
J
Jesse Barnes 已提交
448

449 450 451 452 453 454
	stat = I915_READ(PORT_HOTPLUG_STAT);
	if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
		ret = true;

	/* clear the interrupt we just generated, if any */
	I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
J
Jesse Barnes 已提交
455

456 457 458 459
	/* and put the bits back */
	I915_WRITE(PORT_HOTPLUG_EN, orig);

	return ret;
J
Jesse Barnes 已提交
460 461
}

462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
static struct edid *intel_crt_get_edid(struct drm_connector *connector,
				struct i2c_adapter *i2c)
{
	struct edid *edid;

	edid = drm_get_edid(connector, i2c);

	if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
		DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
		intel_gmbus_force_bit(i2c, true);
		edid = drm_get_edid(connector, i2c);
		intel_gmbus_force_bit(i2c, false);
	}

	return edid;
}

/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
static int intel_crt_ddc_get_modes(struct drm_connector *connector,
				struct i2c_adapter *adapter)
{
	struct edid *edid;
484
	int ret;
485 486 487 488 489

	edid = intel_crt_get_edid(connector, adapter);
	if (!edid)
		return 0;

490 491 492 493
	ret = intel_connector_update_modes(connector, edid);
	kfree(edid);

	return ret;
494 495
}

496
static bool intel_crt_detect_ddc(struct drm_connector *connector)
J
Jesse Barnes 已提交
497
{
498
	struct intel_crt *crt = intel_attached_crt(connector);
499
	struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
500 501
	struct edid *edid;
	struct i2c_adapter *i2c;
J
Jesse Barnes 已提交
502

503
	BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
J
Jesse Barnes 已提交
504

505
	i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
506
	edid = intel_crt_get_edid(connector, i2c);
507 508 509

	if (edid) {
		bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
510 511 512 513 514 515 516 517 518 519

		/*
		 * This may be a DVI-I connector with a shared DDC
		 * link between analog and digital outputs, so we
		 * have to check the EDID input spec of the attached device.
		 */
		if (!is_digital) {
			DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
			return true;
		}
520 521 522 523

		DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
	} else {
		DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
524 525
	}

526 527
	kfree(edid);

528
	return false;
J
Jesse Barnes 已提交
529 530
}

531
static enum drm_connector_status
532
intel_crt_load_detect(struct intel_crt *crt)
533
{
534
	struct drm_device *dev = crt->base.base.dev;
535
	struct drm_i915_private *dev_priv = dev->dev_private;
536
	uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
	uint32_t save_bclrpat;
	uint32_t save_vtotal;
	uint32_t vtotal, vactive;
	uint32_t vsample;
	uint32_t vblank, vblank_start, vblank_end;
	uint32_t dsl;
	uint32_t bclrpat_reg;
	uint32_t vtotal_reg;
	uint32_t vblank_reg;
	uint32_t vsync_reg;
	uint32_t pipeconf_reg;
	uint32_t pipe_dsl_reg;
	uint8_t	st00;
	enum drm_connector_status status;

552 553
	DRM_DEBUG_KMS("starting load-detect on CRT\n");

554 555 556 557 558 559
	bclrpat_reg = BCLRPAT(pipe);
	vtotal_reg = VTOTAL(pipe);
	vblank_reg = VBLANK(pipe);
	vsync_reg = VSYNC(pipe);
	pipeconf_reg = PIPECONF(pipe);
	pipe_dsl_reg = PIPEDSL(pipe);
560 561 562 563 564 565 566 567 568 569 570 571 572 573

	save_bclrpat = I915_READ(bclrpat_reg);
	save_vtotal = I915_READ(vtotal_reg);
	vblank = I915_READ(vblank_reg);

	vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
	vactive = (save_vtotal & 0x7ff) + 1;

	vblank_start = (vblank & 0xfff) + 1;
	vblank_end = ((vblank >> 16) & 0xfff) + 1;

	/* Set the border color to purple. */
	I915_WRITE(bclrpat_reg, 0x500050);

574
	if (!IS_GEN2(dev)) {
575 576
		uint32_t pipeconf = I915_READ(pipeconf_reg);
		I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
577
		POSTING_READ(pipeconf_reg);
578 579
		/* Wait for next Vblank to substitue
		 * border color for Color info */
580
		intel_wait_for_vblank(dev, pipe);
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
		st00 = I915_READ8(VGA_MSR_WRITE);
		status = ((st00 & (1 << 4)) != 0) ?
			connector_status_connected :
			connector_status_disconnected;

		I915_WRITE(pipeconf_reg, pipeconf);
	} else {
		bool restore_vblank = false;
		int count, detect;

		/*
		* If there isn't any border, add some.
		* Yes, this will flicker
		*/
		if (vblank_start <= vactive && vblank_end >= vtotal) {
			uint32_t vsync = I915_READ(vsync_reg);
			uint32_t vsync_start = (vsync & 0xffff) + 1;

			vblank_start = vsync_start;
			I915_WRITE(vblank_reg,
				   (vblank_start - 1) |
				   ((vblank_end - 1) << 16));
			restore_vblank = true;
		}
		/* sample in the vertical border, selecting the larger one */
		if (vblank_start - vactive >= vtotal - vblank_end)
			vsample = (vblank_start + vactive) >> 1;
		else
			vsample = (vtotal + vblank_end) >> 1;

		/*
		 * Wait for the border to be displayed
		 */
		while (I915_READ(pipe_dsl_reg) >= vactive)
			;
		while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
			;
		/*
		 * Watch ST00 for an entire scanline
		 */
		detect = 0;
		count = 0;
		do {
			count++;
			/* Read the ST00 VGA status register */
			st00 = I915_READ8(VGA_MSR_WRITE);
			if (st00 & (1 << 4))
				detect++;
		} while ((I915_READ(pipe_dsl_reg) == dsl));

		/* restore vblank if necessary */
		if (restore_vblank)
			I915_WRITE(vblank_reg, vblank);
		/*
		 * If more than 3/4 of the scanline detected a monitor,
		 * then it is assumed to be present. This works even on i830,
		 * where there isn't any way to force the border color across
		 * the screen
		 */
		status = detect * 4 > count * 3 ?
			 connector_status_connected :
			 connector_status_disconnected;
	}

	/* Restore previous settings */
	I915_WRITE(bclrpat_reg, save_bclrpat);

	return status;
}

651
static enum drm_connector_status
652
intel_crt_detect(struct drm_connector *connector, bool force)
J
Jesse Barnes 已提交
653 654
{
	struct drm_device *dev = connector->dev;
655
	struct drm_i915_private *dev_priv = dev->dev_private;
656
	struct intel_crt *crt = intel_attached_crt(connector);
657 658
	struct intel_encoder *intel_encoder = &crt->base;
	enum intel_display_power_domain power_domain;
659
	enum drm_connector_status status;
660
	struct intel_load_detect_pipe tmp;
661
	struct drm_modeset_acquire_ctx ctx;
J
Jesse Barnes 已提交
662

663
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
664
		      connector->base.id, connector->name,
665 666
		      force);

667 668 669
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

670
	if (I915_HAS_HOTPLUG(dev)) {
671 672 673 674
		/* We can not rely on the HPD pin always being correctly wired
		 * up, for example many KVM do not pass it through, and so
		 * only trust an assertion that the monitor is connected.
		 */
675 676
		if (intel_crt_detect_hotplug(connector)) {
			DRM_DEBUG_KMS("CRT detected via hotplug\n");
677 678
			status = connector_status_connected;
			goto out;
679
		} else
680
			DRM_DEBUG_KMS("CRT not detected via hotplug\n");
J
Jesse Barnes 已提交
681 682
	}

683 684 685 686
	if (intel_crt_detect_ddc(connector)) {
		status = connector_status_connected;
		goto out;
	}
J
Jesse Barnes 已提交
687

688 689 690 691
	/* Load detection is broken on HPD capable machines. Whoever wants a
	 * broken monitor (without edid) to work behind a broken kvm (that fails
	 * to have the right resistors for HP detection) needs to fix this up.
	 * For now just bail out. */
692 693 694 695
	if (I915_HAS_HOTPLUG(dev)) {
		status = connector_status_disconnected;
		goto out;
	}
696

697 698 699 700
	if (!force) {
		status = connector->status;
		goto out;
	}
701

702
	/* for pre-945g platforms use load detect */
703
	if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
704 705 706 707
		if (intel_crt_detect_ddc(connector))
			status = connector_status_connected;
		else
			status = intel_crt_load_detect(crt);
708
		intel_release_load_detect_pipe(connector, &tmp, &ctx);
709 710
	} else
		status = connector_status_unknown;
711

712
out:
713
	intel_display_power_put(dev_priv, power_domain);
714
	return status;
J
Jesse Barnes 已提交
715 716 717 718 719 720 721 722 723 724
}

static void intel_crt_destroy(struct drm_connector *connector)
{
	drm_connector_cleanup(connector);
	kfree(connector);
}

static int intel_crt_get_modes(struct drm_connector *connector)
{
725
	struct drm_device *dev = connector->dev;
726
	struct drm_i915_private *dev_priv = dev->dev_private;
727 728 729
	struct intel_crt *crt = intel_attached_crt(connector);
	struct intel_encoder *intel_encoder = &crt->base;
	enum intel_display_power_domain power_domain;
730
	int ret;
731
	struct i2c_adapter *i2c;
732

733 734 735
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

736
	i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
737
	ret = intel_crt_ddc_get_modes(connector, i2c);
738
	if (ret || !IS_G4X(dev))
739
		goto out;
740 741

	/* Try to probe digital port for output in DVI-I -> VGA mode. */
742
	i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
743 744 745 746 747 748
	ret = intel_crt_ddc_get_modes(connector, i2c);

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
J
Jesse Barnes 已提交
749 750 751 752 753 754 755 756 757
}

static int intel_crt_set_property(struct drm_connector *connector,
				  struct drm_property *property,
				  uint64_t value)
{
	return 0;
}

758 759 760
static void intel_crt_reset(struct drm_connector *connector)
{
	struct drm_device *dev = connector->dev;
761
	struct drm_i915_private *dev_priv = dev->dev_private;
762 763
	struct intel_crt *crt = intel_attached_crt(connector);

764
	if (INTEL_INFO(dev)->gen >= 5) {
765 766
		u32 adpa;

V
Ville Syrjälä 已提交
767
		adpa = I915_READ(crt->adpa_reg);
768 769
		adpa &= ~ADPA_CRT_HOTPLUG_MASK;
		adpa |= ADPA_HOTPLUG_BITS;
V
Ville Syrjälä 已提交
770 771
		I915_WRITE(crt->adpa_reg, adpa);
		POSTING_READ(crt->adpa_reg);
772 773

		DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
774
		crt->force_hotplug_required = 1;
775 776
	}

777 778
}

J
Jesse Barnes 已提交
779 780 781 782 783
/*
 * Routines for controlling stuff on the analog port
 */

static const struct drm_connector_funcs intel_crt_connector_funcs = {
784
	.reset = intel_crt_reset,
785
	.dpms = intel_crt_dpms,
J
Jesse Barnes 已提交
786 787 788 789 790 791 792 793 794
	.detect = intel_crt_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = intel_crt_destroy,
	.set_property = intel_crt_set_property,
};

static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
	.mode_valid = intel_crt_mode_valid,
	.get_modes = intel_crt_get_modes,
795
	.best_encoder = intel_best_encoder,
J
Jesse Barnes 已提交
796 797 798
};

static const struct drm_encoder_funcs intel_crt_enc_funcs = {
C
Chris Wilson 已提交
799
	.destroy = intel_encoder_destroy,
J
Jesse Barnes 已提交
800 801
};

802 803
static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
{
804
	DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
805 806 807 808 809 810 811 812 813 814 815 816
	return 1;
}

static const struct dmi_system_id intel_no_crt[] = {
	{
		.callback = intel_no_crt_dmi_callback,
		.ident = "ACER ZGB",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
			DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
		},
	},
817 818 819 820 821 822 823 824
	{
		.callback = intel_no_crt_dmi_callback,
		.ident = "DELL XPS 8700",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
		},
	},
825 826 827
	{ }
};

J
Jesse Barnes 已提交
828 829 830
void intel_crt_init(struct drm_device *dev)
{
	struct drm_connector *connector;
831
	struct intel_crt *crt;
832
	struct intel_connector *intel_connector;
833
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
834

835 836 837 838
	/* Skip machines without VGA that falsely report hotplug events */
	if (dmi_check_system(intel_no_crt))
		return;

839 840
	crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
	if (!crt)
J
Jesse Barnes 已提交
841 842
		return;

843
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
844
	if (!intel_connector) {
845
		kfree(crt);
846 847 848 849
		return;
	}

	connector = &intel_connector->base;
850
	crt->connector = intel_connector;
851
	drm_connector_init(dev, &intel_connector->base,
J
Jesse Barnes 已提交
852 853
			   &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);

854
	drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
J
Jesse Barnes 已提交
855 856
			 DRM_MODE_ENCODER_DAC);

857
	intel_connector_attach_encoder(intel_connector, &crt->base);
J
Jesse Barnes 已提交
858

859
	crt->base.type = INTEL_OUTPUT_ANALOG;
860
	crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
861
	if (IS_I830(dev))
862 863
		crt->base.crtc_mask = (1 << 0);
	else
K
Keith Packard 已提交
864
		crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
865

866 867 868 869
	if (IS_GEN2(dev))
		connector->interlace_allowed = 0;
	else
		connector->interlace_allowed = 1;
J
Jesse Barnes 已提交
870 871
	connector->doublescan_allowed = 0;

872
	if (HAS_PCH_SPLIT(dev))
D
Daniel Vetter 已提交
873 874 875
		crt->adpa_reg = PCH_ADPA;
	else if (IS_VALLEYVIEW(dev))
		crt->adpa_reg = VLV_ADPA;
876
	else
D
Daniel Vetter 已提交
877 878
		crt->adpa_reg = ADPA;

879
	crt->base.compute_config = intel_crt_compute_config;
880 881
	crt->base.disable = intel_disable_crt;
	crt->base.enable = intel_enable_crt;
882 883
	if (I915_HAS_HOTPLUG(dev))
		crt->base.hpd_pin = HPD_CRT;
884 885
	if (HAS_DDI(dev)) {
		crt->base.get_config = hsw_crt_get_config;
886
		crt->base.get_hw_state = intel_ddi_get_hw_state;
887
		crt->base.pre_enable = hsw_crt_pre_enable;
888
		crt->base.post_disable = hsw_crt_post_disable;
889 890
	} else {
		crt->base.get_config = intel_crt_get_config;
891
		crt->base.get_hw_state = intel_crt_get_hw_state;
892
	}
893
	intel_connector->get_hw_state = intel_connector_get_hw_state;
894
	intel_connector->unregister = intel_connector_unregister;
895

J
Jesse Barnes 已提交
896 897 898
	drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);

	drm_sysfs_connector_add(connector);
899

900 901
	if (!I915_HAS_HOTPLUG(dev))
		intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
902

903 904 905 906 907
	/*
	 * Configure the automatic hotplug detection stuff
	 */
	crt->force_hotplug_required = 0;

908
	/*
909 910 911
	 * TODO: find a proper way to discover whether we need to set the the
	 * polarity and link reversal bits or not, instead of relying on the
	 * BIOS.
912
	 */
913 914 915 916 917 918
	if (HAS_PCH_LPT(dev)) {
		u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
				 FDI_RX_LINK_REVERSAL_OVERRIDE;

		dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
	}
919 920

	intel_crt_reset(connector);
J
Jesse Barnes 已提交
921
}