driver.h 32.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#ifndef MLX5_DRIVER_H
#define MLX5_DRIVER_H

#include <linux/kernel.h>
#include <linux/completion.h>
#include <linux/pci.h>
39
#include <linux/irq.h>
40 41
#include <linux/spinlock_types.h>
#include <linux/semaphore.h>
42
#include <linux/slab.h>
43
#include <linux/vmalloc.h>
44
#include <linux/xarray.h>
45
#include <linux/workqueue.h>
46
#include <linux/mempool.h>
47
#include <linux/interrupt.h>
48
#include <linux/idr.h>
49
#include <linux/notifier.h>
C
Chuhong Yuan 已提交
50
#include <linux/refcount.h>
51
#include <linux/auxiliary_bus.h>
52

53 54
#include <linux/mlx5/device.h>
#include <linux/mlx5/doorbell.h>
55
#include <linux/mlx5/eq.h>
56 57
#include <linux/timecounter.h>
#include <linux/ptp_clock_kernel.h>
58
#include <net/devlink.h>
59

60 61
#define MLX5_ADEV_NAME "mlx5_core"

62 63
#define MLX5_IRQ_EQ_CTRL (U8_MAX)

64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
enum {
	MLX5_BOARD_ID_LEN = 64,
};

enum {
	MLX5_CMD_WQ_MAX_NAME	= 32,
};

enum {
	CMD_OWNER_SW		= 0x0,
	CMD_OWNER_HW		= 0x1,
	CMD_STATUS_SUCCESS	= 0,
};

enum mlx5_sqp_t {
	MLX5_SQP_SMI		= 0,
	MLX5_SQP_GSI		= 1,
	MLX5_SQP_IEEE_1588	= 2,
	MLX5_SQP_SNIFFER	= 3,
	MLX5_SQP_SYNC_UMR	= 4,
};

enum {
	MLX5_MAX_PORTS	= 2,
};

enum {
91 92 93 94 95 96 97 98 99
	MLX5_ATOMIC_MODE_OFFSET = 16,
	MLX5_ATOMIC_MODE_IB_COMP = 1,
	MLX5_ATOMIC_MODE_CX = 2,
	MLX5_ATOMIC_MODE_8B = 3,
	MLX5_ATOMIC_MODE_16B = 4,
	MLX5_ATOMIC_MODE_32B = 5,
	MLX5_ATOMIC_MODE_64B = 6,
	MLX5_ATOMIC_MODE_128B = 7,
	MLX5_ATOMIC_MODE_256B = 8,
100 101 102
};

enum {
103
	MLX5_REG_QPTS            = 0x4002,
104 105
	MLX5_REG_QETCR		 = 0x4005,
	MLX5_REG_QTCT		 = 0x400a,
106
	MLX5_REG_QPDPM           = 0x4013,
107
	MLX5_REG_QCAM            = 0x4019,
108 109
	MLX5_REG_DCBX_PARAM      = 0x4020,
	MLX5_REG_DCBX_APP        = 0x4021,
110 111
	MLX5_REG_FPGA_CAP	 = 0x4022,
	MLX5_REG_FPGA_CTRL	 = 0x4023,
112
	MLX5_REG_FPGA_ACCESS_REG = 0x4024,
113
	MLX5_REG_CORE_DUMP	 = 0x402e,
114 115 116 117
	MLX5_REG_PCAP		 = 0x5001,
	MLX5_REG_PMTU		 = 0x5003,
	MLX5_REG_PTYS		 = 0x5004,
	MLX5_REG_PAOS		 = 0x5006,
118
	MLX5_REG_PFCC            = 0x5007,
119
	MLX5_REG_PPCNT		 = 0x5008,
120 121
	MLX5_REG_PPTB            = 0x500b,
	MLX5_REG_PBMC            = 0x500c,
122 123 124 125
	MLX5_REG_PMAOS		 = 0x5012,
	MLX5_REG_PUDE		 = 0x5009,
	MLX5_REG_PMPE		 = 0x5010,
	MLX5_REG_PELC		 = 0x500e,
126
	MLX5_REG_PVLC		 = 0x500f,
127
	MLX5_REG_PCMR		 = 0x5041,
128
	MLX5_REG_PDDR		 = 0x5031,
129
	MLX5_REG_PMLP		 = 0x5002,
130
	MLX5_REG_PPLM		 = 0x5023,
131
	MLX5_REG_PCAM		 = 0x507f,
132 133
	MLX5_REG_NODE_DESC	 = 0x6001,
	MLX5_REG_HOST_ENDIANNESS = 0x7004,
134
	MLX5_REG_MCIA		 = 0x9014,
135
	MLX5_REG_MFRL		 = 0x9028,
136
	MLX5_REG_MLCR		 = 0x902b,
137
	MLX5_REG_MRTC		 = 0x902d,
138 139 140 141
	MLX5_REG_MTRC_CAP	 = 0x9040,
	MLX5_REG_MTRC_CONF	 = 0x9041,
	MLX5_REG_MTRC_STDB	 = 0x9042,
	MLX5_REG_MTRC_CTRL	 = 0x9043,
142
	MLX5_REG_MPEIN		 = 0x9050,
143
	MLX5_REG_MPCNT		 = 0x9051,
144 145
	MLX5_REG_MTPPS		 = 0x9053,
	MLX5_REG_MTPPSE		 = 0x9054,
146
	MLX5_REG_MTUTC		 = 0x9055,
147
	MLX5_REG_MPEGC		 = 0x9056,
148
	MLX5_REG_MCQS		 = 0x9060,
149 150 151
	MLX5_REG_MCQI		 = 0x9061,
	MLX5_REG_MCC		 = 0x9062,
	MLX5_REG_MCDA		 = 0x9063,
152
	MLX5_REG_MCAM		 = 0x907f,
153
	MLX5_REG_MIRC		 = 0x9162,
154
	MLX5_REG_SBCAM		 = 0xB01F,
155
	MLX5_REG_RESOURCE_DUMP   = 0xC000,
156
	MLX5_REG_DTOR            = 0xC00E,
157 158
};

159 160 161 162 163
enum mlx5_qpts_trust_state {
	MLX5_QPTS_TRUST_PCP  = 1,
	MLX5_QPTS_TRUST_DSCP = 2,
};

164 165 166 167 168
enum mlx5_dcbx_oper_mode {
	MLX5E_DCBX_PARAM_VER_OPER_HOST  = 0x0,
	MLX5E_DCBX_PARAM_VER_OPER_AUTO  = 0x3,
};

169 170 171
enum {
	MLX5_ATOMIC_OPS_CMP_SWAP	= 1 << 0,
	MLX5_ATOMIC_OPS_FETCH_ADD	= 1 << 1,
172 173
	MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
	MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
174 175
};

176 177 178 179 180 181 182
enum mlx5_page_fault_resume_flags {
	MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
	MLX5_PAGE_FAULT_RESUME_WRITE	 = 1 << 1,
	MLX5_PAGE_FAULT_RESUME_RDMA	 = 1 << 2,
	MLX5_PAGE_FAULT_RESUME_ERROR	 = 1 << 7,
};

183 184 185 186 187 188
enum dbg_rsc_type {
	MLX5_DBG_RSC_QP,
	MLX5_DBG_RSC_EQ,
	MLX5_DBG_RSC_CQ,
};

189 190 191 192 193 194 195
enum port_state_policy {
	MLX5_POLICY_DOWN	= 0,
	MLX5_POLICY_UP		= 1,
	MLX5_POLICY_FOLLOW	= 2,
	MLX5_POLICY_INVALID	= 0xffffffff
};

196 197
enum mlx5_coredev_type {
	MLX5_COREDEV_PF,
198 199
	MLX5_COREDEV_VF,
	MLX5_COREDEV_SF,
200 201
};

202 203 204 205 206 207 208 209 210
struct mlx5_field_desc {
	int			i;
};

struct mlx5_rsc_debug {
	struct mlx5_core_dev   *dev;
	void		       *object;
	enum dbg_rsc_type	type;
	struct dentry	       *root;
211
	struct mlx5_field_desc	fields[];
212 213 214
};

enum mlx5_dev_event {
215
	MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
216
	MLX5_DEV_EVENT_PORT_AFFINITY = 129,
217 218
};

219
enum mlx5_port_status {
220 221
	MLX5_PORT_UP        = 1,
	MLX5_PORT_DOWN      = 2,
222 223
};

224 225 226 227 228 229
enum mlx5_cmdif_state {
	MLX5_CMDIF_STATE_UNINITIALIZED,
	MLX5_CMDIF_STATE_UP,
	MLX5_CMDIF_STATE_DOWN,
};

230 231 232 233 234 235
struct mlx5_cmd_first {
	__be32		data[4];
};

struct mlx5_cmd_msg {
	struct list_head		list;
236
	struct cmd_msg_cache	       *parent;
237 238 239 240 241 242 243 244 245 246 247 248 249 250
	u32				len;
	struct mlx5_cmd_first		first;
	struct mlx5_cmd_mailbox	       *next;
};

struct mlx5_cmd_debug {
	struct dentry	       *dbg_root;
	void		       *in_msg;
	void		       *out_msg;
	u8			status;
	u16			inlen;
	u16			outlen;
};

251
struct cmd_msg_cache {
252 253 254 255
	/* protect block chain allocations
	 */
	spinlock_t		lock;
	struct list_head	head;
256 257
	unsigned int		max_inbox_size;
	unsigned int		num_ent;
258 259
};

260 261
enum {
	MLX5_NUM_COMMAND_CACHES = 5,
262 263 264 265 266 267 268 269 270 271 272
};

struct mlx5_cmd_stats {
	u64		sum;
	u64		n;
	struct dentry  *root;
	/* protect command average calculations */
	spinlock_t	lock;
};

struct mlx5_cmd {
273 274
	struct mlx5_nb    nb;

275
	enum mlx5_cmdif_state	state;
276 277 278
	void	       *cmd_alloc_buf;
	dma_addr_t	alloc_dma;
	int		alloc_size;
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
	void	       *cmd_buf;
	dma_addr_t	dma;
	u16		cmdif_rev;
	u8		log_sz;
	u8		log_stride;
	int		max_reg_cmds;
	int		events;
	u32 __iomem    *vector;

	/* protect command queue allocations
	 */
	spinlock_t	alloc_lock;

	/* protect token allocations
	 */
	spinlock_t	token_lock;
	u8		token;
	unsigned long	bitmask;
	char		wq_name[MLX5_CMD_WQ_MAX_NAME];
	struct workqueue_struct *wq;
	struct semaphore sem;
	struct semaphore pages_sem;
	int	mode;
302
	u16     allowed_opcode;
303
	struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
R
Romain Perier 已提交
304
	struct dma_pool *pool;
305
	struct mlx5_cmd_debug dbg;
306
	struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
307
	int checksum_disabled;
308
	struct mlx5_cmd_stats *stats;
309 310 311 312 313 314 315 316 317 318 319 320 321
};

struct mlx5_cmd_mailbox {
	void	       *buf;
	dma_addr_t	dma;
	struct mlx5_cmd_mailbox *next;
};

struct mlx5_buf_list {
	void		       *buf;
	dma_addr_t		map;
};

322 323 324 325 326 327 328
struct mlx5_frag_buf {
	struct mlx5_buf_list	*frags;
	int			npages;
	int			size;
	u8			page_shift;
};

329
struct mlx5_frag_buf_ctrl {
330
	struct mlx5_buf_list   *frags;
331
	u32			sz_m1;
332
	u16			frag_sz_m1;
333
	u16			strides_offset;
334 335 336 337 338
	u8			log_sz;
	u8			log_stride;
	u8			log_frag_strides;
};

339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
struct mlx5_core_psv {
	u32	psv_idx;
	struct psv_layout {
		u32	pd;
		u16	syndrome;
		u16	reserved;
		u16	bg;
		u16	app_tag;
		u32	ref_tag;
	} psv;
};

struct mlx5_core_sig_ctx {
	struct mlx5_core_psv	psv_memory;
	struct mlx5_core_psv	psv_wire;
354 355 356 357
	struct ib_sig_err       err_item;
	bool			sig_status_checked;
	bool			sig_err_exists;
	u32			sigerr_count;
358
};
359

360 361
#define MLX5_24BIT_MASK		((1 << 24) - 1)

362
enum mlx5_res_type {
363 364 365 366 367
	MLX5_RES_QP	= MLX5_EVENT_QUEUE_TYPE_QP,
	MLX5_RES_RQ	= MLX5_EVENT_QUEUE_TYPE_RQ,
	MLX5_RES_SQ	= MLX5_EVENT_QUEUE_TYPE_SQ,
	MLX5_RES_SRQ	= 3,
	MLX5_RES_XSRQ	= 4,
A
Artemy Kovalyov 已提交
368
	MLX5_RES_XRQ	= 5,
M
Moni Shoua 已提交
369
	MLX5_RES_DCT	= MLX5_EVENT_QUEUE_TYPE_DCT,
370 371 372 373
};

struct mlx5_core_rsc_common {
	enum mlx5_res_type	res;
C
Chuhong Yuan 已提交
374
	refcount_t		refcount;
375 376 377
	struct completion	free;
};

378
struct mlx5_uars_page {
379
	void __iomem	       *map;
380 381 382 383 384 385 386 387 388 389
	bool			wc;
	u32			index;
	struct list_head	list;
	unsigned int		bfregs;
	unsigned long	       *reg_bitmap; /* for non fast path bf regs */
	unsigned long	       *fp_bitmap;
	unsigned int		reg_avail;
	unsigned int		fp_avail;
	struct kref		ref_count;
	struct mlx5_core_dev   *mdev;
390 391
};

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
struct mlx5_bfreg_head {
	/* protect blue flame registers allocations */
	struct mutex		lock;
	struct list_head	list;
};

struct mlx5_bfreg_data {
	struct mlx5_bfreg_head	reg_head;
	struct mlx5_bfreg_head	wc_head;
};

struct mlx5_sq_bfreg {
	void __iomem	       *map;
	struct mlx5_uars_page  *up;
	bool			wc;
	u32			index;
	unsigned int		offset;
};
410 411 412 413 414 415 416

struct mlx5_core_health {
	struct health_buffer __iomem   *health;
	__be32 __iomem		       *health_counter;
	struct timer_list		timer;
	u32				prev;
	int				miss_counter;
417
	u8				synd;
418
	u32				fatal_error;
A
Alex Vesker 已提交
419
	u32				crdump_size;
420 421
	/* wq spinlock to synchronize draining */
	spinlock_t			wq_lock;
422
	struct workqueue_struct	       *wq;
423
	unsigned long			flags;
424
	struct work_struct		fatal_report_work;
425
	struct work_struct		report_work;
426
	struct devlink_health_reporter *fw_reporter;
427
	struct devlink_health_reporter *fw_fatal_reporter;
428
	struct delayed_work		update_fw_log_ts_work;
429 430 431
};

struct mlx5_qp_table {
432
	struct notifier_block   nb;
433

434 435 436 437 438 439
	/* protect radix tree
	 */
	spinlock_t		lock;
	struct radix_tree_root	tree;
};

E
Eli Cohen 已提交
440 441
struct mlx5_vf_context {
	int	enabled;
442 443
	u64	port_guid;
	u64	node_guid;
444 445 446 447 448
	/* Valid bits are used to validate administrative guid only.
	 * Enabled after ndo_set_vf_guid
	 */
	u8	port_guid_valid:1;
	u8	node_guid_valid:1;
449
	enum port_state_policy	policy;
E
Eli Cohen 已提交
450 451 452 453 454
};

struct mlx5_core_sriov {
	struct mlx5_vf_context	*vfs_ctx;
	int			num_vfs;
455
	u16			max_vfs;
E
Eli Cohen 已提交
456 457
};

G
Gavi Teitz 已提交
458 459 460 461 462 463 464 465 466 467 468
struct mlx5_fc_pool {
	struct mlx5_core_dev *dev;
	struct mutex pool_lock; /* protects pool lists */
	struct list_head fully_used;
	struct list_head partially_used;
	struct list_head unused;
	int available_fcs;
	int used_fcs;
	int threshold;
};

469
struct mlx5_fc_stats {
V
Vlad Buslov 已提交
470 471
	spinlock_t counters_idr_lock; /* protects counters_idr */
	struct idr counters_idr;
472
	struct list_head counters;
473
	struct llist_head addlist;
474
	struct llist_head dellist;
475 476 477 478

	struct workqueue_struct *wq;
	struct delayed_work work;
	unsigned long next_query;
479
	unsigned long sampling_interval; /* jiffies */
480
	u32 *bulk_query_out;
481 482 483 484
	int bulk_query_len;
	size_t num_counters;
	bool bulk_query_alloc_failed;
	unsigned long next_bulk_query_alloc;
G
Gavi Teitz 已提交
485
	struct mlx5_fc_pool fc_pool;
486 487
};

488
struct mlx5_events;
489
struct mlx5_mpfs;
490
struct mlx5_eswitch;
491
struct mlx5_lag;
492
struct mlx5_devcom;
493
struct mlx5_fw_reset;
494
struct mlx5_eq_table;
495
struct mlx5_irq_table;
496
struct mlx5_vhca_state_notifier;
497
struct mlx5_sf_dev_table;
498 499
struct mlx5_sf_hw_table;
struct mlx5_sf_table;
500

501 502 503 504 505 506
struct mlx5_rate_limit {
	u32			rate;
	u32			max_burst_sz;
	u16			typical_pkt_sz;
};

507
struct mlx5_rl_entry {
508 509
	u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
	u64 refcount;
510
	u16 index;
511 512
	u16 uid;
	u8 dedicated : 1;
513 514 515 516 517 518 519 520 521
};

struct mlx5_rl_table {
	/* protect rate limit table */
	struct mutex            rl_lock;
	u16                     max_size;
	u32                     max_rate;
	u32                     min_rate;
	struct mlx5_rl_entry   *rl_entry;
522
	u64 refcount;
523 524
};

525 526 527 528 529 530
struct mlx5_core_roce {
	struct mlx5_flow_table *ft;
	struct mlx5_flow_group *fg;
	struct mlx5_flow_handle *allow_rule;
};

531 532 533
enum {
	MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
	MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
534 535 536 537
	/* Set during device detach to block any further devices
	 * creation/deletion on drivers rescan. Unset during device attach.
	 */
	MLX5_PRIV_FLAGS_DETACH = 1 << 2,
538 539 540 541 542 543 544 545
};

struct mlx5_adev {
	struct auxiliary_device adev;
	struct mlx5_core_dev *mdev;
	int idx;
};

546
struct mlx5_ft_pool;
547
struct mlx5_priv {
548 549
	/* IRQ table valid only for real pci devices PF or VF */
	struct mlx5_irq_table   *irq_table;
550
	struct mlx5_eq_table	*eq_table;
551 552

	/* pages stuff */
553
	struct mlx5_nb          pg_nb;
554
	struct workqueue_struct *pg_wq;
555
	struct xarray           page_root_xa;
556
	int			fw_pages;
557
	atomic_t		reg_pages;
558
	struct list_head	free_list;
E
Eli Cohen 已提交
559
	int			vfs_pages;
P
Parav Pandit 已提交
560
	int			host_pf_pages;
561 562

	struct mlx5_core_health health;
563
	struct list_head	traps;
564 565 566 567 568 569 570 571 572

	/* start: qp staff */
	struct dentry	       *qp_debugfs;
	struct dentry	       *eq_debugfs;
	struct dentry	       *cq_debugfs;
	struct dentry	       *cmdif_debugfs;
	/* end: qp staff */

	/* start: alloc staff */
C
Cai Huoqing 已提交
573
	/* protect buffer allocation according to numa node */
574 575 576
	struct mutex            alloc_mutex;
	int                     numa_node;

577 578 579 580 581
	struct mutex            pgdir_mutex;
	struct list_head        pgdir_list;
	/* end: alloc staff */
	struct dentry	       *dbg_root;

582 583
	struct list_head        ctx_list;
	spinlock_t              ctx_lock;
584 585
	struct mlx5_adev       **adev;
	int			adev_idx;
586
	struct mlx5_events      *events;
587

588
	struct mlx5_flow_steering *steering;
589
	struct mlx5_mpfs        *mpfs;
590
	struct mlx5_eswitch     *eswitch;
E
Eli Cohen 已提交
591
	struct mlx5_core_sriov	sriov;
592
	struct mlx5_lag		*lag;
593
	u32			flags;
594
	struct mlx5_devcom	*devcom;
595
	struct mlx5_fw_reset	*fw_reset;
596
	struct mlx5_core_roce	roce;
597
	struct mlx5_fc_stats		fc_stats;
598
	struct mlx5_rl_table            rl_table;
599
	struct mlx5_ft_pool		*ft_pool;
600

601
	struct mlx5_bfreg_data		bfregs;
602
	struct mlx5_uars_page	       *uar;
603 604
#ifdef CONFIG_MLX5_SF
	struct mlx5_vhca_state_notifier *vhca_state_notifier;
605
	struct mlx5_sf_dev_table *sf_dev_table;
606
	struct mlx5_core_dev *parent_mdev;
607
#endif
608 609 610 611
#ifdef CONFIG_MLX5_SF_MANAGER
	struct mlx5_sf_hw_table *sf_hw_table;
	struct mlx5_sf_table *sf_table;
#endif
612 613
};

614
enum mlx5_device_state {
615
	MLX5_DEVICE_STATE_UP = 1,
616 617 618 619
	MLX5_DEVICE_STATE_INTERNAL_ERROR,
};

enum mlx5_interface_state {
620
	MLX5_INTERFACE_STATE_UP = BIT(0),
621 622 623 624 625 626 627
};

enum mlx5_pci_status {
	MLX5_PCI_STATUS_DISABLED,
	MLX5_PCI_STATUS_ENABLED,
};

628 629 630 631 632 633
enum mlx5_pagefault_type_flags {
	MLX5_PFAULT_REQUESTOR = 1 << 0,
	MLX5_PFAULT_WRITE     = 1 << 1,
	MLX5_PFAULT_RDMA      = 1 << 2,
};

634
struct mlx5_td {
Y
Yuval Avnery 已提交
635 636
	/* protects tirs list changes while tirs refresh */
	struct mutex     list_lock;
637 638 639 640 641
	struct list_head tirs_list;
	u32              tdn;
};

struct mlx5e_resources {
642 643 644
	struct mlx5e_hw_objs {
		u32                        pdn;
		struct mlx5_td             td;
645
		u32			   mkey;
646 647
		struct mlx5_sq_bfreg       bfreg;
	} hw_objs;
648
	struct devlink_port dl_port;
649
	struct net_device *uplink_netdev;
650 651
};

652 653 654 655 656
enum mlx5_sw_icm_type {
	MLX5_SW_ICM_TYPE_STEERING,
	MLX5_SW_ICM_TYPE_HEADER_MODIFY,
};

657 658 659 660 661 662 663 664
#define MLX5_MAX_RESERVED_GIDS 8

struct mlx5_rsvd_gids {
	unsigned int start;
	unsigned int count;
	struct ida ida;
};

665 666 667 668 669 670 671 672
#define MAX_PIN_NUM	8
struct mlx5_pps {
	u8                         pin_caps[MAX_PIN_NUM];
	struct work_struct         out_work;
	u64                        start[MAX_PIN_NUM];
	u8                         enabled;
};

673
struct mlx5_timer {
674 675 676 677 678
	struct cyclecounter        cycles;
	struct timecounter         tc;
	u32                        nominal_c_mult;
	unsigned long              overflow_period;
	struct delayed_work        overflow_work;
679 680 681 682 683 684
};

struct mlx5_clock {
	struct mlx5_nb             pps_nb;
	seqlock_t                  lock;
	struct hwtstamp_config     hwtstamp_config;
685 686 687
	struct ptp_clock          *ptp;
	struct ptp_clock_info      ptp_info;
	struct mlx5_pps            pps_info;
688
	struct mlx5_timer          timer;
689 690
};

691
struct mlx5_dm;
692
struct mlx5_fw_tracer;
693
struct mlx5_vxlan;
694
struct mlx5_geneve;
695
struct mlx5_hv_vhca;
696

697 698 699
#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))

700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
enum {
	MLX5_PROF_MASK_QP_SIZE		= (u64)1 << 0,
	MLX5_PROF_MASK_MR_CACHE		= (u64)1 << 1,
};

enum {
	MR_CACHE_LAST_STD_ENTRY = 20,
	MLX5_IMR_MTT_CACHE_ENTRY,
	MLX5_IMR_KSM_CACHE_ENTRY,
	MAX_MR_CACHE_ENTRIES
};

struct mlx5_profile {
	u64	mask;
	u8	log_max_qp;
	struct {
		int	size;
		int	limit;
	} mr_cache[MAX_MR_CACHE_ENTRIES];
};

721 722 723 724 725
struct mlx5_hca_cap {
	u32 cur[MLX5_UN_SZ_DW(hca_cap_union)];
	u32 max[MLX5_UN_SZ_DW(hca_cap_union)];
};

726
struct mlx5_core_dev {
727
	struct device *device;
728
	enum mlx5_coredev_type coredev_type;
729
	struct pci_dev	       *pdev;
730 731 732
	/* sync pci state */
	struct mutex		pci_status_mutex;
	enum mlx5_pci_status	pci_status;
733 734 735
	u8			rev_id;
	char			board_id[MLX5_BOARD_ID_LEN];
	struct mlx5_cmd		cmd;
736
	struct {
737
		struct mlx5_hca_cap *hca[MLX5_CAP_NUM];
738
		u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
739
		u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
740
		u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
741
		u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
742
		u8  embedded_cpu;
743
	} caps;
744
	struct mlx5_timeouts	*timeouts;
745
	u64			sys_image_guid;
746 747
	phys_addr_t		iseg_base;
	struct mlx5_init_seg __iomem *iseg;
748
	phys_addr_t             bar_addr;
749 750 751
	enum mlx5_device_state	state;
	/* sync interface state */
	struct mutex		intf_state_mutex;
752
	unsigned long		intf_state;
753
	struct mlx5_priv	priv;
754
	struct mlx5_profile	profile;
755
	u32			issi;
756
	struct mlx5e_resources  mlx5e_res;
757
	struct mlx5_dm          *dm;
758
	struct mlx5_vxlan       *vxlan;
759
	struct mlx5_geneve      *geneve;
760 761
	struct {
		struct mlx5_rsvd_gids	reserved_gids;
762
		u32			roce_en;
763
	} roce;
764 765
#ifdef CONFIG_MLX5_FPGA
	struct mlx5_fpga_device *fpga;
766 767 768
#endif
#ifdef CONFIG_MLX5_ACCEL
	const struct mlx5_accel_ipsec_ops *ipsec_ops;
769
#endif
770
	struct mlx5_clock        clock;
771
	struct mlx5_ib_clock_info  *clock_info;
772
	struct mlx5_fw_tracer   *tracer;
773
	struct mlx5_rsc_dump    *rsc_dump;
774
	u32                      vsc_addr;
775
	struct mlx5_hv_vhca	*hv_vhca;
776 777 778 779 780 781 782 783 784 785 786 787
};

struct mlx5_db {
	__be32			*db;
	union {
		struct mlx5_db_pgdir		*pgdir;
		struct mlx5_ib_user_db_page	*user_page;
	}			u;
	dma_addr_t		dma;
	int			index;
};

788 789 790 791
enum {
	MLX5_COMP_EQ_SIZE = 1024,
};

792 793 794 795 796
enum {
	MLX5_PTYS_IB = 1 << 0,
	MLX5_PTYS_EN = 1 << 2,
};

797 798
typedef void (*mlx5_cmd_cbk_t)(int status, void *context);

799 800 801 802
enum {
	MLX5_CMD_ENT_STATE_PENDING_COMP,
};

803
struct mlx5_cmd_work_ent {
804
	unsigned long		state;
805 806
	struct mlx5_cmd_msg    *in;
	struct mlx5_cmd_msg    *out;
E
Eli Cohen 已提交
807 808
	void		       *uout;
	int			uout_size;
809
	mlx5_cmd_cbk_t		callback;
810
	struct delayed_work	cb_timeout_work;
811
	void		       *context;
E
Eli Cohen 已提交
812
	int			idx;
813
	struct completion	handling;
814 815 816 817 818 819 820 821
	struct completion	done;
	struct mlx5_cmd        *cmd;
	struct work_struct	work;
	struct mlx5_cmd_layout *lay;
	int			ret;
	int			page_queue;
	u8			status;
	u8			token;
T
Thomas Gleixner 已提交
822 823
	u64			ts1;
	u64			ts2;
E
Eli Cohen 已提交
824
	u16			op;
825
	bool			polling;
826 827
	/* Track the max comp handlers */
	refcount_t              refcnt;
828 829 830 831 832 833 834
};

struct mlx5_pas {
	u64	pa;
	u8	log_sz;
};

835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
enum phy_port_state {
	MLX5_AAA_111
};

struct mlx5_hca_vport_context {
	u32			field_select;
	bool			sm_virt_aware;
	bool			has_smi;
	bool			has_raw;
	enum port_state_policy	policy;
	enum phy_port_state	phys_state;
	enum ib_port_state	vport_state;
	u8			port_physical_state;
	u64			sys_image_guid;
	u64			port_guid;
	u64			node_guid;
	u32			cap_mask1;
	u32			cap_mask1_perm;
853 854
	u16			cap_mask2;
	u16			cap_mask2_perm;
855 856 857 858 859 860 861 862 863 864 865
	u16			lid;
	u8			init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
	u8			lmc;
	u8			subnet_timeout;
	u16			sm_lid;
	u8			sm_sl;
	u16			qkey_violation_counter;
	u16			pkey_violation_counter;
	bool			grh_required;
};

866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
#define STRUCT_FIELD(header, field) \
	.struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field),      \
	.struct_size_bytes   = sizeof((struct ib_unpacked_ ## header *)0)->field

extern struct dentry *mlx5_debugfs_root;

static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->fw_rev) & 0xffff;
}

static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->fw_rev) >> 16;
}

static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
{
	return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
}

887 888 889 890 891
static inline u32 mlx5_base_mkey(const u32 key)
{
	return key & 0xffffff00u;
}

892 893 894 895 896
static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride)
{
	return ((u32)1 << log_sz) << log_stride;
}

897 898
static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
					u8 log_stride, u8 log_sz,
899
					u16 strides_offset,
900
					struct mlx5_frag_buf_ctrl *fbc)
901
{
902
	fbc->frags      = frags;
903 904
	fbc->log_stride = log_stride;
	fbc->log_sz     = log_sz;
905 906 907
	fbc->sz_m1	= (1 << fbc->log_sz) - 1;
	fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
	fbc->frag_sz_m1	= (1 << fbc->log_frag_strides) - 1;
908 909 910
	fbc->strides_offset = strides_offset;
}

911 912
static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
				 u8 log_stride, u8 log_sz,
913 914
				 struct mlx5_frag_buf_ctrl *fbc)
{
915
	mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
916 917
}

918 919 920
static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
					  u32 ix)
{
921 922 923 924
	unsigned int frag;

	ix  += fbc->strides_offset;
	frag = ix >> fbc->log_frag_strides;
925

926
	return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
927 928
}

929 930 931 932 933 934 935 936
static inline u32
mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
{
	u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;

	return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
}

937 938 939 940
enum {
	CMD_ALLOWED_OPCODE_ALL,
};

941 942
void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
943
void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
944

945 946 947 948 949 950 951 952 953 954 955 956 957
struct mlx5_async_ctx {
	struct mlx5_core_dev *dev;
	atomic_t num_inflight;
	struct wait_queue_head wait;
};

struct mlx5_async_work;

typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);

struct mlx5_async_work {
	struct mlx5_async_ctx *ctx;
	mlx5_async_cbk_t user_callback;
958
	void *out; /* pointer to the cmd output buffer */
959 960 961 962 963 964 965 966
};

void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
			     struct mlx5_async_ctx *ctx);
void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
		     void *out, int out_size, mlx5_async_cbk_t callback,
		     struct mlx5_async_work *work);
967
void mlx5_cmd_out_err(struct mlx5_core_dev *dev, u16 opcode, u16 op_mod, void *out);
968 969
int mlx5_cmd_do(struct mlx5_core_dev *dev, void *in, int in_size, void *out, int out_size);
int mlx5_cmd_check(struct mlx5_core_dev *dev, int err, void *in, void *out);
970 971
int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
		  int out_size);
972 973 974 975 976 977 978 979 980 981 982 983 984

#define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out)                             \
	({                                                                     \
		mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out,    \
			      MLX5_ST_SZ_BYTES(ifc_cmd##_out));                \
	})

#define mlx5_cmd_exec_in(dev, ifc_cmd, in)                                     \
	({                                                                     \
		u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {};                   \
		mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out);                   \
	})

985 986
int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
			  void *out, int out_size);
987
bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
988 989

int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
990
void mlx5_health_flush(struct mlx5_core_dev *dev);
991 992
void mlx5_health_cleanup(struct mlx5_core_dev *dev);
int mlx5_health_init(struct mlx5_core_dev *dev);
993
void mlx5_start_health_poll(struct mlx5_core_dev *dev);
994
void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
995
void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
996
void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
997 998 999
int mlx5_buf_alloc(struct mlx5_core_dev *dev,
		   int size, struct mlx5_frag_buf *buf);
void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1000 1001 1002
int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
			     struct mlx5_frag_buf *buf, int node);
void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1003 1004 1005 1006
struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
						      gfp_t flags, int npages);
void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
				 struct mlx5_cmd_mailbox *head);
1007 1008 1009 1010 1011
int mlx5_core_create_mkey(struct mlx5_core_dev *dev, u32 *mkey, u32 *in,
			  int inlen);
int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, u32 mkey);
int mlx5_core_query_mkey(struct mlx5_core_dev *dev, u32 mkey, u32 *out,
			 int outlen);
1012 1013
int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
1014
int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
1015
void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
1016
void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
1017 1018
void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
1019
				 s32 npages, bool ec_function);
1020
int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
1021 1022 1023
int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
void mlx5_register_debugfs(void);
void mlx5_unregister_debugfs(void);
1024 1025

void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1026
void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1027
void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
1028
int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
1029 1030 1031
int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);

1032
void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1033
void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1034 1035 1036
int mlx5_access_reg(struct mlx5_core_dev *dev, void *data_in, int size_in,
		    void *data_out, int size_out, u16 reg_id, int arg,
		    int write, bool verbose);
1037 1038 1039
int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
			 int size_in, void *data_out, int size_out,
			 u16 reg_num, int arg, int write);
1040

1041
int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1042 1043
int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
		       int node);
1044 1045 1046
void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);

const char *mlx5_command_str(int command);
1047
void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1048
void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1049 1050 1051
int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
			 int npsvs, u32 *sig_index);
int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1052
void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1053 1054
int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
			struct mlx5_odp_caps *odp_caps);
1055 1056
int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
			     u8 port_num, void *out, size_t sz);
1057

1058 1059
int mlx5_init_rl_table(struct mlx5_core_dev *dev);
void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1060 1061 1062
int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
		     struct mlx5_rate_limit *rl);
void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1063
bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1064 1065 1066
int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
			 bool dedicated_entry, u16 *index);
void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
1067 1068
bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
		       struct mlx5_rate_limit *rl_1);
1069 1070 1071
int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
		     bool map_wc, bool fast_path);
void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1072

1073 1074 1075
unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
struct cpumask *
mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
1076 1077 1078
unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
			   u8 roce_version, u8 roce_l3_type, const u8 *gid,
1079
			   const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
1080

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
static inline u32 mlx5_mkey_to_idx(u32 mkey)
{
	return mkey >> 8;
}

static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
{
	return mkey_idx << 8;
}

E
Eli Cohen 已提交
1091 1092 1093 1094 1095
static inline u8 mlx5_mkey_variant(u32 mkey)
{
	return mkey & 0xff;
}

1096
/* Async-atomic event notifier used by mlx5 core to forward FW
C
Cai Huoqing 已提交
1097
 * evetns received from event queue to mlx5 consumers.
1098 1099
 * Optimise event queue dipatching.
 */
1100 1101
int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1102 1103 1104 1105 1106

/* Async-atomic event notifier used for forwarding
 * evetns from the event queue into the to mlx5 events dispatcher,
 * eswitch, clock and others.
 */
1107 1108
int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1109

1110 1111 1112 1113 1114 1115
/* Blocking event notifier used to forward SW events, used for slow path */
int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event,
				      void *data);

1116
int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1117

1118 1119
int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
1120 1121
bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
1122
bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
1123 1124
bool mlx5_lag_is_master(struct mlx5_core_dev *dev);
bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev);
A
Aviv Heller 已提交
1125
struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1126 1127
u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
			   struct net_device *slave);
1128 1129 1130 1131
int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
				 u64 *values,
				 int num_counters,
				 size_t *offsets);
1132
struct mlx5_core_dev *mlx5_lag_get_peer_mdev(struct mlx5_core_dev *dev);
1133 1134
struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
1135
int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1136 1137
			 u64 length, u32 log_alignment, u16 uid,
			 phys_addr_t *addr, u32 *obj_id);
1138 1139
int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
			   u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
1140

1141
#ifdef CONFIG_MLX5_CORE_IPOIB
1142 1143 1144 1145 1146
struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
					  struct ib_device *ibdev,
					  const char *name,
					  void (*setup)(struct net_device *));
#endif /* CONFIG_MLX5_CORE_IPOIB */
1147 1148 1149
int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
			    struct ib_device *device,
			    struct rdma_netdev_alloc_params *params);
1150

E
Eli Cohen 已提交
1151 1152 1153 1154
enum {
	MLX5_PCI_DEV_IS_VF		= 1 << 0,
};

1155
static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
E
Eli Cohen 已提交
1156
{
1157
	return dev->coredev_type == MLX5_COREDEV_PF;
E
Eli Cohen 已提交
1158 1159
}

1160 1161 1162 1163 1164
static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
{
	return dev->coredev_type == MLX5_COREDEV_VF;
}

1165
static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
1166 1167 1168 1169
{
	return dev->caps.embedded_cpu;
}

1170 1171
static inline bool
mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
1172 1173 1174 1175
{
	return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
}

1176
static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
1177 1178 1179 1180
{
	return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
}

1181
static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
1182
{
1183
	return dev->priv.sriov.max_vfs;
1184 1185
}

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
static inline int mlx5_get_gid_table_len(u16 param)
{
	if (param > 4) {
		pr_warn("gid table length is zero\n");
		return 0;
	}

	return 8 * (1 << param);
}

1196 1197 1198 1199 1200
static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
{
	return !!(dev->priv.rl_table.max_size);
}

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
{
	return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
	       MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
}

static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
{
	return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
}

static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
{
	return mlx5_core_is_mp_slave(dev) ||
	       mlx5_core_is_mp_master(dev);
}

1218 1219
static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
{
1220 1221 1222 1223
	if (!mlx5_core_mp_enabled(dev))
		return 1;

	return MLX5_CAP_GEN(dev, native_port_num);
1224 1225
}

1226 1227
static inline int mlx5_get_dev_index(struct mlx5_core_dev *dev)
{
1228 1229 1230 1231 1232 1233
	int idx = MLX5_CAP_GEN(dev, native_port_num);

	if (idx >= 1 && idx <= MLX5_MAX_PORTS)
		return idx - 1;
	else
		return PCI_FUNC(dev->pdev->devfn);
1234 1235
}

1236 1237 1238 1239
enum {
	MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
};

M
Maor Gottlieb 已提交
1240
static inline bool mlx5_is_roce_init_enabled(struct mlx5_core_dev *dev)
1241 1242 1243
{
	struct devlink *devlink = priv_to_devlink(dev);
	union devlink_param_value val;
S
Shay Drory 已提交
1244
	int err;
1245

S
Shay Drory 已提交
1246 1247 1248 1249
	err = devlink_param_driverinit_value_get(devlink,
						 DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
						 &val);
	return err ? MLX5_CAP_GEN(dev, roce) : val.vbool;
1250 1251
}

1252
#endif /* MLX5_DRIVER_H */