amdgpu_amdkfd_gpuvm.c 80.4 KB
Newer Older
1
// SPDX-License-Identifier: MIT
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright 2014-2018 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
23
#include <linux/dma-buf.h>
24
#include <linux/list.h>
25
#include <linux/pagemap.h>
26
#include <linux/sched/mm.h>
27 28
#include <linux/sched/task.h>

29
#include "amdgpu_object.h"
30
#include "amdgpu_gem.h"
31 32
#include "amdgpu_vm.h"
#include "amdgpu_amdkfd.h"
33
#include "amdgpu_dma_buf.h"
34
#include <uapi/linux/kfd_ioctl.h>
35
#include "amdgpu_xgmi.h"
36
#include "kfd_smi_events.h"
37

38 39 40 41 42
/* Userptr restore delay, just long enough to allow consecutive VM
 * changes to accumulate
 */
#define AMDGPU_USERPTR_RESTORE_DELAY_MS 1

43
/*
44
 * Align VRAM availability to 2MB to avoid fragmentation caused by 4K allocations in the tail 2MB
45 46
 * BO chunk
 */
47
#define VRAM_AVAILABLITY_ALIGN (1 << 21)
48

49 50 51
/* Impose limit on how much memory KFD can use */
static struct {
	uint64_t max_system_mem_limit;
52
	uint64_t max_ttm_mem_limit;
53
	int64_t system_mem_used;
54
	int64_t ttm_mem_used;
55 56 57 58 59 60 61 62 63 64 65 66 67 68
	spinlock_t mem_limit_lock;
} kfd_mem_limit;

static const char * const domain_bit_to_string[] = {
		"CPU",
		"GTT",
		"VRAM",
		"GDS",
		"GWS",
		"OA"
};

#define domain_string(domain) domain_bit_to_string[ffs(domain)-1]

69
static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work);
70

71
static bool kfd_mem_is_attached(struct amdgpu_vm *avm,
72 73
		struct kgd_mem *mem)
{
74
	struct kfd_mem_attachment *entry;
75

76
	list_for_each_entry(entry, &mem->attachments, list)
77
		if (entry->bo_va->base.vm == avm)
78
			return true;
79

80
	return false;
81 82 83
}

/* Set memory usage limits. Current, limits are
84
 *  System (TTM + userptr) memory - 15/16th System RAM
85
 *  TTM memory - 3/8th System RAM
86 87 88 89 90 91 92
 */
void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
{
	struct sysinfo si;
	uint64_t mem;

	si_meminfo(&si);
93
	mem = si.freeram - si.freehigh;
94 95 96
	mem *= si.mem_unit;

	spin_lock_init(&kfd_mem_limit.mem_limit_lock);
97
	kfd_mem_limit.max_system_mem_limit = mem - (mem >> 4);
98 99
	kfd_mem_limit.max_ttm_mem_limit = (mem >> 1) - (mem >> 3);
	pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n",
100
		(kfd_mem_limit.max_system_mem_limit >> 20),
101
		(kfd_mem_limit.max_ttm_mem_limit >> 20));
102 103
}

104 105 106 107 108
void amdgpu_amdkfd_reserve_system_mem(uint64_t size)
{
	kfd_mem_limit.system_mem_used += size;
}

109 110 111 112 113 114 115 116 117 118
/* Estimate page table size needed to represent a given memory size
 *
 * With 4KB pages, we need one 8 byte PTE for each 4KB of memory
 * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB
 * of memory (factor 256K, >> 18). ROCm user mode tries to optimize
 * for 2MB pages for TLB efficiency. However, small allocations and
 * fragmented system memory still need some 4KB pages. We choose a
 * compromise that should work in most cases without reserving too
 * much memory for page tables unnecessarily (factor 16K, >> 14).
 */
119

120
#define ESTIMATE_PT_SIZE(mem_size) max(((mem_size) >> 14), AMDGPU_VM_RESERVED_VRAM)
121

122
/**
123
 * amdgpu_amdkfd_reserve_mem_limit() - Decrease available memory by size
124
 * of buffer.
125 126 127 128 129 130 131 132
 *
 * @adev: Device to which allocated BO belongs to
 * @size: Size of buffer, in bytes, encapsulated by B0. This should be
 * equivalent to amdgpu_bo_size(BO)
 * @alloc_flag: Flag used in allocating a BO as noted above
 *
 * Return: returns -ENOMEM in case of error, ZERO otherwise
 */
133
int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev,
134
		uint64_t size, u32 alloc_flag)
135
{
136 137
	uint64_t reserved_for_pt =
		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
138
	size_t system_mem_needed, ttm_mem_needed, vram_needed;
139 140
	int ret = 0;

141 142
	system_mem_needed = 0;
	ttm_mem_needed = 0;
143
	vram_needed = 0;
144
	if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
145 146
		system_mem_needed = size;
		ttm_mem_needed = size;
147
	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
148 149 150 151 152
		/*
		 * Conservatively round up the allocation requirement to 2 MB
		 * to avoid fragmentation caused by 4K allocations in the tail
		 * 2M BO chunk.
		 */
153
		vram_needed = size;
154
	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
155 156 157 158
		system_mem_needed = size;
	} else if (!(alloc_flag &
				(KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
				 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
159 160
		pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
		return -ENOMEM;
161 162
	}

163 164
	spin_lock(&kfd_mem_limit.mem_limit_lock);

165 166 167 168
	if (kfd_mem_limit.system_mem_used + system_mem_needed >
	    kfd_mem_limit.max_system_mem_limit)
		pr_debug("Set no_system_mem_limit=1 if using shared memory\n");

169
	if ((kfd_mem_limit.system_mem_used + system_mem_needed >
170
	     kfd_mem_limit.max_system_mem_limit && !no_system_mem_limit) ||
171 172
	    (kfd_mem_limit.ttm_mem_used + ttm_mem_needed >
	     kfd_mem_limit.max_ttm_mem_limit) ||
173
	    (adev && adev->kfd.vram_used + vram_needed >
E
Eric Huang 已提交
174
	     adev->gmc.real_vram_size - reserved_for_pt)) {
175
		ret = -ENOMEM;
176
		goto release;
177
	}
178

179 180 181
	/* Update memory accounting by decreasing available system
	 * memory, TTM memory and GPU memory as computed above
	 */
182 183
	WARN_ONCE(vram_needed && !adev,
		  "adev reference can't be null when vram is used");
184
	if (adev) {
185
		adev->kfd.vram_used += vram_needed;
186 187
		adev->kfd.vram_used_aligned += ALIGN(vram_needed, VRAM_AVAILABLITY_ALIGN);
	}
188 189 190 191
	kfd_mem_limit.system_mem_used += system_mem_needed;
	kfd_mem_limit.ttm_mem_used += ttm_mem_needed;

release:
192 193 194 195
	spin_unlock(&kfd_mem_limit.mem_limit_lock);
	return ret;
}

196
void amdgpu_amdkfd_unreserve_mem_limit(struct amdgpu_device *adev,
197
		uint64_t size, u32 alloc_flag)
198 199
{
	spin_lock(&kfd_mem_limit.mem_limit_lock);
200 201

	if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
202 203
		kfd_mem_limit.system_mem_used -= size;
		kfd_mem_limit.ttm_mem_used -= size;
204
	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
205 206
		WARN_ONCE(!adev,
			  "adev reference can't be null when alloc mem flags vram is set");
207
		if (adev) {
208
			adev->kfd.vram_used -= size;
209 210
			adev->kfd.vram_used_aligned -= ALIGN(size, VRAM_AVAILABLITY_ALIGN);
		}
211
	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
212 213 214 215
		kfd_mem_limit.system_mem_used -= size;
	} else if (!(alloc_flag &
				(KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
				 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
216 217
		pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
		goto release;
218
	}
219
	WARN_ONCE(adev && adev->kfd.vram_used < 0,
220
		  "KFD VRAM memory accounting unbalanced");
221
	WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0,
222 223 224
		  "KFD TTM memory accounting unbalanced");
	WARN_ONCE(kfd_mem_limit.system_mem_used < 0,
		  "KFD system memory accounting unbalanced");
225

226
release:
227 228 229
	spin_unlock(&kfd_mem_limit.mem_limit_lock);
}

230
void amdgpu_amdkfd_release_notify(struct amdgpu_bo *bo)
231
{
232
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
233 234
	u32 alloc_flags = bo->kfd_bo->alloc_flags;
	u64 size = amdgpu_bo_size(bo);
235

236
	amdgpu_amdkfd_unreserve_mem_limit(adev, size, alloc_flags);
237 238

	kfree(bo->kfd_bo);
239 240
}

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
/**
 * @create_dmamap_sg_bo: Creates a amdgpu_bo object to reflect information
 * about USERPTR or DOOREBELL or MMIO BO.
 * @adev: Device for which dmamap BO is being created
 * @mem: BO of peer device that is being DMA mapped. Provides parameters
 *	 in building the dmamap BO
 * @bo_out: Output parameter updated with handle of dmamap BO
 */
static int
create_dmamap_sg_bo(struct amdgpu_device *adev,
		 struct kgd_mem *mem, struct amdgpu_bo **bo_out)
{
	struct drm_gem_object *gem_obj;
	int ret, align;

	ret = amdgpu_bo_reserve(mem->bo, false);
	if (ret)
		return ret;

	align = 1;
	ret = amdgpu_gem_object_create(adev, mem->bo->tbo.base.size, align,
			AMDGPU_GEM_DOMAIN_CPU, AMDGPU_GEM_CREATE_PREEMPTIBLE,
			ttm_bo_type_sg, mem->bo->tbo.base.resv, &gem_obj);

	amdgpu_bo_unreserve(mem->bo);

	if (ret) {
		pr_err("Error in creating DMA mappable SG BO on domain: %d\n", ret);
		return -EINVAL;
	}

	*bo_out = gem_to_amdgpu_bo(gem_obj);
	(*bo_out)->parent = amdgpu_bo_ref(mem->bo);
	return ret;
}

277
/* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's
278 279 280
 *  reservation object.
 *
 * @bo: [IN] Remove eviction fence(s) from this BO
281
 * @ef: [IN] This eviction fence is removed if it
282 283 284 285 286
 *  is present in the shared list.
 *
 * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held.
 */
static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo,
287
					struct amdgpu_amdkfd_fence *ef)
288
{
289
	struct dma_fence *replacement;
290

291
	if (!ef)
292 293
		return -EINVAL;

294 295
	/* TODO: Instead of block before we should use the fence of the page
	 * table update and TLB flush here directly.
296
	 */
297 298
	replacement = dma_fence_get_stub();
	dma_resv_replace_fences(bo->tbo.base.resv, ef->base.context,
299
				replacement, DMA_RESV_USAGE_BOOKKEEP);
300
	dma_fence_put(replacement);
301 302 303
	return 0;
}

304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo)
{
	struct amdgpu_bo *root = bo;
	struct amdgpu_vm_bo_base *vm_bo;
	struct amdgpu_vm *vm;
	struct amdkfd_process_info *info;
	struct amdgpu_amdkfd_fence *ef;
	int ret;

	/* we can always get vm_bo from root PD bo.*/
	while (root->parent)
		root = root->parent;

	vm_bo = root->vm_bo;
	if (!vm_bo)
		return 0;

	vm = vm_bo->vm;
	if (!vm)
		return 0;

	info = vm->process_info;
	if (!info || !info->eviction_fence)
		return 0;

	ef = container_of(dma_fence_get(&info->eviction_fence->base),
			struct amdgpu_amdkfd_fence, base);

	BUG_ON(!dma_resv_trylock(bo->tbo.base.resv));
	ret = amdgpu_amdkfd_remove_eviction_fence(bo, ef);
	dma_resv_unlock(bo->tbo.base.resv);

	dma_fence_put(&ef->base);
	return ret;
}

340 341 342 343 344 345 346 347 348 349
static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain,
				     bool wait)
{
	struct ttm_operation_ctx ctx = { false, false };
	int ret;

	if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm),
		 "Called with userptr BO"))
		return -EINVAL;

350
	amdgpu_bo_placement_from_domain(bo, domain);
351 352 353 354

	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (ret)
		goto validate_fail;
355
	if (wait)
356
		amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
357 358 359 360 361

validate_fail:
	return ret;
}

362
static int amdgpu_amdkfd_validate_vm_bo(void *_unused, struct amdgpu_bo *bo)
363
{
364
	return amdgpu_amdkfd_bo_validate(bo, bo->allowed_domains, false);
365 366 367 368 369 370 371 372 373
}

/* vm_validate_pt_pd_bos - Validate page table and directory BOs
 *
 * Page directories are not updated here because huge page handling
 * during page table updates can invalidate page directory entries
 * again. Page directories are only updated after updating page
 * tables.
 */
374
static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm)
375
{
N
Nirmoy Das 已提交
376
	struct amdgpu_bo *pd = vm->root.bo;
377 378 379
	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
	int ret;

380
	ret = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_amdkfd_validate_vm_bo, NULL);
381
	if (ret) {
382
		pr_err("failed to validate PT BOs\n");
383 384 385
		return ret;
	}

N
Nirmoy Das 已提交
386
	vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.bo);
387 388 389 390 391 392

	return 0;
}

static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync)
{
N
Nirmoy Das 已提交
393
	struct amdgpu_bo *pd = vm->root.bo;
394 395 396
	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
	int ret;

397
	ret = amdgpu_vm_update_pdes(adev, vm, false);
398 399 400
	if (ret)
		return ret;

401
	return amdgpu_sync_fence(sync, vm->last_update);
402 403
}

404 405
static uint64_t get_pte_flags(struct amdgpu_device *adev, struct kgd_mem *mem)
{
406
	struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
407
	bool coherent = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT;
408
	bool uncached = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED;
409
	uint32_t mapping_flags;
410 411
	uint64_t pte_flags;
	bool snoop = false;
412 413

	mapping_flags = AMDGPU_VM_PAGE_READABLE;
414
	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE)
415
		mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE;
416
	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE)
417 418
		mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE;

419 420
	switch (adev->asic_type) {
	case CHIP_ARCTURUS:
421
	case CHIP_ALDEBARAN:
422
		if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
423
			if (bo_adev == adev) {
424 425 426 427 428 429 430 431
				if (uncached)
					mapping_flags |= AMDGPU_VM_MTYPE_UC;
				else if (coherent)
					mapping_flags |= AMDGPU_VM_MTYPE_CC;
				else
					mapping_flags |= AMDGPU_VM_MTYPE_RW;
				if (adev->asic_type == CHIP_ALDEBARAN &&
				    adev->gmc.xgmi.connected_to_cpu)
432 433
					snoop = true;
			} else {
434 435 436 437
				if (uncached || coherent)
					mapping_flags |= AMDGPU_VM_MTYPE_UC;
				else
					mapping_flags |= AMDGPU_VM_MTYPE_NC;
438 439 440 441
				if (amdgpu_xgmi_same_hive(adev, bo_adev))
					snoop = true;
			}
		} else {
442 443 444 445
			if (uncached || coherent)
				mapping_flags |= AMDGPU_VM_MTYPE_UC;
			else
				mapping_flags |= AMDGPU_VM_MTYPE_NC;
446 447 448
			snoop = true;
		}
		break;
449
	default:
450 451 452 453 454 455 456
		if (uncached || coherent)
			mapping_flags |= AMDGPU_VM_MTYPE_UC;
		else
			mapping_flags |= AMDGPU_VM_MTYPE_NC;

		if (!(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM))
			snoop = true;
457
	}
458

459 460 461 462
	pte_flags = amdgpu_gem_va_map_flags(adev, mapping_flags);
	pte_flags |= snoop ? AMDGPU_PTE_SNOOPED : 0;

	return pte_flags;
463 464
}

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
/**
 * create_sg_table() - Create an sg_table for a contiguous DMA addr range
 * @addr: The starting address to point to
 * @size: Size of memory area in bytes being pointed to
 *
 * Allocates an instance of sg_table and initializes it to point to memory
 * area specified by input parameters. The address used to build is assumed
 * to be DMA mapped, if needed.
 *
 * DOORBELL or MMIO BOs use only one scatterlist node in their sg_table
 * because they are physically contiguous.
 *
 * Return: Initialized instance of SG Table or NULL
 */
static struct sg_table *create_sg_table(uint64_t addr, uint32_t size)
{
	struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL);

	if (!sg)
		return NULL;
	if (sg_alloc_table(sg, 1, GFP_KERNEL)) {
		kfree(sg);
		return NULL;
	}
	sg_dma_address(sg->sgl) = addr;
	sg->sgl->length = size;
#ifdef CONFIG_NEED_SG_DMA_LENGTH
	sg->sgl->dma_length = size;
#endif
	return sg;
}

497 498 499 500 501 502 503 504 505 506 507 508 509 510
static int
kfd_mem_dmamap_userptr(struct kgd_mem *mem,
		       struct kfd_mem_attachment *attachment)
{
	enum dma_data_direction direction =
		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
	struct ttm_operation_ctx ctx = {.interruptible = true};
	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
	struct amdgpu_device *adev = attachment->adev;
	struct ttm_tt *src_ttm = mem->bo->tbo.ttm;
	struct ttm_tt *ttm = bo->tbo.ttm;
	int ret;

511 512 513
	if (WARN_ON(ttm->num_pages != src_ttm->num_pages))
		return -EINVAL;

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
	ttm->sg = kmalloc(sizeof(*ttm->sg), GFP_KERNEL);
	if (unlikely(!ttm->sg))
		return -ENOMEM;

	/* Same sequence as in amdgpu_ttm_tt_pin_userptr */
	ret = sg_alloc_table_from_pages(ttm->sg, src_ttm->pages,
					ttm->num_pages, 0,
					(u64)ttm->num_pages << PAGE_SHIFT,
					GFP_KERNEL);
	if (unlikely(ret))
		goto free_sg;

	ret = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (unlikely(ret))
		goto release_sg;

	drm_prime_sg_to_dma_addr_array(ttm->sg, ttm->dma_address,
				       ttm->num_pages);

	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (ret)
		goto unmap_sg;

	return 0;

unmap_sg:
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
release_sg:
	pr_err("DMA map userptr failed: %d\n", ret);
	sg_free_table(ttm->sg);
free_sg:
	kfree(ttm->sg);
	ttm->sg = NULL;
	return ret;
}

551 552 553 554 555 556 557 558 559 560
static int
kfd_mem_dmamap_dmabuf(struct kfd_mem_attachment *attachment)
{
	struct ttm_operation_ctx ctx = {.interruptible = true};
	struct amdgpu_bo *bo = attachment->bo_va->base.bo;

	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
	return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
}

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
/**
 * kfd_mem_dmamap_sg_bo() - Create DMA mapped sg_table to access DOORBELL or MMIO BO
 * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
 * @attachment: Virtual address attachment of the BO on accessing device
 *
 * An access request from the device that owns DOORBELL does not require DMA mapping.
 * This is because the request doesn't go through PCIe root complex i.e. it instead
 * loops back. The need to DMA map arises only when accessing peer device's DOORBELL
 *
 * In contrast, all access requests for MMIO need to be DMA mapped without regard to
 * device ownership. This is because access requests for MMIO go through PCIe root
 * complex.
 *
 * This is accomplished in two steps:
 *   - Obtain DMA mapped address of DOORBELL or MMIO memory that could be used
 *         in updating requesting device's page table
 *   - Signal TTM to mark memory pointed to by requesting device's BO as GPU
 *         accessible. This allows an update of requesting device's page table
 *         with entries associated with DOOREBELL or MMIO memory
 *
 * This method is invoked in the following contexts:
 *   - Mapping of DOORBELL or MMIO BO of same or peer device
 *   - Validating an evicted DOOREBELL or MMIO BO on device seeking access
 *
 * Return: ZERO if successful, NON-ZERO otherwise
 */
static int
kfd_mem_dmamap_sg_bo(struct kgd_mem *mem,
		     struct kfd_mem_attachment *attachment)
{
	struct ttm_operation_ctx ctx = {.interruptible = true};
	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
	struct amdgpu_device *adev = attachment->adev;
	struct ttm_tt *ttm = bo->tbo.ttm;
	enum dma_data_direction dir;
	dma_addr_t dma_addr;
	bool mmio;
	int ret;

	/* Expect SG Table of dmapmap BO to be NULL */
	mmio = (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP);
	if (unlikely(ttm->sg)) {
		pr_err("SG Table of %d BO for peer device is UNEXPECTEDLY NON-NULL", mmio);
		return -EINVAL;
	}

	dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
			DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
	dma_addr = mem->bo->tbo.sg->sgl->dma_address;
	pr_debug("%d BO size: %d\n", mmio, mem->bo->tbo.sg->sgl->length);
	pr_debug("%d BO address before DMA mapping: %llx\n", mmio, dma_addr);
	dma_addr = dma_map_resource(adev->dev, dma_addr,
			mem->bo->tbo.sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
	ret = dma_mapping_error(adev->dev, dma_addr);
	if (unlikely(ret))
		return ret;
	pr_debug("%d BO address after DMA mapping: %llx\n", mmio, dma_addr);

	ttm->sg = create_sg_table(dma_addr, mem->bo->tbo.sg->sgl->length);
	if (unlikely(!ttm->sg)) {
		ret = -ENOMEM;
		goto unmap_sg;
	}

	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (unlikely(ret))
		goto free_sg;

	return ret;

free_sg:
	sg_free_table(ttm->sg);
	kfree(ttm->sg);
	ttm->sg = NULL;
unmap_sg:
	dma_unmap_resource(adev->dev, dma_addr, mem->bo->tbo.sg->sgl->length,
			   dir, DMA_ATTR_SKIP_CPU_SYNC);
	return ret;
}

642 643 644 645 646 647 648 649 650
static int
kfd_mem_dmamap_attachment(struct kgd_mem *mem,
			  struct kfd_mem_attachment *attachment)
{
	switch (attachment->type) {
	case KFD_MEM_ATT_SHARED:
		return 0;
	case KFD_MEM_ATT_USERPTR:
		return kfd_mem_dmamap_userptr(mem, attachment);
651 652
	case KFD_MEM_ATT_DMABUF:
		return kfd_mem_dmamap_dmabuf(attachment);
653 654
	case KFD_MEM_ATT_SG:
		return kfd_mem_dmamap_sg_bo(mem, attachment);
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
	default:
		WARN_ON_ONCE(1);
	}
	return -EINVAL;
}

static void
kfd_mem_dmaunmap_userptr(struct kgd_mem *mem,
			 struct kfd_mem_attachment *attachment)
{
	enum dma_data_direction direction =
		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
	struct ttm_operation_ctx ctx = {.interruptible = false};
	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
	struct amdgpu_device *adev = attachment->adev;
	struct ttm_tt *ttm = bo->tbo.ttm;

	if (unlikely(!ttm->sg))
		return;

	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);

	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
	sg_free_table(ttm->sg);
681
	kfree(ttm->sg);
682 683 684
	ttm->sg = NULL;
}

685 686 687 688 689 690 691 692 693 694
static void
kfd_mem_dmaunmap_dmabuf(struct kfd_mem_attachment *attachment)
{
	struct ttm_operation_ctx ctx = {.interruptible = true};
	struct amdgpu_bo *bo = attachment->bo_va->base.bo;

	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
}

695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
/**
 * kfd_mem_dmaunmap_sg_bo() - Free DMA mapped sg_table of DOORBELL or MMIO BO
 * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
 * @attachment: Virtual address attachment of the BO on accessing device
 *
 * The method performs following steps:
 *   - Signal TTM to mark memory pointed to by BO as GPU inaccessible
 *   - Free SG Table that is used to encapsulate DMA mapped memory of
 *          peer device's DOORBELL or MMIO memory
 *
 * This method is invoked in the following contexts:
 *     UNMapping of DOORBELL or MMIO BO on a device having access to its memory
 *     Eviction of DOOREBELL or MMIO BO on device having access to its memory
 *
 * Return: void
 */
static void
kfd_mem_dmaunmap_sg_bo(struct kgd_mem *mem,
		       struct kfd_mem_attachment *attachment)
{
	struct ttm_operation_ctx ctx = {.interruptible = true};
	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
	struct amdgpu_device *adev = attachment->adev;
	struct ttm_tt *ttm = bo->tbo.ttm;
	enum dma_data_direction dir;

	if (unlikely(!ttm->sg)) {
		pr_err("SG Table of BO is UNEXPECTEDLY NULL");
		return;
	}

	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);

	dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
				DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
	dma_unmap_resource(adev->dev, ttm->sg->sgl->dma_address,
			ttm->sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
	sg_free_table(ttm->sg);
	kfree(ttm->sg);
	ttm->sg = NULL;
	bo->tbo.sg = NULL;
}

739 740 741 742 743 744 745 746 747 748
static void
kfd_mem_dmaunmap_attachment(struct kgd_mem *mem,
			    struct kfd_mem_attachment *attachment)
{
	switch (attachment->type) {
	case KFD_MEM_ATT_SHARED:
		break;
	case KFD_MEM_ATT_USERPTR:
		kfd_mem_dmaunmap_userptr(mem, attachment);
		break;
749 750 751
	case KFD_MEM_ATT_DMABUF:
		kfd_mem_dmaunmap_dmabuf(attachment);
		break;
752 753 754
	case KFD_MEM_ATT_SG:
		kfd_mem_dmaunmap_sg_bo(mem, attachment);
		break;
755 756 757 758 759
	default:
		WARN_ON_ONCE(1);
	}
}

760 761 762 763 764
static int
kfd_mem_attach_dmabuf(struct amdgpu_device *adev, struct kgd_mem *mem,
		      struct amdgpu_bo **bo)
{
	struct drm_gem_object *gobj;
765
	int ret;
766 767 768 769 770 771

	if (!mem->dmabuf) {
		mem->dmabuf = amdgpu_gem_prime_export(&mem->bo->tbo.base,
			mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
				DRM_RDWR : 0);
		if (IS_ERR(mem->dmabuf)) {
772
			ret = PTR_ERR(mem->dmabuf);
773
			mem->dmabuf = NULL;
774
			return ret;
775 776 777
		}
	}

778
	gobj = amdgpu_gem_prime_import(adev_to_drm(adev), mem->dmabuf);
779 780 781 782
	if (IS_ERR(gobj))
		return PTR_ERR(gobj);

	*bo = gem_to_amdgpu_bo(gobj);
783
	(*bo)->flags |= AMDGPU_GEM_CREATE_PREEMPTIBLE;
784 785 786 787

	return 0;
}

788
/* kfd_mem_attach - Add a BO to a VM
789 790 791 792 793
 *
 * Everything that needs to bo done only once when a BO is first added
 * to a VM. It can later be mapped and unmapped many times without
 * repeating these steps.
 *
794
 * 0. Create BO for DMA mapping, if needed
795 796 797 798 799 800
 * 1. Allocate and initialize BO VA entry data structure
 * 2. Add BO to the VM
 * 3. Determine ASIC-specific PTE flags
 * 4. Alloc page tables and directories if needed
 * 4a.  Validate new page tables and directories
 */
801
static int kfd_mem_attach(struct amdgpu_device *adev, struct kgd_mem *mem,
802
		struct amdgpu_vm *vm, bool is_aql)
803
{
804
	struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
805
	unsigned long bo_size = mem->bo->tbo.base.size;
806
	uint64_t va = mem->va;
807 808
	struct kfd_mem_attachment *attachment[2] = {NULL, NULL};
	struct amdgpu_bo *bo[2] = {NULL, NULL};
809
	bool same_hive = false;
810
	int i, ret;
811 812 813 814 815 816

	if (!va) {
		pr_err("Invalid VA when adding BO to VM\n");
		return -EINVAL;
	}

817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
	/* Determine access to VRAM, MMIO and DOORBELL BOs of peer devices
	 *
	 * The access path of MMIO and DOORBELL BOs of is always over PCIe.
	 * In contrast the access path of VRAM BOs depens upon the type of
	 * link that connects the peer device. Access over PCIe is allowed
	 * if peer device has large BAR. In contrast, access over xGMI is
	 * allowed for both small and large BAR configurations of peer device
	 */
	if ((adev != bo_adev) &&
	    ((mem->domain == AMDGPU_GEM_DOMAIN_VRAM) ||
	     (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL) ||
	     (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
		if (mem->domain == AMDGPU_GEM_DOMAIN_VRAM)
			same_hive = amdgpu_xgmi_same_hive(adev, bo_adev);
		if (!same_hive && !amdgpu_device_is_peer_accessible(bo_adev, adev))
			return -EINVAL;
	}

835 836 837 838 839 840
	for (i = 0; i <= is_aql; i++) {
		attachment[i] = kzalloc(sizeof(*attachment[i]), GFP_KERNEL);
		if (unlikely(!attachment[i])) {
			ret = -ENOMEM;
			goto unwind;
		}
841

842 843
		pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va,
			 va + bo_size, vm);
844

845 846 847
		if ((adev == bo_adev && !(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) ||
		    (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) && adev->ram_is_direct_mapped) ||
		    same_hive) {
848 849 850
			/* Mappings on the local GPU, or VRAM mappings in the
			 * local hive, or userptr mapping IOMMU direct map mode
			 * share the original BO
851 852 853 854 855 856 857 858 859 860 861 862
			 */
			attachment[i]->type = KFD_MEM_ATT_SHARED;
			bo[i] = mem->bo;
			drm_gem_object_get(&bo[i]->tbo.base);
		} else if (i > 0) {
			/* Multiple mappings on the same GPU share the BO */
			attachment[i]->type = KFD_MEM_ATT_SHARED;
			bo[i] = bo[0];
			drm_gem_object_get(&bo[i]->tbo.base);
		} else if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) {
			/* Create an SG BO to DMA-map userptrs on other GPUs */
			attachment[i]->type = KFD_MEM_ATT_USERPTR;
863
			ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
864 865
			if (ret)
				goto unwind;
866 867 868 869 870 871 872 873 874 875 876 877
		/* Handle DOORBELL BOs of peer devices and MMIO BOs of local and peer devices */
		} else if (mem->bo->tbo.type == ttm_bo_type_sg) {
			WARN_ONCE(!(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL ||
				    mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP),
				  "Handing invalid SG BO in ATTACH request");
			attachment[i]->type = KFD_MEM_ATT_SG;
			ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
			if (ret)
				goto unwind;
		/* Enable acces to GTT and VRAM BOs of peer devices */
		} else if (mem->domain == AMDGPU_GEM_DOMAIN_GTT ||
			   mem->domain == AMDGPU_GEM_DOMAIN_VRAM) {
878 879 880 881
			attachment[i]->type = KFD_MEM_ATT_DMABUF;
			ret = kfd_mem_attach_dmabuf(adev, mem, &bo[i]);
			if (ret)
				goto unwind;
882
			pr_debug("Employ DMABUF mechanism to enable peer GPU access\n");
883
		} else {
884 885 886
			WARN_ONCE(true, "Handling invalid ATTACH request");
			ret = -EINVAL;
			goto unwind;
887
		}
888

889
		/* Add BO to VM internal data structures */
890 891 892 893 894
		ret = amdgpu_bo_reserve(bo[i], false);
		if (ret) {
			pr_debug("Unable to reserve BO during memory attach");
			goto unwind;
		}
895
		attachment[i]->bo_va = amdgpu_vm_bo_add(adev, vm, bo[i]);
896
		amdgpu_bo_unreserve(bo[i]);
897 898 899 900 901 902 903 904 905 906
		if (unlikely(!attachment[i]->bo_va)) {
			ret = -ENOMEM;
			pr_err("Failed to add BO object to VM. ret == %d\n",
			       ret);
			goto unwind;
		}
		attachment[i]->va = va;
		attachment[i]->pte_flags = get_pte_flags(adev, mem);
		attachment[i]->adev = adev;
		list_add(&attachment[i]->list, &mem->attachments);
907

908 909
		va += bo_size;
	}
910 911 912

	return 0;

913 914 915 916 917
unwind:
	for (; i >= 0; i--) {
		if (!attachment[i])
			continue;
		if (attachment[i]->bo_va) {
918
			amdgpu_bo_reserve(bo[i], true);
919
			amdgpu_vm_bo_del(adev, attachment[i]->bo_va);
920
			amdgpu_bo_unreserve(bo[i]);
921 922 923 924 925 926
			list_del(&attachment[i]->list);
		}
		if (bo[i])
			drm_gem_object_put(&bo[i]->tbo.base);
		kfree(attachment[i]);
	}
927 928 929
	return ret;
}

930
static void kfd_mem_detach(struct kfd_mem_attachment *attachment)
931
{
932 933
	struct amdgpu_bo *bo = attachment->bo_va->base.bo;

934 935
	pr_debug("\t remove VA 0x%llx in entry %p\n",
			attachment->va, attachment);
936
	amdgpu_vm_bo_del(attachment->adev, attachment->bo_va);
937
	drm_gem_object_put(&bo->tbo.base);
938 939
	list_del(&attachment->list);
	kfree(attachment);
940 941 942
}

static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem,
943 944
				struct amdkfd_process_info *process_info,
				bool userptr)
945 946 947 948 949
{
	struct ttm_validate_buffer *entry = &mem->validate_list;
	struct amdgpu_bo *bo = mem->bo;

	INIT_LIST_HEAD(&entry->head);
950
	entry->num_shared = 1;
951 952
	entry->bo = &bo->tbo;
	mutex_lock(&process_info->lock);
953 954 955 956
	if (userptr)
		list_add_tail(&entry->head, &process_info->userptr_valid_list);
	else
		list_add_tail(&entry->head, &process_info->kfd_bo_list);
957 958 959
	mutex_unlock(&process_info->lock);
}

960 961 962 963 964 965 966 967 968 969 970
static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem,
		struct amdkfd_process_info *process_info)
{
	struct ttm_validate_buffer *bo_list_entry;

	bo_list_entry = &mem->validate_list;
	mutex_lock(&process_info->lock);
	list_del(&bo_list_entry->head);
	mutex_unlock(&process_info->lock);
}

971 972 973 974 975 976 977 978 979 980 981 982
/* Initializes user pages. It registers the MMU notifier and validates
 * the userptr BO in the GTT domain.
 *
 * The BO must already be on the userptr_valid_list. Otherwise an
 * eviction and restore may happen that leaves the new BO unmapped
 * with the user mode queues running.
 *
 * Takes the process_info->lock to protect against concurrent restore
 * workers.
 *
 * Returns 0 for success, negative errno for errors.
 */
983 984
static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr,
			   bool criu_resume)
985 986 987 988
{
	struct amdkfd_process_info *process_info = mem->process_info;
	struct amdgpu_bo *bo = mem->bo;
	struct ttm_operation_ctx ctx = { true, false };
989
	struct hmm_range *range;
990 991 992 993
	int ret = 0;

	mutex_lock(&process_info->lock);

994
	ret = amdgpu_ttm_tt_set_userptr(&bo->tbo, user_addr, 0);
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
	if (ret) {
		pr_err("%s: Failed to set userptr: %d\n", __func__, ret);
		goto out;
	}

	ret = amdgpu_mn_register(bo, user_addr);
	if (ret) {
		pr_err("%s: Failed to register MMU notifier: %d\n",
		       __func__, ret);
		goto out;
	}

1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
	if (criu_resume) {
		/*
		 * During a CRIU restore operation, the userptr buffer objects
		 * will be validated in the restore_userptr_work worker at a
		 * later stage when it is scheduled by another ioctl called by
		 * CRIU master process for the target pid for restore.
		 */
		atomic_inc(&mem->invalid);
		mutex_unlock(&process_info->lock);
		return 0;
	}

1019
	ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages, &range);
1020 1021
	if (ret) {
		pr_err("%s: Failed to get user pages: %d\n", __func__, ret);
1022
		goto unregister_out;
1023 1024 1025 1026 1027 1028 1029
	}

	ret = amdgpu_bo_reserve(bo, true);
	if (ret) {
		pr_err("%s: Failed to reserve BO\n", __func__);
		goto release_out;
	}
1030
	amdgpu_bo_placement_from_domain(bo, mem->domain);
1031 1032 1033 1034 1035 1036
	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (ret)
		pr_err("%s: failed to validate BO\n", __func__);
	amdgpu_bo_unreserve(bo);

release_out:
1037
	amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm, range);
1038 1039 1040 1041 1042 1043 1044 1045
unregister_out:
	if (ret)
		amdgpu_mn_unregister(bo);
out:
	mutex_unlock(&process_info->lock);
	return ret;
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
/* Reserving a BO and its page table BOs must happen atomically to
 * avoid deadlocks. Some operations update multiple VMs at once. Track
 * all the reservation info in a context structure. Optionally a sync
 * object can track VM updates.
 */
struct bo_vm_reservation_context {
	struct amdgpu_bo_list_entry kfd_bo; /* BO list entry for the KFD BO */
	unsigned int n_vms;		    /* Number of VMs reserved	    */
	struct amdgpu_bo_list_entry *vm_pd; /* Array of VM BO list entries  */
	struct ww_acquire_ctx ticket;	    /* Reservation ticket	    */
	struct list_head list, duplicates;  /* BO lists			    */
	struct amdgpu_sync *sync;	    /* Pointer to sync object	    */
	bool reserved;			    /* Whether BOs are reserved	    */
};

enum bo_vm_match {
	BO_VM_NOT_MAPPED = 0,	/* Match VMs where a BO is not mapped */
	BO_VM_MAPPED,		/* Match VMs where a BO is mapped     */
	BO_VM_ALL,		/* Match all VMs a BO was added to    */
};

/**
 * reserve_bo_and_vm - reserve a BO and a VM unconditionally.
 * @mem: KFD BO structure.
 * @vm: the VM to reserve.
 * @ctx: the struct that will be used in unreserve_bo_and_vms().
 */
static int reserve_bo_and_vm(struct kgd_mem *mem,
			      struct amdgpu_vm *vm,
			      struct bo_vm_reservation_context *ctx)
{
	struct amdgpu_bo *bo = mem->bo;
	int ret;

	WARN_ON(!vm);

	ctx->reserved = false;
	ctx->n_vms = 1;
	ctx->sync = &mem->sync;

	INIT_LIST_HEAD(&ctx->list);
	INIT_LIST_HEAD(&ctx->duplicates);

	ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd), GFP_KERNEL);
	if (!ctx->vm_pd)
		return -ENOMEM;

	ctx->kfd_bo.priority = 0;
	ctx->kfd_bo.tv.bo = &bo->tbo;
1095
	ctx->kfd_bo.tv.num_shared = 1;
1096 1097 1098 1099 1100
	list_add(&ctx->kfd_bo.tv.head, &ctx->list);

	amdgpu_vm_get_pd_bo(vm, &ctx->list, &ctx->vm_pd[0]);

	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
1101
				     false, &ctx->duplicates);
1102 1103
	if (ret) {
		pr_err("Failed to reserve buffers in ttm.\n");
1104 1105
		kfree(ctx->vm_pd);
		ctx->vm_pd = NULL;
1106
		return ret;
1107 1108
	}

1109 1110
	ctx->reserved = true;
	return 0;
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
}

/**
 * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally
 * @mem: KFD BO structure.
 * @vm: the VM to reserve. If NULL, then all VMs associated with the BO
 * is used. Otherwise, a single VM associated with the BO.
 * @map_type: the mapping status that will be used to filter the VMs.
 * @ctx: the struct that will be used in unreserve_bo_and_vms().
 *
 * Returns 0 for success, negative for failure.
 */
static int reserve_bo_and_cond_vms(struct kgd_mem *mem,
				struct amdgpu_vm *vm, enum bo_vm_match map_type,
				struct bo_vm_reservation_context *ctx)
{
	struct amdgpu_bo *bo = mem->bo;
1128
	struct kfd_mem_attachment *entry;
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
	unsigned int i;
	int ret;

	ctx->reserved = false;
	ctx->n_vms = 0;
	ctx->vm_pd = NULL;
	ctx->sync = &mem->sync;

	INIT_LIST_HEAD(&ctx->list);
	INIT_LIST_HEAD(&ctx->duplicates);

1140
	list_for_each_entry(entry, &mem->attachments, list) {
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
		if ((vm && vm != entry->bo_va->base.vm) ||
			(entry->is_mapped != map_type
			&& map_type != BO_VM_ALL))
			continue;

		ctx->n_vms++;
	}

	if (ctx->n_vms != 0) {
		ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd),
				     GFP_KERNEL);
		if (!ctx->vm_pd)
			return -ENOMEM;
	}

	ctx->kfd_bo.priority = 0;
	ctx->kfd_bo.tv.bo = &bo->tbo;
1158
	ctx->kfd_bo.tv.num_shared = 1;
1159 1160 1161
	list_add(&ctx->kfd_bo.tv.head, &ctx->list);

	i = 0;
1162
	list_for_each_entry(entry, &mem->attachments, list) {
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
		if ((vm && vm != entry->bo_va->base.vm) ||
			(entry->is_mapped != map_type
			&& map_type != BO_VM_ALL))
			continue;

		amdgpu_vm_get_pd_bo(entry->bo_va->base.vm, &ctx->list,
				&ctx->vm_pd[i]);
		i++;
	}

	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
1174
				     false, &ctx->duplicates);
1175
	if (ret) {
1176
		pr_err("Failed to reserve buffers in ttm.\n");
1177 1178
		kfree(ctx->vm_pd);
		ctx->vm_pd = NULL;
1179
		return ret;
1180 1181
	}

1182 1183
	ctx->reserved = true;
	return 0;
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
}

/**
 * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context
 * @ctx: Reservation context to unreserve
 * @wait: Optionally wait for a sync object representing pending VM updates
 * @intr: Whether the wait is interruptible
 *
 * Also frees any resources allocated in
 * reserve_bo_and_(cond_)vm(s). Returns the status from
 * amdgpu_sync_wait.
 */
static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx,
				 bool wait, bool intr)
{
	int ret = 0;

	if (wait)
		ret = amdgpu_sync_wait(ctx->sync, intr);

	if (ctx->reserved)
		ttm_eu_backoff_reservation(&ctx->ticket, &ctx->list);
	kfree(ctx->vm_pd);

	ctx->sync = NULL;

	ctx->reserved = false;
	ctx->vm_pd = NULL;

	return ret;
}

1216
static void unmap_bo_from_gpuvm(struct kgd_mem *mem,
1217
				struct kfd_mem_attachment *entry,
1218 1219 1220
				struct amdgpu_sync *sync)
{
	struct amdgpu_bo_va *bo_va = entry->bo_va;
1221
	struct amdgpu_device *adev = entry->adev;
1222 1223 1224 1225 1226 1227
	struct amdgpu_vm *vm = bo_va->base.vm;

	amdgpu_vm_bo_unmap(adev, bo_va, entry->va);

	amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update);

1228
	amdgpu_sync_fence(sync, bo_va->last_pt_update);
1229

1230
	kfd_mem_dmaunmap_attachment(mem, entry);
1231 1232
}

1233 1234
static int update_gpuvm_pte(struct kgd_mem *mem,
			    struct kfd_mem_attachment *entry,
1235
			    struct amdgpu_sync *sync)
1236
{
1237
	struct amdgpu_bo_va *bo_va = entry->bo_va;
1238 1239 1240 1241 1242 1243
	struct amdgpu_device *adev = entry->adev;
	int ret;

	ret = kfd_mem_dmamap_attachment(mem, entry);
	if (ret)
		return ret;
1244 1245

	/* Update the page tables  */
1246
	ret = amdgpu_vm_bo_update(adev, bo_va, false);
1247 1248 1249 1250 1251
	if (ret) {
		pr_err("amdgpu_vm_bo_update failed\n");
		return ret;
	}

1252
	return amdgpu_sync_fence(sync, bo_va->last_pt_update);
1253 1254
}

1255 1256 1257
static int map_bo_to_gpuvm(struct kgd_mem *mem,
			   struct kfd_mem_attachment *entry,
			   struct amdgpu_sync *sync,
1258
			   bool no_update_pte)
1259 1260 1261 1262
{
	int ret;

	/* Set virtual address for the allocation */
1263
	ret = amdgpu_vm_bo_map(entry->adev, entry->bo_va, entry->va, 0,
1264 1265 1266 1267 1268 1269 1270 1271
			       amdgpu_bo_size(entry->bo_va->base.bo),
			       entry->pte_flags);
	if (ret) {
		pr_err("Failed to map VA 0x%llx in vm. ret %d\n",
				entry->va, ret);
		return ret;
	}

1272 1273 1274
	if (no_update_pte)
		return 0;

1275
	ret = update_gpuvm_pte(mem, entry, sync);
1276 1277 1278 1279 1280 1281 1282 1283
	if (ret) {
		pr_err("update_gpuvm_pte() failed\n");
		goto update_gpuvm_pte_failed;
	}

	return 0;

update_gpuvm_pte_failed:
1284
	unmap_bo_from_gpuvm(mem, entry, sync);
1285 1286 1287 1288 1289
	return ret;
}

static int process_validate_vms(struct amdkfd_process_info *process_info)
{
1290
	struct amdgpu_vm *peer_vm;
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
	int ret;

	list_for_each_entry(peer_vm, &process_info->vm_list_head,
			    vm_list_node) {
		ret = vm_validate_pt_pd_bos(peer_vm);
		if (ret)
			return ret;
	}

	return 0;
}

1303 1304 1305 1306 1307 1308 1309 1310
static int process_sync_pds_resv(struct amdkfd_process_info *process_info,
				 struct amdgpu_sync *sync)
{
	struct amdgpu_vm *peer_vm;
	int ret;

	list_for_each_entry(peer_vm, &process_info->vm_list_head,
			    vm_list_node) {
N
Nirmoy Das 已提交
1311
		struct amdgpu_bo *pd = peer_vm->root.bo;
1312

1313 1314 1315
		ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv,
				       AMDGPU_SYNC_NE_OWNER,
				       AMDGPU_FENCE_OWNER_KFD);
1316 1317 1318 1319 1320 1321 1322
		if (ret)
			return ret;
	}

	return 0;
}

1323 1324 1325
static int process_update_pds(struct amdkfd_process_info *process_info,
			      struct amdgpu_sync *sync)
{
1326
	struct amdgpu_vm *peer_vm;
1327 1328 1329 1330
	int ret;

	list_for_each_entry(peer_vm, &process_info->vm_list_head,
			    vm_list_node) {
1331
		ret = vm_update_pds(peer_vm, sync);
1332 1333 1334 1335 1336 1337 1338
		if (ret)
			return ret;
	}

	return 0;
}

1339 1340
static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info,
		       struct dma_fence **ef)
1341
{
1342
	struct amdkfd_process_info *info = NULL;
1343
	int ret;
1344 1345 1346

	if (!*process_info) {
		info = kzalloc(sizeof(*info), GFP_KERNEL);
1347 1348
		if (!info)
			return -ENOMEM;
1349 1350 1351 1352

		mutex_init(&info->lock);
		INIT_LIST_HEAD(&info->vm_list_head);
		INIT_LIST_HEAD(&info->kfd_bo_list);
1353 1354
		INIT_LIST_HEAD(&info->userptr_valid_list);
		INIT_LIST_HEAD(&info->userptr_inval_list);
1355 1356 1357

		info->eviction_fence =
			amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1),
1358 1359
						   current->mm,
						   NULL);
1360 1361
		if (!info->eviction_fence) {
			pr_err("Failed to create eviction fence\n");
1362
			ret = -ENOMEM;
1363 1364 1365
			goto create_evict_fence_fail;
		}

1366 1367 1368 1369 1370
		info->pid = get_task_pid(current->group_leader, PIDTYPE_PID);
		atomic_set(&info->evicted_bos, 0);
		INIT_DELAYED_WORK(&info->restore_userptr_work,
				  amdgpu_amdkfd_restore_userptr_worker);

1371 1372 1373 1374
		*process_info = info;
		*ef = dma_fence_get(&info->eviction_fence->base);
	}

1375
	vm->process_info = *process_info;
1376

1377
	/* Validate page directory and attach eviction fence */
N
Nirmoy Das 已提交
1378
	ret = amdgpu_bo_reserve(vm->root.bo, true);
1379 1380
	if (ret)
		goto reserve_pd_fail;
1381
	ret = vm_validate_pt_pd_bos(vm);
1382 1383 1384 1385
	if (ret) {
		pr_err("validate_pt_pd_bos() failed\n");
		goto validate_pd_fail;
	}
N
Nirmoy Das 已提交
1386
	ret = amdgpu_bo_sync_wait(vm->root.bo,
1387
				  AMDGPU_FENCE_OWNER_KFD, false);
1388 1389
	if (ret)
		goto wait_pd_fail;
1390
	ret = dma_resv_reserve_fences(vm->root.bo->tbo.base.resv, 1);
1391 1392
	if (ret)
		goto reserve_shared_fail;
1393 1394 1395
	dma_resv_add_fence(vm->root.bo->tbo.base.resv,
			   &vm->process_info->eviction_fence->base,
			   DMA_RESV_USAGE_BOOKKEEP);
N
Nirmoy Das 已提交
1396
	amdgpu_bo_unreserve(vm->root.bo);
1397 1398

	/* Update process info */
1399 1400 1401 1402 1403
	mutex_lock(&vm->process_info->lock);
	list_add_tail(&vm->vm_list_node,
			&(vm->process_info->vm_list_head));
	vm->process_info->n_vms++;
	mutex_unlock(&vm->process_info->lock);
1404

1405
	return 0;
1406

1407
reserve_shared_fail:
1408 1409
wait_pd_fail:
validate_pd_fail:
N
Nirmoy Das 已提交
1410
	amdgpu_bo_unreserve(vm->root.bo);
1411
reserve_pd_fail:
1412 1413 1414 1415 1416 1417 1418
	vm->process_info = NULL;
	if (info) {
		/* Two fence references: one in info and one in *ef */
		dma_fence_put(&info->eviction_fence->base);
		dma_fence_put(*ef);
		*ef = NULL;
		*process_info = NULL;
1419
		put_pid(info->pid);
1420
create_evict_fence_fail:
1421 1422 1423 1424 1425 1426
		mutex_destroy(&info->lock);
		kfree(info);
	}
	return ret;
}

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
/**
 * amdgpu_amdkfd_gpuvm_pin_bo() - Pins a BO using following criteria
 * @bo: Handle of buffer object being pinned
 * @domain: Domain into which BO should be pinned
 *
 *   - USERPTR BOs are UNPINNABLE and will return error
 *   - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
 *     PIN count incremented. It is valid to PIN a BO multiple times
 *
 * Return: ZERO if successful in pinning, Non-Zero in case of error.
 */
static int amdgpu_amdkfd_gpuvm_pin_bo(struct amdgpu_bo *bo, u32 domain)
{
	int ret = 0;

	ret = amdgpu_bo_reserve(bo, false);
	if (unlikely(ret))
		return ret;

	ret = amdgpu_bo_pin_restricted(bo, domain, 0, 0);
	if (ret)
		pr_err("Error in Pinning BO to domain: %d\n", domain);

	amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
	amdgpu_bo_unreserve(bo);

	return ret;
}

/**
 * amdgpu_amdkfd_gpuvm_unpin_bo() - Unpins BO using following criteria
 * @bo: Handle of buffer object being unpinned
 *
 *   - Is a illegal request for USERPTR BOs and is ignored
 *   - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
 *     PIN count decremented. Calls to UNPIN must balance calls to PIN
 */
1464
static void amdgpu_amdkfd_gpuvm_unpin_bo(struct amdgpu_bo *bo)
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
{
	int ret = 0;

	ret = amdgpu_bo_reserve(bo, false);
	if (unlikely(ret))
		return;

	amdgpu_bo_unpin(bo);
	amdgpu_bo_unreserve(bo);
}

1476
int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct amdgpu_device *adev,
1477
					   struct file *filp, u32 pasid,
1478
					   void **process_info,
1479
					   struct dma_fence **ef)
1480
{
1481 1482
	struct amdgpu_fpriv *drv_priv;
	struct amdgpu_vm *avm;
1483
	int ret;
1484

1485 1486 1487 1488 1489
	ret = amdgpu_file_to_fpriv(filp, &drv_priv);
	if (ret)
		return ret;
	avm = &drv_priv->vm;

1490 1491 1492 1493
	/* Already a compute VM? */
	if (avm->process_info)
		return -EINVAL;

1494 1495 1496 1497 1498 1499 1500 1501
	/* Free the original amdgpu allocated pasid,
	 * will be replaced with kfd allocated pasid.
	 */
	if (avm->pasid) {
		amdgpu_pasid_free(avm->pasid);
		amdgpu_vm_set_pasid(adev, avm, 0);
	}

1502
	/* Convert VM into a compute VM */
1503
	ret = amdgpu_vm_make_compute(adev, avm);
1504 1505 1506
	if (ret)
		return ret;

1507 1508 1509
	ret = amdgpu_vm_set_pasid(adev, avm, pasid);
	if (ret)
		return ret;
1510 1511 1512 1513 1514
	/* Initialize KFD part of the VM and process info */
	ret = init_kfd_vm(avm, process_info, ef);
	if (ret)
		return ret;

1515
	amdgpu_vm_set_task_info(avm);
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525

	return 0;
}

void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
{
	struct amdkfd_process_info *process_info = vm->process_info;

	if (!process_info)
1526 1527
		return;

1528
	/* Update process info */
1529 1530
	mutex_lock(&process_info->lock);
	process_info->n_vms--;
1531
	list_del(&vm->vm_list_node);
1532 1533
	mutex_unlock(&process_info->lock);

1534 1535
	vm->process_info = NULL;

1536
	/* Release per-process resources when last compute VM is destroyed */
1537 1538
	if (!process_info->n_vms) {
		WARN_ON(!list_empty(&process_info->kfd_bo_list));
1539 1540
		WARN_ON(!list_empty(&process_info->userptr_valid_list));
		WARN_ON(!list_empty(&process_info->userptr_inval_list));
1541 1542

		dma_fence_put(&process_info->eviction_fence->base);
1543 1544
		cancel_delayed_work_sync(&process_info->restore_userptr_work);
		put_pid(process_info->pid);
1545 1546 1547
		mutex_destroy(&process_info->lock);
		kfree(process_info);
	}
1548 1549
}

1550 1551
void amdgpu_amdkfd_gpuvm_release_process_vm(struct amdgpu_device *adev,
					    void *drm_priv)
1552
{
1553
	struct amdgpu_vm *avm;
1554

1555
	if (WARN_ON(!adev || !drm_priv))
1556
		return;
1557

1558 1559 1560
	avm = drm_priv_to_vm(drm_priv);

	pr_debug("Releasing process vm %p\n", avm);
1561

1562 1563 1564 1565 1566 1567
	/* The original pasid of amdgpu vm has already been
	 * released during making a amdgpu vm to a compute vm
	 * The current pasid is managed by kfd and will be
	 * released on kfd process destroy. Set amdgpu pasid
	 * to 0 to avoid duplicate release.
	 */
1568 1569 1570
	amdgpu_vm_release_compute(adev, avm);
}

1571
uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *drm_priv)
1572
{
1573
	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
N
Nirmoy Das 已提交
1574
	struct amdgpu_bo *pd = avm->root.bo;
1575
	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
1576

1577 1578 1579
	if (adev->asic_type < CHIP_VEGA10)
		return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT;
	return avm->pd_phys_addr;
1580 1581
}

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
void amdgpu_amdkfd_block_mmu_notifications(void *p)
{
	struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;

	mutex_lock(&pinfo->lock);
	WRITE_ONCE(pinfo->block_mmu_notifications, true);
	mutex_unlock(&pinfo->lock);
}

int amdgpu_amdkfd_criu_resume(void *p)
{
	int ret = 0;
	struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;

	mutex_lock(&pinfo->lock);
	pr_debug("scheduling work\n");
	atomic_inc(&pinfo->evicted_bos);
	if (!READ_ONCE(pinfo->block_mmu_notifications)) {
		ret = -EINVAL;
		goto out_unlock;
	}
	WRITE_ONCE(pinfo->block_mmu_notifications, false);
	schedule_delayed_work(&pinfo->restore_userptr_work, 0);

out_unlock:
	mutex_unlock(&pinfo->lock);
	return ret;
}

1611 1612 1613 1614 1615
size_t amdgpu_amdkfd_get_available_memory(struct amdgpu_device *adev)
{
	uint64_t reserved_for_pt =
		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
	size_t available;
1616

1617 1618
	spin_lock(&kfd_mem_limit.mem_limit_lock);
	available = adev->gmc.real_vram_size
1619
		- adev->kfd.vram_used_aligned
1620 1621 1622 1623
		- atomic64_read(&adev->vram_pin_size)
		- reserved_for_pt;
	spin_unlock(&kfd_mem_limit.mem_limit_lock);

1624
	return ALIGN_DOWN(available, VRAM_AVAILABLITY_ALIGN);
1625 1626
}

1627
int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
1628
		struct amdgpu_device *adev, uint64_t va, uint64_t size,
1629
		void *drm_priv, struct kgd_mem **mem,
1630
		uint64_t *offset, uint32_t flags, bool criu_resume)
1631
{
1632
	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1633 1634
	enum ttm_bo_type bo_type = ttm_bo_type_device;
	struct sg_table *sg = NULL;
1635
	uint64_t user_addr = 0;
1636
	struct amdgpu_bo *bo;
1637
	struct drm_gem_object *gobj = NULL;
1638
	u32 domain, alloc_domain;
1639 1640 1641 1642 1643 1644
	u64 alloc_flags;
	int ret;

	/*
	 * Check on which domain to allocate BO
	 */
1645
	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
1646
		domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM;
1647
		alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
1648
		alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ?
1649
			AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED : 0;
1650
	} else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
1651 1652
		domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
		alloc_flags = 0;
1653
	} else {
1654 1655
		domain = AMDGPU_GEM_DOMAIN_GTT;
		alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1656
		alloc_flags = AMDGPU_GEM_CREATE_PREEMPTIBLE;
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666

		if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
			if (!offset || !*offset)
				return -EINVAL;
			user_addr = untagged_addr(*offset);
		} else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
				    KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
			bo_type = ttm_bo_type_sg;
			if (size > UINT_MAX)
				return -EINVAL;
1667
			sg = create_sg_table(*offset, size);
1668 1669 1670
			if (!sg)
				return -ENOMEM;
		} else {
1671
			return -EINVAL;
1672
		}
1673 1674 1675
	}

	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1676 1677 1678 1679
	if (!*mem) {
		ret = -ENOMEM;
		goto err;
	}
1680
	INIT_LIST_HEAD(&(*mem)->attachments);
1681
	mutex_init(&(*mem)->lock);
1682
	(*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM);
1683 1684 1685 1686 1687 1688 1689 1690

	/* Workaround for AQL queue wraparound bug. Map the same
	 * memory twice. That means we only actually allocate half
	 * the memory.
	 */
	if ((*mem)->aql_queue)
		size = size >> 1;

1691
	(*mem)->alloc_flags = flags;
1692 1693 1694

	amdgpu_sync_create(&(*mem)->sync);

1695
	ret = amdgpu_amdkfd_reserve_mem_limit(adev, size, flags);
1696
	if (ret) {
1697
		pr_debug("Insufficient memory\n");
1698
		goto err_reserve_limit;
1699 1700 1701 1702 1703
	}

	pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s\n",
			va, size, domain_string(alloc_domain));

1704 1705
	ret = amdgpu_gem_object_create(adev, size, 1, alloc_domain, alloc_flags,
				       bo_type, NULL, &gobj);
1706 1707
	if (ret) {
		pr_debug("Failed to create BO on domain %s. ret %d\n",
1708
			 domain_string(alloc_domain), ret);
1709 1710
		goto err_bo_create;
	}
1711 1712 1713 1714 1715
	ret = drm_vma_node_allow(&gobj->vma_node, drm_priv);
	if (ret) {
		pr_debug("Failed to allow vma node access. ret %d\n", ret);
		goto err_node_allow;
	}
1716
	bo = gem_to_amdgpu_bo(gobj);
1717 1718 1719 1720
	if (bo_type == ttm_bo_type_sg) {
		bo->tbo.sg = sg;
		bo->tbo.ttm->sg = sg;
	}
1721 1722
	bo->kfd_bo = *mem;
	(*mem)->bo = bo;
1723
	if (user_addr)
1724
		bo->flags |= AMDGPU_AMDKFD_CREATE_USERPTR_BO;
1725 1726

	(*mem)->va = va;
1727
	(*mem)->domain = domain;
1728
	(*mem)->mapped_to_gpu_memory = 0;
1729
	(*mem)->process_info = avm->process_info;
1730 1731 1732
	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr);

	if (user_addr) {
1733
		pr_debug("creating userptr BO for user_addr = %llx\n", user_addr);
1734
		ret = init_user_pages(*mem, user_addr, criu_resume);
1735
		if (ret)
1736
			goto allocate_init_user_pages_failed;
1737 1738
	} else  if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
				KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1739 1740 1741 1742 1743 1744 1745 1746 1747
		ret = amdgpu_amdkfd_gpuvm_pin_bo(bo, AMDGPU_GEM_DOMAIN_GTT);
		if (ret) {
			pr_err("Pinning MMIO/DOORBELL BO during ALLOC FAILED\n");
			goto err_pin_bo;
		}
		bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
		bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
	}

1748 1749 1750
	if (offset)
		*offset = amdgpu_bo_mmap_offset(bo);

1751 1752
	return 0;

1753
allocate_init_user_pages_failed:
1754
err_pin_bo:
1755
	remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
1756 1757
	drm_vma_node_revoke(&gobj->vma_node, drm_priv);
err_node_allow:
1758
	/* Don't unreserve system mem limit twice */
1759
	goto err_reserve_limit;
1760
err_bo_create:
1761
	amdgpu_amdkfd_unreserve_mem_limit(adev, size, flags);
1762
err_reserve_limit:
1763
	mutex_destroy(&(*mem)->lock);
1764 1765 1766 1767
	if (gobj)
		drm_gem_object_put(gobj);
	else
		kfree(*mem);
1768 1769 1770 1771 1772
err:
	if (sg) {
		sg_free_table(sg);
		kfree(sg);
	}
1773 1774 1775 1776
	return ret;
}

int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
1777
		struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv,
1778
		uint64_t *size)
1779 1780
{
	struct amdkfd_process_info *process_info = mem->process_info;
1781
	unsigned long bo_size = mem->bo->tbo.base.size;
1782
	bool use_release_notifier = (mem->bo->kfd_bo == mem);
1783
	struct kfd_mem_attachment *entry, *tmp;
1784 1785
	struct bo_vm_reservation_context ctx;
	struct ttm_validate_buffer *bo_list_entry;
1786
	unsigned int mapped_to_gpu_memory;
1787
	int ret;
1788
	bool is_imported = false;
1789 1790

	mutex_lock(&mem->lock);
1791

J
Julia Lawall 已提交
1792
	/* Unpin MMIO/DOORBELL BO's that were pinned during allocation */
1793 1794 1795 1796 1797 1798
	if (mem->alloc_flags &
	    (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
	     KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
		amdgpu_amdkfd_gpuvm_unpin_bo(mem->bo);
	}

1799
	mapped_to_gpu_memory = mem->mapped_to_gpu_memory;
1800
	is_imported = mem->is_imported;
1801 1802 1803 1804
	mutex_unlock(&mem->lock);
	/* lock is not needed after this, since mem is unused and will
	 * be freed anyway
	 */
1805

1806
	if (mapped_to_gpu_memory > 0) {
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
		pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n",
				mem->va, bo_size);
		return -EBUSY;
	}

	/* Make sure restore workers don't access the BO any more */
	bo_list_entry = &mem->validate_list;
	mutex_lock(&process_info->lock);
	list_del(&bo_list_entry->head);
	mutex_unlock(&process_info->lock);

1818 1819 1820
	/* No more MMU notifiers */
	amdgpu_mn_unregister(mem->bo);

1821 1822 1823 1824 1825 1826 1827 1828 1829
	ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx);
	if (unlikely(ret))
		return ret;

	/* The eviction fence should be removed by the last unmap.
	 * TODO: Log an error condition if the bo still has the eviction fence
	 * attached
	 */
	amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1830
					process_info->eviction_fence);
1831 1832 1833 1834
	pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va,
		mem->va + bo_size * (1 + mem->aql_queue));

	/* Remove from VM internal data structures */
1835 1836
	list_for_each_entry_safe(entry, tmp, &mem->attachments, list)
		kfd_mem_detach(entry);
1837

1838 1839
	ret = unreserve_bo_and_vms(&ctx, false, false);

1840 1841 1842
	/* Free the sync object */
	amdgpu_sync_free(&mem->sync);

1843 1844
	/* If the SG is not NULL, it's one we created for a doorbell or mmio
	 * remap BO. We need to free it.
1845 1846 1847 1848 1849 1850
	 */
	if (mem->bo->tbo.sg) {
		sg_free_table(mem->bo->tbo.sg);
		kfree(mem->bo->tbo.sg);
	}

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
	/* Update the size of the BO being freed if it was allocated from
	 * VRAM and is not imported.
	 */
	if (size) {
		if ((mem->bo->preferred_domains == AMDGPU_GEM_DOMAIN_VRAM) &&
		    (!is_imported))
			*size = bo_size;
		else
			*size = 0;
	}

1862
	/* Free the BO*/
1863
	drm_vma_node_revoke(&mem->bo->tbo.base.vma_node, drm_priv);
1864 1865
	if (mem->dmabuf)
		dma_buf_put(mem->dmabuf);
1866
	mutex_destroy(&mem->lock);
1867 1868 1869 1870 1871 1872

	/* If this releases the last reference, it will end up calling
	 * amdgpu_amdkfd_release_notify and kfree the mem struct. That's why
	 * this needs to be the last call here.
	 */
	drm_gem_object_put(&mem->bo->tbo.base);
1873

1874 1875 1876 1877 1878 1879 1880
	/*
	 * For kgd_mem allocated in amdgpu_amdkfd_gpuvm_import_dmabuf(),
	 * explicitly free it here.
	 */
	if (!use_release_notifier)
		kfree(mem);

1881 1882 1883 1884
	return ret;
}

int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
1885
		struct amdgpu_device *adev, struct kgd_mem *mem,
1886
		void *drm_priv)
1887
{
1888
	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1889 1890 1891
	int ret;
	struct amdgpu_bo *bo;
	uint32_t domain;
1892
	struct kfd_mem_attachment *entry;
1893 1894
	struct bo_vm_reservation_context ctx;
	unsigned long bo_size;
1895
	bool is_invalid_userptr = false;
1896 1897 1898 1899

	bo = mem->bo;
	if (!bo) {
		pr_err("Invalid BO when mapping memory to GPU\n");
1900
		return -EINVAL;
1901 1902
	}

1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
	/* Make sure restore is not running concurrently. Since we
	 * don't map invalid userptr BOs, we rely on the next restore
	 * worker to do the mapping
	 */
	mutex_lock(&mem->process_info->lock);

	/* Lock mmap-sem. If we find an invalid userptr BO, we can be
	 * sure that the MMU notifier is no longer running
	 * concurrently and the queues are actually stopped
	 */
	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1914
		mmap_write_lock(current->mm);
1915
		is_invalid_userptr = atomic_read(&mem->invalid);
1916
		mmap_write_unlock(current->mm);
1917 1918 1919 1920
	}

	mutex_lock(&mem->lock);

1921
	domain = mem->domain;
1922
	bo_size = bo->tbo.base.size;
1923 1924 1925 1926

	pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n",
			mem->va,
			mem->va + bo_size * (1 + mem->aql_queue),
1927
			avm, domain_string(domain));
1928

1929 1930 1931 1932 1933 1934
	if (!kfd_mem_is_attached(avm, mem)) {
		ret = kfd_mem_attach(adev, mem, avm, mem->aql_queue);
		if (ret)
			goto out;
	}

1935
	ret = reserve_bo_and_vm(mem, avm, &ctx);
1936 1937 1938
	if (unlikely(ret))
		goto out;

1939 1940 1941 1942 1943
	/* Userptr can be marked as "not invalid", but not actually be
	 * validated yet (still in the system domain). In that case
	 * the queues are still stopped and we can leave mapping for
	 * the next restore worker
	 */
1944
	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) &&
1945
	    bo->tbo.resource->mem_type == TTM_PL_SYSTEM)
1946 1947
		is_invalid_userptr = true;

1948 1949 1950
	ret = vm_validate_pt_pd_bos(avm);
	if (unlikely(ret))
		goto out_unreserve;
1951

1952 1953
	if (mem->mapped_to_gpu_memory == 0 &&
	    !amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1954 1955 1956 1957 1958 1959 1960
		/* Validate BO only once. The eviction fence gets added to BO
		 * the first time it is mapped. Validate will wait for all
		 * background evictions to complete.
		 */
		ret = amdgpu_amdkfd_bo_validate(bo, domain, true);
		if (ret) {
			pr_debug("Validate failed\n");
1961
			goto out_unreserve;
1962 1963 1964
		}
	}

1965 1966 1967
	list_for_each_entry(entry, &mem->attachments, list) {
		if (entry->bo_va->base.vm != avm || entry->is_mapped)
			continue;
1968

1969 1970
		pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n",
			 entry->va, entry->va + bo_size, entry);
1971

1972
		ret = map_bo_to_gpuvm(mem, entry, ctx.sync,
1973
				      is_invalid_userptr);
1974 1975
		if (ret) {
			pr_err("Failed to map bo to gpuvm\n");
1976
			goto out_unreserve;
1977
		}
1978

1979 1980 1981
		ret = vm_update_pds(avm, ctx.sync);
		if (ret) {
			pr_err("Failed to update page directories\n");
1982
			goto out_unreserve;
1983
		}
1984 1985 1986 1987 1988

		entry->is_mapped = true;
		mem->mapped_to_gpu_memory++;
		pr_debug("\t INC mapping count %d\n",
			 mem->mapped_to_gpu_memory);
1989 1990
	}

1991
	if (!amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) && !bo->tbo.pin_count)
1992 1993 1994
		dma_resv_add_fence(bo->tbo.base.resv,
				   &avm->process_info->eviction_fence->base,
				   DMA_RESV_USAGE_BOOKKEEP);
1995 1996 1997 1998
	ret = unreserve_bo_and_vms(&ctx, false, false);

	goto out;

1999
out_unreserve:
2000 2001 2002 2003 2004 2005 2006 2007
	unreserve_bo_and_vms(&ctx, false, false);
out:
	mutex_unlock(&mem->process_info->lock);
	mutex_unlock(&mem->lock);
	return ret;
}

int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
2008
		struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv)
2009
{
2010 2011
	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
	struct amdkfd_process_info *process_info = avm->process_info;
2012
	unsigned long bo_size = mem->bo->tbo.base.size;
2013
	struct kfd_mem_attachment *entry;
2014 2015 2016 2017 2018
	struct bo_vm_reservation_context ctx;
	int ret;

	mutex_lock(&mem->lock);

2019
	ret = reserve_bo_and_cond_vms(mem, avm, BO_VM_MAPPED, &ctx);
2020 2021 2022 2023 2024 2025 2026 2027
	if (unlikely(ret))
		goto out;
	/* If no VMs were reserved, it means the BO wasn't actually mapped */
	if (ctx.n_vms == 0) {
		ret = -EINVAL;
		goto unreserve_out;
	}

2028
	ret = vm_validate_pt_pd_bos(avm);
2029 2030 2031 2032 2033 2034
	if (unlikely(ret))
		goto unreserve_out;

	pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n",
		mem->va,
		mem->va + bo_size * (1 + mem->aql_queue),
2035
		avm);
2036

2037 2038 2039
	list_for_each_entry(entry, &mem->attachments, list) {
		if (entry->bo_va->base.vm != avm || !entry->is_mapped)
			continue;
2040

2041 2042
		pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n",
			 entry->va, entry->va + bo_size, entry);
2043

2044 2045
		unmap_bo_from_gpuvm(mem, entry, ctx.sync);
		entry->is_mapped = false;
2046 2047 2048 2049

		mem->mapped_to_gpu_memory--;
		pr_debug("\t DEC mapping count %d\n",
			 mem->mapped_to_gpu_memory);
2050 2051 2052 2053 2054 2055
	}

	/* If BO is unmapped from all VMs, unfence it. It can be evicted if
	 * required.
	 */
	if (mem->mapped_to_gpu_memory == 0 &&
2056 2057
	    !amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) &&
	    !mem->bo->tbo.pin_count)
2058
		amdgpu_amdkfd_remove_eviction_fence(mem->bo,
2059
						process_info->eviction_fence);
2060 2061 2062 2063 2064 2065 2066 2067 2068

unreserve_out:
	unreserve_bo_and_vms(&ctx, false, false);
out:
	mutex_unlock(&mem->lock);
	return ret;
}

int amdgpu_amdkfd_gpuvm_sync_memory(
2069
		struct amdgpu_device *adev, struct kgd_mem *mem, bool intr)
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
{
	struct amdgpu_sync sync;
	int ret;

	amdgpu_sync_create(&sync);

	mutex_lock(&mem->lock);
	amdgpu_sync_clone(&mem->sync, &sync);
	mutex_unlock(&mem->lock);

	ret = amdgpu_sync_wait(&sync, intr);
	amdgpu_sync_free(&sync);
	return ret;
}

2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
/**
 * amdgpu_amdkfd_map_gtt_bo_to_gart - Map BO to GART and increment reference count
 * @adev: Device to which allocated BO belongs
 * @bo: Buffer object to be mapped
 *
 * Before return, bo reference count is incremented. To release the reference and unpin/
 * unmap the BO, call amdgpu_amdkfd_free_gtt_mem.
 */
int amdgpu_amdkfd_map_gtt_bo_to_gart(struct amdgpu_device *adev, struct amdgpu_bo *bo)
{
	int ret;

	ret = amdgpu_bo_reserve(bo, true);
	if (ret) {
		pr_err("Failed to reserve bo. ret %d\n", ret);
		goto err_reserve_bo_failed;
	}

	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
	if (ret) {
		pr_err("Failed to pin bo. ret %d\n", ret);
		goto err_pin_bo_failed;
	}

	ret = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (ret) {
		pr_err("Failed to bind bo to GART. ret %d\n", ret);
		goto err_map_bo_gart_failed;
	}

	amdgpu_amdkfd_remove_eviction_fence(
		bo, bo->kfd_bo->process_info->eviction_fence);

	amdgpu_bo_unreserve(bo);

	bo = amdgpu_bo_ref(bo);

	return 0;

err_map_bo_gart_failed:
	amdgpu_bo_unpin(bo);
err_pin_bo_failed:
	amdgpu_bo_unreserve(bo);
err_reserve_bo_failed:

	return ret;
}

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
/** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Map a GTT BO for kernel CPU access
 *
 * @mem: Buffer object to be mapped for CPU access
 * @kptr[out]: pointer in kernel CPU address space
 * @size[out]: size of the buffer
 *
 * Pins the BO and maps it for kernel CPU access. The eviction fence is removed
 * from the BO, since pinned BOs cannot be evicted. The bo must remain on the
 * validate_list, so the GPU mapping can be restored after a page table was
 * evicted.
 *
 * Return: 0 on success, error code on failure
 */
int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_mem *mem,
					     void **kptr, uint64_t *size)
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
{
	int ret;
	struct amdgpu_bo *bo = mem->bo;

	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
		pr_err("userptr can't be mapped to kernel\n");
		return -EINVAL;
	}

	mutex_lock(&mem->process_info->lock);

	ret = amdgpu_bo_reserve(bo, true);
	if (ret) {
		pr_err("Failed to reserve bo. ret %d\n", ret);
		goto bo_reserve_failed;
	}

2165
	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
	if (ret) {
		pr_err("Failed to pin bo. ret %d\n", ret);
		goto pin_failed;
	}

	ret = amdgpu_bo_kmap(bo, kptr);
	if (ret) {
		pr_err("Failed to map bo to kernel. ret %d\n", ret);
		goto kmap_failed;
	}

	amdgpu_amdkfd_remove_eviction_fence(
2178
		bo, mem->process_info->eviction_fence);
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197

	if (size)
		*size = amdgpu_bo_size(bo);

	amdgpu_bo_unreserve(bo);

	mutex_unlock(&mem->process_info->lock);
	return 0;

kmap_failed:
	amdgpu_bo_unpin(bo);
pin_failed:
	amdgpu_bo_unreserve(bo);
bo_reserve_failed:
	mutex_unlock(&mem->process_info->lock);

	return ret;
}

2198 2199 2200 2201 2202 2203 2204 2205 2206
/** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Unmap a GTT BO for kernel CPU access
 *
 * @mem: Buffer object to be unmapped for CPU access
 *
 * Removes the kernel CPU mapping and unpins the BO. It does not restore the
 * eviction fence, so this function should only be used for cleanup before the
 * BO is destroyed.
 */
void amdgpu_amdkfd_gpuvm_unmap_gtt_bo_from_kernel(struct kgd_mem *mem)
2207 2208 2209 2210 2211 2212 2213 2214 2215
{
	struct amdgpu_bo *bo = mem->bo;

	amdgpu_bo_reserve(bo, true);
	amdgpu_bo_kunmap(bo);
	amdgpu_bo_unpin(bo);
	amdgpu_bo_unreserve(bo);
}

2216 2217
int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct amdgpu_device *adev,
					  struct kfd_vm_fault_info *mem)
2218 2219 2220
{
	if (atomic_read(&adev->gmc.vm_fault_info_updated) == 1) {
		*mem = *adev->gmc.vm_fault_info;
2221
		mb(); /* make sure read happened */
2222 2223 2224 2225 2226
		atomic_set(&adev->gmc.vm_fault_info_updated, 0);
	}
	return 0;
}

2227
int amdgpu_amdkfd_gpuvm_import_dmabuf(struct amdgpu_device *adev,
2228
				      struct dma_buf *dma_buf,
2229
				      uint64_t va, void *drm_priv,
2230 2231 2232
				      struct kgd_mem **mem, uint64_t *size,
				      uint64_t *mmap_offset)
{
2233
	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
2234 2235
	struct drm_gem_object *obj;
	struct amdgpu_bo *bo;
2236
	int ret;
2237 2238 2239 2240 2241 2242

	if (dma_buf->ops != &amdgpu_dmabuf_ops)
		/* Can't handle non-graphics buffers */
		return -EINVAL;

	obj = dma_buf->priv;
2243
	if (drm_to_adev(obj->dev) != adev)
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
		/* Can't handle buffers from other devices */
		return -EINVAL;

	bo = gem_to_amdgpu_bo(obj);
	if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
				    AMDGPU_GEM_DOMAIN_GTT)))
		/* Only VRAM and GTT BOs are supported */
		return -EINVAL;

	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
	if (!*mem)
		return -ENOMEM;

2257 2258 2259 2260 2261 2262
	ret = drm_vma_node_allow(&obj->vma_node, drm_priv);
	if (ret) {
		kfree(mem);
		return ret;
	}

2263 2264 2265 2266 2267 2268
	if (size)
		*size = amdgpu_bo_size(bo);

	if (mmap_offset)
		*mmap_offset = amdgpu_bo_mmap_offset(bo);

2269
	INIT_LIST_HEAD(&(*mem)->attachments);
2270
	mutex_init(&(*mem)->lock);
2271

2272 2273
	(*mem)->alloc_flags =
		((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
2274 2275 2276
		KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT)
		| KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE
		| KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE;
2277

2278 2279
	drm_gem_object_get(&bo->tbo.base);
	(*mem)->bo = bo;
2280 2281 2282 2283 2284 2285 2286
	(*mem)->va = va;
	(*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
		AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT;
	(*mem)->mapped_to_gpu_memory = 0;
	(*mem)->process_info = avm->process_info;
	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false);
	amdgpu_sync_create(&(*mem)->sync);
2287
	(*mem)->is_imported = true;
2288 2289 2290 2291

	return 0;
}

2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
/* Evict a userptr BO by stopping the queues if necessary
 *
 * Runs in MMU notifier, may be in RECLAIM_FS context. This means it
 * cannot do any memory allocations, and cannot take any locks that
 * are held elsewhere while allocating memory. Therefore this is as
 * simple as possible, using atomic counters.
 *
 * It doesn't do anything to the BO itself. The real work happens in
 * restore, where we get updated page addresses. This function only
 * ensures that GPU access to the BO is stopped.
 */
2303 2304 2305
int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem,
				struct mm_struct *mm)
{
2306
	struct amdkfd_process_info *process_info = mem->process_info;
2307
	int evicted_bos;
2308 2309
	int r = 0;

2310 2311 2312 2313
	/* Do not process MMU notifications until stage-4 IOCTL is received */
	if (READ_ONCE(process_info->block_mmu_notifications))
		return 0;

2314
	atomic_inc(&mem->invalid);
2315 2316 2317
	evicted_bos = atomic_inc_return(&process_info->evicted_bos);
	if (evicted_bos == 1) {
		/* First eviction, stop the queues */
2318
		r = kgd2kfd_quiesce_mm(mm, KFD_QUEUE_EVICTION_TRIGGER_USERPTR);
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
		if (r)
			pr_err("Failed to quiesce KFD\n");
		schedule_delayed_work(&process_info->restore_userptr_work,
			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
	}

	return r;
}

/* Update invalid userptr BOs
 *
 * Moves invalidated (evicted) userptr BOs from userptr_valid_list to
 * userptr_inval_list and updates user pages for all BOs that have
 * been invalidated since their last update.
 */
static int update_invalid_user_pages(struct amdkfd_process_info *process_info,
				     struct mm_struct *mm)
{
	struct kgd_mem *mem, *tmp_mem;
	struct amdgpu_bo *bo;
	struct ttm_operation_ctx ctx = { false, false };
	int invalid, ret;

	/* Move all invalidated BOs to the userptr_inval_list and
	 * release their user pages by migration to the CPU domain
	 */
	list_for_each_entry_safe(mem, tmp_mem,
				 &process_info->userptr_valid_list,
				 validate_list.head) {
		if (!atomic_read(&mem->invalid))
			continue; /* BO is still valid */

		bo = mem->bo;

		if (amdgpu_bo_reserve(bo, true))
			return -EAGAIN;
2355
		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
		ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
		amdgpu_bo_unreserve(bo);
		if (ret) {
			pr_err("%s: Failed to invalidate userptr BO\n",
			       __func__);
			return -EAGAIN;
		}

		list_move_tail(&mem->validate_list.head,
			       &process_info->userptr_inval_list);
	}

	if (list_empty(&process_info->userptr_inval_list))
		return 0; /* All evicted userptr BOs were freed */

	/* Go through userptr_inval_list and update any invalid user_pages */
	list_for_each_entry(mem, &process_info->userptr_inval_list,
			    validate_list.head) {
2374 2375
		struct hmm_range *range;

2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
		invalid = atomic_read(&mem->invalid);
		if (!invalid)
			/* BO hasn't been invalidated since the last
			 * revalidation attempt. Keep its BO list.
			 */
			continue;

		bo = mem->bo;

		/* Get updated user pages */
2386 2387
		ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages,
						   &range);
2388
		if (ret) {
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
			pr_debug("Failed %d to get user pages\n", ret);

			/* Return -EFAULT bad address error as success. It will
			 * fail later with a VM fault if the GPU tries to access
			 * it. Better than hanging indefinitely with stalled
			 * user mode queues.
			 *
			 * Return other error -EBUSY or -ENOMEM to retry restore
			 */
			if (ret != -EFAULT)
				return ret;
		} else {
2401

2402 2403 2404 2405
			/*
			 * FIXME: Cannot ignore the return code, must hold
			 * notifier_lock
			 */
2406
			amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm, range);
2407
		}
2408

2409 2410 2411 2412 2413
		/* Mark the BO as valid unless it was invalidated
		 * again concurrently.
		 */
		if (atomic_cmpxchg(&mem->invalid, invalid, 0) != invalid)
			return -EAGAIN;
2414
	}
2415 2416

	return 0;
2417 2418
}

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
/* Validate invalid userptr BOs
 *
 * Validates BOs on the userptr_inval_list, and moves them back to the
 * userptr_valid_list. Also updates GPUVM page tables with new page
 * addresses and waits for the page table updates to complete.
 */
static int validate_invalid_user_pages(struct amdkfd_process_info *process_info)
{
	struct amdgpu_bo_list_entry *pd_bo_list_entries;
	struct list_head resv_list, duplicates;
	struct ww_acquire_ctx ticket;
	struct amdgpu_sync sync;

	struct amdgpu_vm *peer_vm;
	struct kgd_mem *mem, *tmp_mem;
	struct amdgpu_bo *bo;
	struct ttm_operation_ctx ctx = { false, false };
	int i, ret;

	pd_bo_list_entries = kcalloc(process_info->n_vms,
				     sizeof(struct amdgpu_bo_list_entry),
				     GFP_KERNEL);
	if (!pd_bo_list_entries) {
		pr_err("%s: Failed to allocate PD BO list entries\n", __func__);
2443 2444
		ret = -ENOMEM;
		goto out_no_mem;
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
	}

	INIT_LIST_HEAD(&resv_list);
	INIT_LIST_HEAD(&duplicates);

	/* Get all the page directory BOs that need to be reserved */
	i = 0;
	list_for_each_entry(peer_vm, &process_info->vm_list_head,
			    vm_list_node)
		amdgpu_vm_get_pd_bo(peer_vm, &resv_list,
				    &pd_bo_list_entries[i++]);
	/* Add the userptr_inval_list entries to resv_list */
	list_for_each_entry(mem, &process_info->userptr_inval_list,
			    validate_list.head) {
		list_add_tail(&mem->resv_list.head, &resv_list);
		mem->resv_list.bo = mem->validate_list.bo;
2461
		mem->resv_list.num_shared = mem->validate_list.num_shared;
2462 2463 2464
	}

	/* Reserve all BOs and page tables for validation */
2465
	ret = ttm_eu_reserve_buffers(&ticket, &resv_list, false, &duplicates);
2466 2467
	WARN(!list_empty(&duplicates), "Duplicates should be empty");
	if (ret)
2468
		goto out_free;
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479

	amdgpu_sync_create(&sync);

	ret = process_validate_vms(process_info);
	if (ret)
		goto unreserve_out;

	/* Validate BOs and update GPUVM page tables */
	list_for_each_entry_safe(mem, tmp_mem,
				 &process_info->userptr_inval_list,
				 validate_list.head) {
2480
		struct kfd_mem_attachment *attachment;
2481 2482 2483

		bo = mem->bo;

2484 2485
		/* Validate the BO if we got user pages */
		if (bo->tbo.ttm->pages[0]) {
2486
			amdgpu_bo_placement_from_domain(bo, mem->domain);
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
			ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
			if (ret) {
				pr_err("%s: failed to validate BO\n", __func__);
				goto unreserve_out;
			}
		}

		list_move_tail(&mem->validate_list.head,
			       &process_info->userptr_valid_list);

		/* Update mapping. If the BO was not validated
		 * (because we couldn't get user pages), this will
		 * clear the page table entries, which will result in
		 * VM faults if the GPU tries to access the invalid
		 * memory.
		 */
2503 2504
		list_for_each_entry(attachment, &mem->attachments, list) {
			if (!attachment->is_mapped)
2505 2506
				continue;

2507
			kfd_mem_dmaunmap_attachment(mem, attachment);
2508
			ret = update_gpuvm_pte(mem, attachment, &sync);
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
			if (ret) {
				pr_err("%s: update PTE failed\n", __func__);
				/* make sure this gets validated again */
				atomic_inc(&mem->invalid);
				goto unreserve_out;
			}
		}
	}

	/* Update page directories */
	ret = process_update_pds(process_info, &sync);

unreserve_out:
	ttm_eu_backoff_reservation(&ticket, &resv_list);
	amdgpu_sync_wait(&sync, false);
	amdgpu_sync_free(&sync);
2525
out_free:
2526
	kfree(pd_bo_list_entries);
2527
out_no_mem:
2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585

	return ret;
}

/* Worker callback to restore evicted userptr BOs
 *
 * Tries to update and validate all userptr BOs. If successful and no
 * concurrent evictions happened, the queues are restarted. Otherwise,
 * reschedule for another attempt later.
 */
static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work)
{
	struct delayed_work *dwork = to_delayed_work(work);
	struct amdkfd_process_info *process_info =
		container_of(dwork, struct amdkfd_process_info,
			     restore_userptr_work);
	struct task_struct *usertask;
	struct mm_struct *mm;
	int evicted_bos;

	evicted_bos = atomic_read(&process_info->evicted_bos);
	if (!evicted_bos)
		return;

	/* Reference task and mm in case of concurrent process termination */
	usertask = get_pid_task(process_info->pid, PIDTYPE_PID);
	if (!usertask)
		return;
	mm = get_task_mm(usertask);
	if (!mm) {
		put_task_struct(usertask);
		return;
	}

	mutex_lock(&process_info->lock);

	if (update_invalid_user_pages(process_info, mm))
		goto unlock_out;
	/* userptr_inval_list can be empty if all evicted userptr BOs
	 * have been freed. In that case there is nothing to validate
	 * and we can just restart the queues.
	 */
	if (!list_empty(&process_info->userptr_inval_list)) {
		if (atomic_read(&process_info->evicted_bos) != evicted_bos)
			goto unlock_out; /* Concurrent eviction, try again */

		if (validate_invalid_user_pages(process_info))
			goto unlock_out;
	}
	/* Final check for concurrent evicton and atomic update. If
	 * another eviction happens after successful update, it will
	 * be a first eviction that calls quiesce_mm. The eviction
	 * reference counting inside KFD will handle this case.
	 */
	if (atomic_cmpxchg(&process_info->evicted_bos, evicted_bos, 0) !=
	    evicted_bos)
		goto unlock_out;
	evicted_bos = 0;
2586
	if (kgd2kfd_resume_mm(mm)) {
2587 2588 2589 2590 2591
		pr_err("%s: Failed to resume KFD\n", __func__);
		/* No recovery from this failure. Probably the CP is
		 * hanging. No point trying again.
		 */
	}
2592

2593 2594 2595 2596
unlock_out:
	mutex_unlock(&process_info->lock);

	/* If validation failed, reschedule another attempt */
2597
	if (evicted_bos) {
2598 2599
		schedule_delayed_work(&process_info->restore_userptr_work,
			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2600 2601 2602 2603 2604

		kfd_smi_event_queue_restore_rescheduled(mm);
	}
	mmput(mm);
	put_task_struct(usertask);
2605 2606
}

2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
/** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given
 *   KFD process identified by process_info
 *
 * @process_info: amdkfd_process_info of the KFD process
 *
 * After memory eviction, restore thread calls this function. The function
 * should be called when the Process is still valid. BO restore involves -
 *
 * 1.  Release old eviction fence and create new one
 * 2.  Get two copies of PD BO list from all the VMs. Keep one copy as pd_list.
 * 3   Use the second PD list and kfd_bo_list to create a list (ctx.list) of
 *     BOs that need to be reserved.
 * 4.  Reserve all the BOs
 * 5.  Validate of PD and PT BOs.
 * 6.  Validate all KFD BOs using kfd_bo_list and Map them and add new fence
 * 7.  Add fence to all PD and PT BOs.
 * 8.  Unreserve all BOs
 */
int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence **ef)
{
	struct amdgpu_bo_list_entry *pd_bo_list;
	struct amdkfd_process_info *process_info = info;
2629
	struct amdgpu_vm *peer_vm;
2630 2631 2632 2633 2634 2635
	struct kgd_mem *mem;
	struct bo_vm_reservation_context ctx;
	struct amdgpu_amdkfd_fence *new_fence;
	int ret = 0, i;
	struct list_head duplicate_save;
	struct amdgpu_sync sync_obj;
2636 2637
	unsigned long failed_size = 0;
	unsigned long total_size = 0;
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652

	INIT_LIST_HEAD(&duplicate_save);
	INIT_LIST_HEAD(&ctx.list);
	INIT_LIST_HEAD(&ctx.duplicates);

	pd_bo_list = kcalloc(process_info->n_vms,
			     sizeof(struct amdgpu_bo_list_entry),
			     GFP_KERNEL);
	if (!pd_bo_list)
		return -ENOMEM;

	i = 0;
	mutex_lock(&process_info->lock);
	list_for_each_entry(peer_vm, &process_info->vm_list_head,
			vm_list_node)
2653
		amdgpu_vm_get_pd_bo(peer_vm, &ctx.list, &pd_bo_list[i++]);
2654 2655 2656 2657 2658 2659 2660 2661 2662

	/* Reserve all BOs and page tables/directory. Add all BOs from
	 * kfd_bo_list to ctx.list
	 */
	list_for_each_entry(mem, &process_info->kfd_bo_list,
			    validate_list.head) {

		list_add_tail(&mem->resv_list.head, &ctx.list);
		mem->resv_list.bo = mem->validate_list.bo;
2663
		mem->resv_list.num_shared = mem->validate_list.num_shared;
2664 2665 2666
	}

	ret = ttm_eu_reserve_buffers(&ctx.ticket, &ctx.list,
2667
				     false, &duplicate_save);
2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
	if (ret) {
		pr_debug("Memory eviction: TTM Reserve Failed. Try again\n");
		goto ttm_reserve_fail;
	}

	amdgpu_sync_create(&sync_obj);

	/* Validate PDs and PTs */
	ret = process_validate_vms(process_info);
	if (ret)
		goto validate_map_fail;

2680 2681 2682 2683
	ret = process_sync_pds_resv(process_info, &sync_obj);
	if (ret) {
		pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n");
		goto validate_map_fail;
2684 2685 2686 2687 2688 2689 2690 2691
	}

	/* Validate BOs and map them to GPUVM (update VM page tables). */
	list_for_each_entry(mem, &process_info->kfd_bo_list,
			    validate_list.head) {

		struct amdgpu_bo *bo = mem->bo;
		uint32_t domain = mem->domain;
2692
		struct kfd_mem_attachment *attachment;
C
Christian König 已提交
2693 2694
		struct dma_resv_iter cursor;
		struct dma_fence *fence;
2695

2696 2697
		total_size += amdgpu_bo_size(bo);

2698 2699
		ret = amdgpu_amdkfd_bo_validate(bo, domain, false);
		if (ret) {
2700 2701 2702 2703 2704 2705 2706 2707
			pr_debug("Memory eviction: Validate BOs failed\n");
			failed_size += amdgpu_bo_size(bo);
			ret = amdgpu_amdkfd_bo_validate(bo,
						AMDGPU_GEM_DOMAIN_GTT, false);
			if (ret) {
				pr_debug("Memory eviction: Try again\n");
				goto validate_map_fail;
			}
2708
		}
C
Christian König 已提交
2709 2710 2711 2712 2713 2714 2715
		dma_resv_for_each_fence(&cursor, bo->tbo.base.resv,
					DMA_RESV_USAGE_KERNEL, fence) {
			ret = amdgpu_sync_fence(&sync_obj, fence);
			if (ret) {
				pr_debug("Memory eviction: Sync BO fence failed. Try again\n");
				goto validate_map_fail;
			}
2716
		}
2717
		list_for_each_entry(attachment, &mem->attachments, list) {
2718 2719 2720 2721
			if (!attachment->is_mapped)
				continue;

			kfd_mem_dmaunmap_attachment(mem, attachment);
2722
			ret = update_gpuvm_pte(mem, attachment, &sync_obj);
2723 2724 2725 2726 2727 2728 2729
			if (ret) {
				pr_debug("Memory eviction: update PTE failed. Try again\n");
				goto validate_map_fail;
			}
		}
	}

2730 2731 2732
	if (failed_size)
		pr_debug("0x%lx/0x%lx in system\n", failed_size, total_size);

2733 2734 2735 2736 2737 2738 2739
	/* Update page directories */
	ret = process_update_pds(process_info, &sync_obj);
	if (ret) {
		pr_debug("Memory eviction: update PDs failed. Try again\n");
		goto validate_map_fail;
	}

2740
	/* Wait for validate and PT updates to finish */
2741 2742 2743 2744 2745 2746 2747 2748
	amdgpu_sync_wait(&sync_obj, false);

	/* Release old eviction fence and create new one, because fence only
	 * goes from unsignaled to signaled, fence cannot be reused.
	 * Use context and mm from the old fence.
	 */
	new_fence = amdgpu_amdkfd_fence_create(
				process_info->eviction_fence->base.context,
2749 2750
				process_info->eviction_fence->mm,
				NULL);
2751 2752 2753 2754 2755 2756 2757 2758 2759
	if (!new_fence) {
		pr_err("Failed to create eviction fence\n");
		ret = -ENOMEM;
		goto validate_map_fail;
	}
	dma_fence_put(&process_info->eviction_fence->base);
	process_info->eviction_fence = new_fence;
	*ef = dma_fence_get(&new_fence->base);

2760
	/* Attach new eviction fence to all BOs except pinned ones */
2761
	list_for_each_entry(mem, &process_info->kfd_bo_list,
2762 2763 2764 2765
		validate_list.head) {
		if (mem->bo->tbo.pin_count)
			continue;

2766 2767 2768
		dma_resv_add_fence(mem->bo->tbo.base.resv,
				   &process_info->eviction_fence->base,
				   DMA_RESV_USAGE_BOOKKEEP);
2769
	}
2770 2771 2772
	/* Attach eviction fence to PD / PT BOs */
	list_for_each_entry(peer_vm, &process_info->vm_list_head,
			    vm_list_node) {
N
Nirmoy Das 已提交
2773
		struct amdgpu_bo *bo = peer_vm->root.bo;
2774

2775 2776 2777
		dma_resv_add_fence(bo->tbo.base.resv,
				   &process_info->eviction_fence->base,
				   DMA_RESV_USAGE_BOOKKEEP);
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
	}

validate_map_fail:
	ttm_eu_backoff_reservation(&ctx.ticket, &ctx.list);
	amdgpu_sync_free(&sync_obj);
ttm_reserve_fail:
	mutex_unlock(&process_info->lock);
	kfree(pd_bo_list);
	return ret;
}
2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799

int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem)
{
	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
	struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws;
	int ret;

	if (!info || !gws)
		return -EINVAL;

	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
	if (!*mem)
2800
		return -ENOMEM;
2801 2802

	mutex_init(&(*mem)->lock);
2803
	INIT_LIST_HEAD(&(*mem)->attachments);
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
	(*mem)->bo = amdgpu_bo_ref(gws_bo);
	(*mem)->domain = AMDGPU_GEM_DOMAIN_GWS;
	(*mem)->process_info = process_info;
	add_kgd_mem_to_kfd_bo_list(*mem, process_info, false);
	amdgpu_sync_create(&(*mem)->sync);


	/* Validate gws bo the first time it is added to process */
	mutex_lock(&(*mem)->process_info->lock);
	ret = amdgpu_bo_reserve(gws_bo, false);
	if (unlikely(ret)) {
		pr_err("Reserve gws bo failed %d\n", ret);
		goto bo_reservation_failure;
	}

	ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true);
	if (ret) {
		pr_err("GWS BO validate failed %d\n", ret);
		goto bo_validation_failure;
	}
	/* GWS resource is shared b/t amdgpu and amdkfd
	 * Add process eviction fence to bo so they can
	 * evict each other.
	 */
2828
	ret = dma_resv_reserve_fences(gws_bo->tbo.base.resv, 1);
2829 2830
	if (ret)
		goto reserve_shared_fail;
2831 2832 2833
	dma_resv_add_fence(gws_bo->tbo.base.resv,
			   &process_info->eviction_fence->base,
			   DMA_RESV_USAGE_BOOKKEEP);
2834 2835 2836 2837 2838
	amdgpu_bo_unreserve(gws_bo);
	mutex_unlock(&(*mem)->process_info->lock);

	return ret;

2839
reserve_shared_fail:
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
bo_validation_failure:
	amdgpu_bo_unreserve(gws_bo);
bo_reservation_failure:
	mutex_unlock(&(*mem)->process_info->lock);
	amdgpu_sync_free(&(*mem)->sync);
	remove_kgd_mem_from_kfd_bo_list(*mem, process_info);
	amdgpu_bo_unref(&gws_bo);
	mutex_destroy(&(*mem)->lock);
	kfree(*mem);
	*mem = NULL;
	return ret;
}

int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem)
{
	int ret;
	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
	struct kgd_mem *kgd_mem = (struct kgd_mem *)mem;
	struct amdgpu_bo *gws_bo = kgd_mem->bo;

	/* Remove BO from process's validate list so restore worker won't touch
	 * it anymore
	 */
	remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info);

	ret = amdgpu_bo_reserve(gws_bo, false);
	if (unlikely(ret)) {
		pr_err("Reserve gws bo failed %d\n", ret);
		//TODO add BO back to validate_list?
		return ret;
	}
	amdgpu_amdkfd_remove_eviction_fence(gws_bo,
			process_info->eviction_fence);
	amdgpu_bo_unreserve(gws_bo);
	amdgpu_sync_free(&kgd_mem->sync);
	amdgpu_bo_unref(&gws_bo);
	mutex_destroy(&kgd_mem->lock);
	kfree(mem);
	return 0;
}
2880 2881

/* Returns GPU-specific tiling mode information */
2882
int amdgpu_amdkfd_get_tile_config(struct amdgpu_device *adev,
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
				struct tile_config *config)
{
	config->gb_addr_config = adev->gfx.config.gb_addr_config;
	config->tile_config_ptr = adev->gfx.config.tile_mode_array;
	config->num_tile_configs =
			ARRAY_SIZE(adev->gfx.config.tile_mode_array);
	config->macro_tile_config_ptr =
			adev->gfx.config.macrotile_mode_array;
	config->num_macro_tile_configs =
			ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);

	/* Those values are not set from GFX9 onwards */
	config->num_banks = adev->gfx.config.num_banks;
	config->num_ranks = adev->gfx.config.num_ranks;

	return 0;
}
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910

bool amdgpu_amdkfd_bo_mapped_to_dev(struct amdgpu_device *adev, struct kgd_mem *mem)
{
	struct kfd_mem_attachment *entry;

	list_for_each_entry(entry, &mem->attachments, list) {
		if (entry->is_mapped && entry->adev == adev)
			return true;
	}
	return false;
}
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929

#if defined(CONFIG_DEBUG_FS)

int kfd_debugfs_kfd_mem_limits(struct seq_file *m, void *data)
{

	spin_lock(&kfd_mem_limit.mem_limit_lock);
	seq_printf(m, "System mem used %lldM out of %lluM\n",
		  (kfd_mem_limit.system_mem_used >> 20),
		  (kfd_mem_limit.max_system_mem_limit >> 20));
	seq_printf(m, "TTM mem used %lldM out of %lluM\n",
		  (kfd_mem_limit.ttm_mem_used >> 20),
		  (kfd_mem_limit.max_ttm_mem_limit >> 20));
	spin_unlock(&kfd_mem_limit.mem_limit_lock);

	return 0;
}

#endif