internal.h 14.2 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 1994 Linus Torvalds
 *
 * Pentium III FXSR, SSE support
 * General FPU state handling cleanups
 *	Gareth Hughes <gareth@valinux.com>, May 2000
 * x86-64 work by Andi Kleen 2002
 */

10 11
#ifndef _ASM_X86_FPU_INTERNAL_H
#define _ASM_X86_FPU_INTERNAL_H
12 13

#include <linux/regset.h>
14
#include <linux/compat.h>
15
#include <linux/slab.h>
16

17
#include <asm/user.h>
18
#include <asm/fpu/api.h>
19
#include <asm/fpu/xsave.h>
20

21 22 23
#ifdef CONFIG_X86_64
# include <asm/sigcontext32.h>
# include <asm/user32.h>
A
Al Viro 已提交
24 25
struct ksignal;
int ia32_setup_rt_frame(int sig, struct ksignal *ksig,
26
			compat_sigset_t *set, struct pt_regs *regs);
A
Al Viro 已提交
27
int ia32_setup_frame(int sig, struct ksignal *ksig,
28 29 30 31 32 33 34 35
		     compat_sigset_t *set, struct pt_regs *regs);
#else
# define user_i387_ia32_struct	user_i387_struct
# define user32_fxsr_struct	user_fxsr_struct
# define ia32_setup_frame	__setup_frame
# define ia32_setup_rt_frame	__setup_rt_frame
#endif

36 37
#define	MXCSR_DEFAULT		0x1f80

38
extern unsigned int mxcsr_feature_mask;
39
extern void fpu__cpu_init(void);
40
extern void eager_fpu_init(void);
41

42
DECLARE_PER_CPU(struct fpu *, fpu_fpregs_owner_ctx);
43

44 45 46 47 48
extern void convert_from_fxsr(struct user_i387_ia32_struct *env,
			      struct task_struct *tsk);
extern void convert_to_fxsr(struct task_struct *tsk,
			    const struct user_i387_ia32_struct *env);

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
extern user_regset_active_fn fpregs_active, xfpregs_active;
extern user_regset_get_fn fpregs_get, xfpregs_get, fpregs_soft_get,
				xstateregs_get;
extern user_regset_set_fn fpregs_set, xfpregs_set, fpregs_soft_set,
				 xstateregs_set;

/*
 * xstateregs_active == fpregs_active. Please refer to the comment
 * at the definition of fpregs_active.
 */
#define xstateregs_active	fpregs_active

#ifdef CONFIG_MATH_EMULATION
extern void finit_soft_fpu(struct i387_soft_struct *soft);
#else
static inline void finit_soft_fpu(struct i387_soft_struct *soft) {}
#endif

67
/*
68
 * Must be run with preemption disabled: this clears the fpu_fpregs_owner_ctx,
69 70 71 72 73 74 75
 * on this CPU.
 *
 * This will disable any lazy FPU state restore of the current FPU state,
 * but if the current thread owns the FPU, it will still be saved by.
 */
static inline void __cpu_disable_lazy_restore(unsigned int cpu)
{
76
	per_cpu(fpu_fpregs_owner_ctx, cpu) = NULL;
77 78
}

79
static inline int fpu_want_lazy_restore(struct fpu *fpu, unsigned int cpu)
80
{
81
	return fpu == this_cpu_read_stable(fpu_fpregs_owner_ctx) && cpu == fpu->last_cpu;
82 83
}

84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
static inline int is_ia32_compat_frame(void)
{
	return config_enabled(CONFIG_IA32_EMULATION) &&
	       test_thread_flag(TIF_IA32);
}

static inline int is_ia32_frame(void)
{
	return config_enabled(CONFIG_X86_32) || is_ia32_compat_frame();
}

static inline int is_x32_frame(void)
{
	return config_enabled(CONFIG_X86_X32_ABI) && test_thread_flag(TIF_X32);
}

100 101
#define X87_FSW_ES (1 << 7)	/* Exception Summary */

102 103
static __always_inline __pure bool use_eager_fpu(void)
{
104
	return static_cpu_has_safe(X86_FEATURE_EAGER_FPU);
105 106
}

107 108
static __always_inline __pure bool use_xsaveopt(void)
{
109
	return static_cpu_has_safe(X86_FEATURE_XSAVEOPT);
110 111 112 113
}

static __always_inline __pure bool use_xsave(void)
{
114
	return static_cpu_has_safe(X86_FEATURE_XSAVE);
115 116 117 118
}

static __always_inline __pure bool use_fxsr(void)
{
119
	return static_cpu_has_safe(X86_FEATURE_FXSR);
120 121
}

122 123 124
static inline void fx_finit(struct i387_fxsave_struct *fx)
{
	fx->cwd = 0x37f;
125
	fx->mxcsr = MXCSR_DEFAULT;
126 127
}

128 129 130 131 132 133 134 135 136
extern void __sanitize_i387_state(struct task_struct *);

static inline void sanitize_i387_state(struct task_struct *tsk)
{
	if (!use_xsaveopt())
		return;
	__sanitize_i387_state(tsk);
}

137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
#define user_insn(insn, output, input...)				\
({									\
	int err;							\
	asm volatile(ASM_STAC "\n"					\
		     "1:" #insn "\n\t"					\
		     "2: " ASM_CLAC "\n"				\
		     ".section .fixup,\"ax\"\n"				\
		     "3:  movl $-1,%[err]\n"				\
		     "    jmp  2b\n"					\
		     ".previous\n"					\
		     _ASM_EXTABLE(1b, 3b)				\
		     : [err] "=r" (err), output				\
		     : "0"(0), input);					\
	err;								\
})

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
#define check_insn(insn, output, input...)				\
({									\
	int err;							\
	asm volatile("1:" #insn "\n\t"					\
		     "2:\n"						\
		     ".section .fixup,\"ax\"\n"				\
		     "3:  movl $-1,%[err]\n"				\
		     "    jmp  2b\n"					\
		     ".previous\n"					\
		     _ASM_EXTABLE(1b, 3b)				\
		     : [err] "=r" (err), output				\
		     : "0"(0), input);					\
	err;								\
})

static inline int fsave_user(struct i387_fsave_struct __user *fx)
169
{
170
	return user_insn(fnsave %[fx]; fwait,  [fx] "=m" (*fx), "m" (*fx));
171 172 173 174
}

static inline int fxsave_user(struct i387_fxsave_struct __user *fx)
{
175
	if (config_enabled(CONFIG_X86_32))
176
		return user_insn(fxsave %[fx], [fx] "=m" (*fx), "m" (*fx));
177
	else if (config_enabled(CONFIG_AS_FXSAVEQ))
178
		return user_insn(fxsaveq %[fx], [fx] "=m" (*fx), "m" (*fx));
179

180
	/* See comment in fpu_fxsave() below. */
181
	return user_insn(rex64/fxsave (%[fx]), "=m" (*fx), [fx] "R" (fx));
182 183
}

184
static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
185
{
186 187 188 189
	if (config_enabled(CONFIG_X86_32))
		return check_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
	else if (config_enabled(CONFIG_AS_FXSAVEQ))
		return check_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));
190

191 192 193
	/* See comment in fpu_fxsave() below. */
	return check_insn(rex64/fxrstor (%[fx]), "=m" (*fx), [fx] "R" (fx),
			  "m" (*fx));
194 195
}

196 197 198 199 200 201 202 203 204 205 206 207
static inline int fxrstor_user(struct i387_fxsave_struct __user *fx)
{
	if (config_enabled(CONFIG_X86_32))
		return user_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
	else if (config_enabled(CONFIG_AS_FXSAVEQ))
		return user_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));

	/* See comment in fpu_fxsave() below. */
	return user_insn(rex64/fxrstor (%[fx]), "=m" (*fx), [fx] "R" (fx),
			  "m" (*fx));
}

208
static inline int frstor_checking(struct i387_fsave_struct *fx)
209
{
210
	return check_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
211 212 213 214 215
}

static inline int frstor_user(struct i387_fsave_struct __user *fx)
{
	return user_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
216 217 218 219
}

static inline void fpu_fxsave(struct fpu *fpu)
{
220 221 222
	if (config_enabled(CONFIG_X86_32))
		asm volatile( "fxsave %[fx]" : [fx] "=m" (fpu->state->fxsave));
	else if (config_enabled(CONFIG_AS_FXSAVEQ))
223
		asm volatile("fxsaveq %[fx]" : [fx] "=m" (fpu->state->fxsave));
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	else {
		/* Using "rex64; fxsave %0" is broken because, if the memory
		 * operand uses any extended registers for addressing, a second
		 * REX prefix will be generated (to the assembler, rex64
		 * followed by semicolon is a separate instruction), and hence
		 * the 64-bitness is lost.
		 *
		 * Using "fxsaveq %0" would be the ideal choice, but is only
		 * supported starting with gas 2.16.
		 *
		 * Using, as a workaround, the properly prefixed form below
		 * isn't accepted by any binutils version so far released,
		 * complaining that the same type of prefix is used twice if
		 * an extended register is needed for addressing (fix submitted
		 * to mainline 2005-11-21).
		 *
		 *  asm volatile("rex64/fxsave %0" : "=m" (fpu->state->fxsave));
		 *
		 * This, however, we can work around by forcing the compiler to
		 * select an addressing mode that doesn't require extended
		 * registers.
		 */
		asm volatile( "rex64/fxsave (%[fx])"
			     : "=m" (fpu->state->fxsave)
			     : [fx] "R" (&fpu->state->fxsave));
	}
250 251 252 253 254 255 256 257 258
}

/*
 * These must be called with preempt disabled. Returns
 * 'true' if the FPU state is still intact.
 */
static inline int fpu_save_init(struct fpu *fpu)
{
	if (use_xsave()) {
I
Ingo Molnar 已提交
259
		xsave_state(&fpu->state->xsave);
260 261 262 263

		/*
		 * xsave header may indicate the init state of the FP.
		 */
264
		if (!(fpu->state->xsave.header.xfeatures & XSTATE_FP))
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
			return 1;
	} else if (use_fxsr()) {
		fpu_fxsave(fpu);
	} else {
		asm volatile("fnsave %[fx]; fwait"
			     : [fx] "=m" (fpu->state->fsave));
		return 0;
	}

	/*
	 * If exceptions are pending, we need to clear them so
	 * that we don't randomly get exceptions later.
	 *
	 * FIXME! Is this perhaps only true for the old-style
	 * irq13 case? Maybe we could leave the x87 state
	 * intact otherwise?
	 */
	if (unlikely(fpu->state->fxsave.swd & X87_FSW_ES)) {
		asm volatile("fnclex");
		return 0;
	}
	return 1;
}

static inline int fpu_restore_checking(struct fpu *fpu)
{
	if (use_xsave())
292 293 294
		return fpu_xrstor_checking(&fpu->state->xsave);
	else if (use_fxsr())
		return fxrstor_checking(&fpu->state->fxsave);
295
	else
296
		return frstor_checking(&fpu->state->fsave);
297 298
}

299
static inline int restore_fpu_checking(struct fpu *fpu)
300
{
301 302 303 304 305
	/*
	 * AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception is
	 * pending. Clear the x87 state here by setting it to fixed values.
	 * "m" is a random variable that should be in L1.
	 */
306
	if (unlikely(static_cpu_has_bug_safe(X86_BUG_FXSAVE_LEAK))) {
307 308 309 310
		asm volatile(
			"fnclex\n\t"
			"emms\n\t"
			"fildl %P[addr]"	/* set F?P to defined value */
311
			: : [addr] "m" (fpu->has_fpu));
312
	}
313

314
	return fpu_restore_checking(fpu);
315 316 317
}

/* Must be paired with an 'stts' after! */
318
static inline void __thread_clear_has_fpu(struct fpu *fpu)
319
{
320
	fpu->has_fpu = 0;
321
	this_cpu_write(fpu_fpregs_owner_ctx, NULL);
322 323 324
}

/* Must be paired with a 'clts' before! */
325
static inline void __thread_set_has_fpu(struct fpu *fpu)
326
{
327 328
	fpu->has_fpu = 1;
	this_cpu_write(fpu_fpregs_owner_ctx, fpu);
329 330 331 332 333 334 335 336 337
}

/*
 * Encapsulate the CR0.TS handling together with the
 * software flag.
 *
 * These generally need preemption protection to work,
 * do try to avoid using these on their own.
 */
338
static inline void __thread_fpu_end(struct fpu *fpu)
339
{
340
	__thread_clear_has_fpu(fpu);
341
	if (!use_eager_fpu())
342
		stts();
343 344
}

345
static inline void __thread_fpu_begin(struct fpu *fpu)
346
{
347
	if (!use_eager_fpu())
348
		clts();
349
	__thread_set_has_fpu(fpu);
350 351
}

352
static inline void drop_fpu(struct fpu *fpu)
353
{
354 355 356 357
	/*
	 * Forget coprocessor state..
	 */
	preempt_disable();
358
	fpu->counter = 0;
359

360
	if (fpu->has_fpu) {
361 362 363 364
		/* Ignore delayed exceptions from user space */
		asm volatile("1: fwait\n"
			     "2:\n"
			     _ASM_EXTABLE(1b, 2b));
365
		__thread_fpu_end(fpu);
366 367
	}

368
	fpu->fpstate_active = 0;
369

370 371 372
	preempt_enable();
}

373 374 375 376 377 378 379 380
static inline void restore_init_xstate(void)
{
	if (use_xsave())
		xrstor_state(init_xstate_buf, -1);
	else
		fxrstor_checking(&init_xstate_buf->i387);
}

381 382 383 384
/*
 * Reset the FPU state in the eager case and drop it in the lazy case (later use
 * will reinit it).
 */
385
static inline void fpu_reset_state(struct fpu *fpu)
386
{
387
	if (!use_eager_fpu())
388
		drop_fpu(fpu);
389 390
	else
		restore_init_xstate();
391 392
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406
/*
 * FPU state switching for scheduling.
 *
 * This is a two-stage process:
 *
 *  - switch_fpu_prepare() saves the old state and
 *    sets the new state of the CR0.TS bit. This is
 *    done within the context of the old process.
 *
 *  - switch_fpu_finish() restores the new state as
 *    necessary.
 */
typedef struct { int preload; } fpu_switch_t;

407 408
static inline fpu_switch_t
switch_fpu_prepare(struct fpu *old_fpu, struct fpu *new_fpu, int cpu)
409 410 411
{
	fpu_switch_t fpu;

412 413 414 415
	/*
	 * If the task has used the math, pre-load the FPU on xsave processors
	 * or if the past 5 consecutive context-switches used math.
	 */
416
	fpu.preload = new_fpu->fpstate_active &&
417
		      (use_eager_fpu() || new_fpu->counter > 5);
418

419
	if (old_fpu->has_fpu) {
420 421
		if (!fpu_save_init(old_fpu))
			old_fpu->last_cpu = -1;
422
		else
423
			old_fpu->last_cpu = cpu;
424

425
		/* But leave fpu_fpregs_owner_ctx! */
426
		old_fpu->has_fpu = 0;
427 428 429

		/* Don't change CR0.TS if we just switch! */
		if (fpu.preload) {
430
			new_fpu->counter++;
431
			__thread_set_has_fpu(new_fpu);
432
			prefetch(new_fpu->state);
433
		} else if (!use_eager_fpu())
434 435
			stts();
	} else {
436 437
		old_fpu->counter = 0;
		old_fpu->last_cpu = -1;
438
		if (fpu.preload) {
439
			new_fpu->counter++;
440
			if (fpu_want_lazy_restore(new_fpu, cpu))
441 442
				fpu.preload = 0;
			else
443
				prefetch(new_fpu->state);
444
			__thread_fpu_begin(new_fpu);
445 446 447 448 449 450 451 452 453 454 455
		}
	}
	return fpu;
}

/*
 * By the time this gets called, we've already cleared CR0.TS and
 * given the process the FPU if we are going to preload the FPU
 * state - all we need to do is to conditionally restore the register
 * state itself.
 */
456
static inline void switch_fpu_finish(struct fpu *new_fpu, fpu_switch_t fpu_switch)
457
{
458
	if (fpu_switch.preload) {
459
		if (unlikely(restore_fpu_checking(new_fpu)))
460
			fpu_reset_state(new_fpu);
461 462 463 464 465 466
	}
}

/*
 * Signal frame handlers...
 */
467 468
extern int save_xstate_sig(void __user *buf, void __user *fx, int size);
extern int __restore_xstate_sig(void __user *buf, void __user *fx, int size);
469

470
static inline int xstate_sigframe_size(void)
471
{
472 473 474 475 476 477 478 479 480 481 482
	return use_xsave() ? xstate_size + FP_XSTATE_MAGIC2_SIZE : xstate_size;
}

static inline int restore_xstate_sig(void __user *buf, int ia32_frame)
{
	void __user *buf_fx = buf;
	int size = xstate_sigframe_size();

	if (ia32_frame && use_fxsr()) {
		buf_fx = buf + sizeof(struct i387_fsave_struct);
		size += sizeof(struct i387_fsave_struct);
483
	}
484 485

	return __restore_xstate_sig(buf, buf_fx, size);
486 487 488
}

/*
489
 * Needs to be preemption-safe.
490
 *
491
 * NOTE! user_fpu_begin() must be used only immediately before restoring
492 493 494
 * the save state. It does not do any saving/restoring on its own. In
 * lazy FPU mode, it is just an optimization to avoid a #NM exception,
 * the task can lose the FPU right after preempt_enable().
495 496 497
 */
static inline void user_fpu_begin(void)
{
498 499
	struct fpu *fpu = &current->thread.fpu;

500 501
	preempt_disable();
	if (!user_has_fpu())
502
		__thread_fpu_begin(fpu);
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
	preempt_enable();
}

/*
 * i387 state interaction
 */
static inline unsigned short get_fpu_cwd(struct task_struct *tsk)
{
	if (cpu_has_fxsr) {
		return tsk->thread.fpu.state->fxsave.cwd;
	} else {
		return (unsigned short)tsk->thread.fpu.state->fsave.cwd;
	}
}

static inline unsigned short get_fpu_swd(struct task_struct *tsk)
{
	if (cpu_has_fxsr) {
		return tsk->thread.fpu.state->fxsave.swd;
	} else {
		return (unsigned short)tsk->thread.fpu.state->fsave.swd;
	}
}

static inline unsigned short get_fpu_mxcsr(struct task_struct *tsk)
{
	if (cpu_has_xmm) {
		return tsk->thread.fpu.state->fxsave.mxcsr;
	} else {
		return MXCSR_DEFAULT;
	}
}

536 537
extern void fpstate_cache_init(void);

538
extern int fpstate_alloc(struct fpu *fpu);
539
extern void fpstate_free(struct fpu *fpu);
540
extern int fpu__copy(struct fpu *dst_fpu, struct fpu *src_fpu);
541

542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
static inline unsigned long
alloc_mathframe(unsigned long sp, int ia32_frame, unsigned long *buf_fx,
		unsigned long *size)
{
	unsigned long frame_size = xstate_sigframe_size();

	*buf_fx = sp = round_down(sp - frame_size, 64);
	if (ia32_frame && use_fxsr()) {
		frame_size += sizeof(struct i387_fsave_struct);
		sp -= sizeof(struct i387_fsave_struct);
	}

	*size = frame_size;
	return sp;
}
557

558
#endif /* _ASM_X86_FPU_INTERNAL_H */