amdgpu_psp.c 87.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Author: Huang Rui
 *
 */

#include <linux/firmware.h>
27
#include <drm/drm_drv.h>
28

29 30 31
#include "amdgpu.h"
#include "amdgpu_psp.h"
#include "amdgpu_ucode.h"
32
#include "amdgpu_xgmi.h"
33 34
#include "soc15_common.h"
#include "psp_v3_1.h"
35
#include "psp_v10_0.h"
36
#include "psp_v11_0.h"
37
#include "psp_v11_0_8.h"
38
#include "psp_v12_0.h"
39
#include "psp_v13_0.h"
40

41
#include "amdgpu_ras.h"
42
#include "amdgpu_securedisplay.h"
43
#include "amdgpu_atomfirmware.h"
44

45 46 47
static int psp_sysfs_init(struct amdgpu_device *adev);
static void psp_sysfs_fini(struct amdgpu_device *adev);

48
static int psp_load_smu_fw(struct psp_context *psp);
49
static int psp_ta_unload(struct psp_context *psp, uint32_t session_id);
50
static int psp_ta_load(struct psp_context *psp, struct ta_context *context);
51 52
static int psp_rap_terminate(struct psp_context *psp);
static int psp_securedisplay_terminate(struct psp_context *psp);
53

54 55 56 57 58 59 60 61 62 63 64 65 66
/*
 * Due to DF Cstate management centralized to PMFW, the firmware
 * loading sequence will be updated as below:
 *   - Load KDB
 *   - Load SYS_DRV
 *   - Load tOS
 *   - Load PMFW
 *   - Setup TMR
 *   - Load other non-psp fw
 *   - Load ASD
 *   - Load XGMI/RAS/HDCP/DTM TA if any
 *
 * This new sequence is required for
67
 *   - Arcturus and onwards
68 69 70 71 72 73 74 75 76 77 78 79 80 81
 *   - Navi12 and onwards
 */
static void psp_check_pmfw_centralized_cstate_management(struct psp_context *psp)
{
	struct amdgpu_device *adev = psp->adev;

	psp->pmfw_centralized_cstate_management = false;

	if (amdgpu_sriov_vf(adev))
		return;

	if (adev->flags & AMD_IS_APU)
		return;

82
	if ((adev->asic_type >= CHIP_ARCTURUS) ||
83 84 85 86
	    (adev->asic_type >= CHIP_NAVI12))
		psp->pmfw_centralized_cstate_management = true;
}

87 88 89
static int psp_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
90
	struct psp_context *psp = &adev->psp;
91 92 93

	switch (adev->asic_type) {
	case CHIP_VEGA10:
94
	case CHIP_VEGA12:
95
		psp_v3_1_set_psp_funcs(psp);
96
		psp->autoload_supported = false;
97
		break;
98
	case CHIP_RAVEN:
99
		psp_v10_0_set_psp_funcs(psp);
100
		psp->autoload_supported = false;
101
		break;
102
	case CHIP_VEGA20:
103
	case CHIP_ARCTURUS:
104 105 106
		psp_v11_0_set_psp_funcs(psp);
		psp->autoload_supported = false;
		break;
107
	case CHIP_NAVI10:
108
	case CHIP_NAVI14:
109
	case CHIP_NAVI12:
110
	case CHIP_SIENNA_CICHLID:
111
	case CHIP_NAVY_FLOUNDER:
112
	case CHIP_VANGOGH:
113
	case CHIP_DIMGREY_CAVEFISH:
114
	case CHIP_BEIGE_GOBY:
115
		psp_v11_0_set_psp_funcs(psp);
116
		psp->autoload_supported = true;
117
		break;
118 119 120
	case CHIP_RENOIR:
		psp_v12_0_set_psp_funcs(psp);
		break;
121 122 123
	case CHIP_ALDEBARAN:
		psp_v13_0_set_psp_funcs(psp);
		break;
124 125 126 127
	case CHIP_YELLOW_CARP:
		psp_v13_0_set_psp_funcs(psp);
		psp->autoload_supported = true;
		break;
128 129 130 131 132 133
	case CHIP_CYAN_SKILLFISH:
		if (adev->apu_flags & AMD_APU_IS_CYAN_SKILLFISH2) {
			psp_v11_0_8_set_psp_funcs(psp);
			psp->autoload_supported = false;
		}
		break;
134 135 136 137 138 139
	default:
		return -EINVAL;
	}

	psp->adev = adev;

140 141
	psp_check_pmfw_centralized_cstate_management(psp);

142 143 144
	return 0;
}

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
static void psp_memory_training_fini(struct psp_context *psp)
{
	struct psp_memory_training_context *ctx = &psp->mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	kfree(ctx->sys_cache);
	ctx->sys_cache = NULL;
}

static int psp_memory_training_init(struct psp_context *psp)
{
	int ret;
	struct psp_memory_training_context *ctx = &psp->mem_train_ctx;

	if (ctx->init != PSP_MEM_TRAIN_RESERVE_SUCCESS) {
		DRM_DEBUG("memory training is not supported!\n");
		return 0;
	}

	ctx->sys_cache = kzalloc(ctx->train_data_size, GFP_KERNEL);
	if (ctx->sys_cache == NULL) {
		DRM_ERROR("alloc mem_train_ctx.sys_cache failed!\n");
		ret = -ENOMEM;
		goto Err_out;
	}

	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
		  ctx->train_data_size,
		  ctx->p2c_train_data_offset,
		  ctx->c2p_train_data_offset);
	ctx->init = PSP_MEM_TRAIN_INIT_SUCCESS;
	return 0;

Err_out:
	psp_memory_training_fini(psp);
	return ret;
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
/*
 * Helper funciton to query psp runtime database entry
 *
 * @adev: amdgpu_device pointer
 * @entry_type: the type of psp runtime database entry
 * @db_entry: runtime database entry pointer
 *
 * Return false if runtime database doesn't exit or entry is invalid
 * or true if the specific database entry is found, and copy to @db_entry
 */
static bool psp_get_runtime_db_entry(struct amdgpu_device *adev,
				     enum psp_runtime_entry_type entry_type,
				     void *db_entry)
{
	uint64_t db_header_pos, db_dir_pos;
	struct psp_runtime_data_header db_header = {0};
	struct psp_runtime_data_directory db_dir = {0};
	bool ret = false;
	int i;

	db_header_pos = adev->gmc.mc_vram_size - PSP_RUNTIME_DB_OFFSET;
	db_dir_pos = db_header_pos + sizeof(struct psp_runtime_data_header);

	/* read runtime db header from vram */
	amdgpu_device_vram_access(adev, db_header_pos, (uint32_t *)&db_header,
			sizeof(struct psp_runtime_data_header), false);

	if (db_header.cookie != PSP_RUNTIME_DB_COOKIE_ID) {
		/* runtime db doesn't exist, exit */
		dev_warn(adev->dev, "PSP runtime database doesn't exist\n");
		return false;
	}

	/* read runtime database entry from vram */
	amdgpu_device_vram_access(adev, db_dir_pos, (uint32_t *)&db_dir,
			sizeof(struct psp_runtime_data_directory), false);

	if (db_dir.entry_count >= PSP_RUNTIME_DB_DIAG_ENTRY_MAX_COUNT) {
		/* invalid db entry count, exit */
		dev_warn(adev->dev, "Invalid PSP runtime database entry count\n");
		return false;
	}

	/* look up for requested entry type */
	for (i = 0; i < db_dir.entry_count && !ret; i++) {
		if (db_dir.entry_list[i].entry_type == entry_type) {
			switch (entry_type) {
			case PSP_RUNTIME_ENTRY_TYPE_BOOT_CONFIG:
				if (db_dir.entry_list[i].size < sizeof(struct psp_runtime_boot_cfg_entry)) {
					/* invalid db entry size */
					dev_warn(adev->dev, "Invalid PSP runtime database entry size\n");
					return false;
				}
				/* read runtime database entry */
				amdgpu_device_vram_access(adev, db_header_pos + db_dir.entry_list[i].offset,
							  (uint32_t *)db_entry, sizeof(struct psp_runtime_boot_cfg_entry), false);
				ret = true;
				break;
			default:
				ret = false;
				break;
			}
		}
	}

	return ret;
}

251 252 253 254 255
static int psp_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct psp_context *psp = &adev->psp;
	int ret;
256
	struct psp_runtime_boot_cfg_entry boot_cfg_entry;
257
	struct psp_memory_training_context *mem_training_ctx = &psp->mem_train_ctx;
258

259 260 261 262 263 264
	psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
	if (!psp->cmd) {
		DRM_ERROR("Failed to allocate memory to command buffer!\n");
		ret = -ENOMEM;
	}

265 266 267 268 269 270
	if (!amdgpu_sriov_vf(adev)) {
		ret = psp_init_microcode(psp);
		if (ret) {
			DRM_ERROR("Failed to load psp firmware!\n");
			return ret;
		}
271 272 273 274 275 276
	} else if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_ALDEBARAN) {
		ret = psp_init_ta_microcode(psp, "aldebaran");
		if (ret) {
			DRM_ERROR("Failed to initialize ta microcode!\n");
			return ret;
		}
277 278
	}

279 280 281
	memset(&boot_cfg_entry, 0, sizeof(boot_cfg_entry));
	if (psp_get_runtime_db_entry(adev,
				PSP_RUNTIME_ENTRY_TYPE_BOOT_CONFIG,
282
				&boot_cfg_entry)) {
283
		psp->boot_cfg_bitmask = boot_cfg_entry.boot_cfg_bitmask;
284 285 286 287 288 289 290 291
		if ((psp->boot_cfg_bitmask) &
		    BOOT_CFG_FEATURE_TWO_STAGE_DRAM_TRAINING) {
			/* If psp runtime database exists, then
			 * only enable two stage memory training
			 * when TWO_STAGE_DRAM_TRAINING bit is set
			 * in runtime database */
			mem_training_ctx->enable_mem_training = true;
		}
292

293 294 295 296 297
	} else {
		/* If psp runtime database doesn't exist or
		 * is invalid, force enable two stage memory
		 * training */
		mem_training_ctx->enable_mem_training = true;
298
	}
299 300 301 302 303 304 305 306 307 308 309 310 311

	if (mem_training_ctx->enable_mem_training) {
		ret = psp_memory_training_init(psp);
		if (ret) {
			DRM_ERROR("Failed to initialize memory training!\n");
			return ret;
		}

		ret = psp_mem_training(psp, PSP_MEM_TRAIN_COLD_BOOT);
		if (ret) {
			DRM_ERROR("Failed to process memory training!\n");
			return ret;
		}
312 313
	}

314
	if (adev->asic_type == CHIP_NAVI10 || adev->asic_type == CHIP_SIENNA_CICHLID) {
315 316 317 318 319 320
		ret= psp_sysfs_init(adev);
		if (ret) {
			return ret;
		}
	}

321 322 323 324 325
	return 0;
}

static int psp_sw_fini(void *handle)
{
326
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
327 328
	struct psp_context *psp = &adev->psp;
	struct psp_gfx_cmd_resp *cmd = psp->cmd;
329

330 331 332 333
	psp_memory_training_fini(psp);
	if (psp->sos_fw) {
		release_firmware(psp->sos_fw);
		psp->sos_fw = NULL;
334
	}
335 336 337
	if (psp->asd_fw) {
		release_firmware(psp->asd_fw);
		psp->asd_fw = NULL;
338
	}
339 340 341
	if (psp->ta_fw) {
		release_firmware(psp->ta_fw);
		psp->ta_fw = NULL;
342
	}
343

344 345
	if (adev->asic_type == CHIP_NAVI10 ||
	    adev->asic_type == CHIP_SIENNA_CICHLID)
346 347
		psp_sysfs_fini(adev);

348 349 350
	kfree(cmd);
	cmd = NULL;

351 352 353 354 355 356 357 358 359 360
	return 0;
}

int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
		 uint32_t reg_val, uint32_t mask, bool check_changed)
{
	uint32_t val;
	int i;
	struct amdgpu_device *adev = psp->adev;

361
	if (psp->adev->no_hw_access)
362 363
		return 0;

364
	for (i = 0; i < adev->usec_timeout; i++) {
365
		val = RREG32(reg_index);
366 367 368 369 370 371 372 373 374 375 376 377 378
		if (check_changed) {
			if (val != reg_val)
				return 0;
		} else {
			if ((val & mask) == reg_val)
				return 0;
		}
		udelay(1);
	}

	return -ETIME;
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
static const char *psp_gfx_cmd_name(enum psp_gfx_cmd_id cmd_id)
{
	switch (cmd_id) {
	case GFX_CMD_ID_LOAD_TA:
		return "LOAD_TA";
	case GFX_CMD_ID_UNLOAD_TA:
		return "UNLOAD_TA";
	case GFX_CMD_ID_INVOKE_CMD:
		return "INVOKE_CMD";
	case GFX_CMD_ID_LOAD_ASD:
		return "LOAD_ASD";
	case GFX_CMD_ID_SETUP_TMR:
		return "SETUP_TMR";
	case GFX_CMD_ID_LOAD_IP_FW:
		return "LOAD_IP_FW";
	case GFX_CMD_ID_DESTROY_TMR:
		return "DESTROY_TMR";
	case GFX_CMD_ID_SAVE_RESTORE:
		return "SAVE_RESTORE_IP_FW";
	case GFX_CMD_ID_SETUP_VMR:
		return "SETUP_VMR";
	case GFX_CMD_ID_DESTROY_VMR:
		return "DESTROY_VMR";
	case GFX_CMD_ID_PROG_REG:
		return "PROG_REG";
	case GFX_CMD_ID_GET_FW_ATTESTATION:
		return "GET_FW_ATTESTATION";
	case GFX_CMD_ID_LOAD_TOC:
		return "ID_LOAD_TOC";
	case GFX_CMD_ID_AUTOLOAD_RLC:
		return "AUTOLOAD_RLC";
	case GFX_CMD_ID_BOOT_CFG:
		return "BOOT_CFG";
	default:
		return "UNKNOWN CMD";
	}
}

417 418 419
static int
psp_cmd_submit_buf(struct psp_context *psp,
		   struct amdgpu_firmware_info *ucode,
420
		   struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr)
421 422
{
	int ret;
423
	int index, idx;
424
	int timeout = 20000;
425
	bool ras_intr = false;
426
	bool skip_unsupport = false;
427

428
	if (psp->adev->no_hw_access)
429 430
		return 0;

431 432 433
	if (!drm_dev_enter(&psp->adev->ddev, &idx))
		return 0;

434
	memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
435

436
	memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
437

438
	index = atomic_inc_return(&psp->fence_value);
439
	ret = psp_ring_cmd_submit(psp, psp->cmd_buf_mc_addr, fence_mc_addr, index);
440 441
	if (ret) {
		atomic_dec(&psp->fence_value);
442
		goto exit;
443
	}
444

445
	amdgpu_device_invalidate_hdp(psp->adev, NULL);
446 447
	while (*((unsigned int *)psp->fence_buf) != index) {
		if (--timeout == 0)
448
			break;
449 450 451 452 453
		/*
		 * Shouldn't wait for timeout when err_event_athub occurs,
		 * because gpu reset thread triggered and lock resource should
		 * be released for psp resume sequence.
		 */
454 455
		ras_intr = amdgpu_ras_intr_triggered();
		if (ras_intr)
456
			break;
457
		usleep_range(10, 100);
458
		amdgpu_device_invalidate_hdp(psp->adev, NULL);
459
	}
460

461 462 463
	/* We allow TEE_ERROR_NOT_SUPPORTED for VMR command and PSP_ERR_UNKNOWN_COMMAND in SRIOV */
	skip_unsupport = (psp->cmd_buf_mem->resp.status == TEE_ERROR_NOT_SUPPORTED ||
		psp->cmd_buf_mem->resp.status == PSP_ERR_UNKNOWN_COMMAND) && amdgpu_sriov_vf(psp->adev);
464

465 466
	memcpy((void*)&cmd->resp, (void*)&psp->cmd_buf_mem->resp, sizeof(struct psp_gfx_resp));

467 468 469 470 471 472 473
	/* In some cases, psp response status is not 0 even there is no
	 * problem while the command is submitted. Some version of PSP FW
	 * doesn't write 0 to that field.
	 * So here we would like to only print a warning instead of an error
	 * during psp initialization to avoid breaking hw_init and it doesn't
	 * return -EINVAL.
	 */
474
	if (!skip_unsupport && (psp->cmd_buf_mem->resp.status || !timeout) && !ras_intr) {
475
		if (ucode)
476 477 478 479
			DRM_WARN("failed to load ucode %s(0x%X) ",
				  amdgpu_ucode_name(ucode->ucode_id), ucode->ucode_id);
		DRM_WARN("psp gfx command %s(0x%X) failed and response status is (0x%X)\n",
			 psp_gfx_cmd_name(psp->cmd_buf_mem->cmd_id), psp->cmd_buf_mem->cmd_id,
480
			 psp->cmd_buf_mem->resp.status);
481
		if (!timeout) {
482 483
			ret = -EINVAL;
			goto exit;
484
		}
485 486
	}

J
James Zhu 已提交
487 488 489 490 491
	if (ucode) {
		ucode->tmr_mc_addr_lo = psp->cmd_buf_mem->resp.fw_addr_lo;
		ucode->tmr_mc_addr_hi = psp->cmd_buf_mem->resp.fw_addr_hi;
	}

492 493
exit:
	drm_dev_exit(idx);
494 495 496
	return ret;
}

497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
static struct psp_gfx_cmd_resp *acquire_psp_cmd_buf(struct psp_context *psp)
{
	struct psp_gfx_cmd_resp *cmd = psp->cmd;

	mutex_lock(&psp->mutex);

	memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));

	return cmd;
}

void release_psp_cmd_buf(struct psp_context *psp)
{
	mutex_unlock(&psp->mutex);
}

513 514
static void psp_prep_tmr_cmd_buf(struct psp_context *psp,
				 struct psp_gfx_cmd_resp *cmd,
515
				 uint64_t tmr_mc, struct amdgpu_bo *tmr_bo)
516
{
517 518 519 520
	struct amdgpu_device *adev = psp->adev;
	uint32_t size = amdgpu_bo_size(tmr_bo);
	uint64_t tmr_pa = amdgpu_gmc_vram_pa(adev, tmr_bo);

521
	if (amdgpu_sriov_vf(psp->adev))
522 523 524
		cmd->cmd_id = GFX_CMD_ID_SETUP_VMR;
	else
		cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
525 526
	cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
	cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
527
	cmd->cmd.cmd_setup_tmr.buf_size = size;
528 529 530
	cmd->cmd.cmd_setup_tmr.bitfield.virt_phy_addr = 1;
	cmd->cmd.cmd_setup_tmr.system_phy_addr_lo = lower_32_bits(tmr_pa);
	cmd->cmd.cmd_setup_tmr.system_phy_addr_hi = upper_32_bits(tmr_pa);
531 532
}

533 534 535 536 537 538 539 540 541 542 543 544 545 546
static void psp_prep_load_toc_cmd_buf(struct psp_gfx_cmd_resp *cmd,
				      uint64_t pri_buf_mc, uint32_t size)
{
	cmd->cmd_id = GFX_CMD_ID_LOAD_TOC;
	cmd->cmd.cmd_load_toc.toc_phy_addr_lo = lower_32_bits(pri_buf_mc);
	cmd->cmd.cmd_load_toc.toc_phy_addr_hi = upper_32_bits(pri_buf_mc);
	cmd->cmd.cmd_load_toc.toc_size = size;
}

/* Issue LOAD TOC cmd to PSP to part toc and calculate tmr size needed */
static int psp_load_toc(struct psp_context *psp,
			uint32_t *tmr_size)
{
	int ret;
547
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
548 549

	/* Copy toc to psp firmware private buffer */
550
	psp_copy_fw(psp, psp->toc.start_addr, psp->toc.size_bytes);
551

552
	psp_prep_load_toc_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->toc.size_bytes);
553 554 555 556 557

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);
	if (!ret)
		*tmr_size = psp->cmd_buf_mem->resp.tmr_size;
558

559 560
	release_psp_cmd_buf(psp);

561 562 563
	return ret;
}

564 565 566 567
/* Set up Trusted Memory Region */
static int psp_tmr_init(struct psp_context *psp)
{
	int ret;
568
	int tmr_size;
569 570
	void *tmr_buf;
	void **pptr;
571 572

	/*
573 574
	 * According to HW engineer, they prefer the TMR address be "naturally
	 * aligned" , e.g. the start address be an integer divide of TMR size.
575 576 577 578
	 *
	 * Note: this memory need be reserved till the driver
	 * uninitializes.
	 */
579
	tmr_size = PSP_TMR_SIZE(psp->adev);
580 581 582

	/* For ASICs support RLC autoload, psp will parse the toc
	 * and calculate the total size of TMR needed */
583
	if (!amdgpu_sriov_vf(psp->adev) &&
584 585
	    psp->toc.start_addr &&
	    psp->toc.size_bytes &&
586 587 588 589 590 591 592 593
	    psp->fw_pri_buf) {
		ret = psp_load_toc(psp, &tmr_size);
		if (ret) {
			DRM_ERROR("Failed to load toc\n");
			return ret;
		}
	}

594
	pptr = amdgpu_sriov_vf(psp->adev) ? &tmr_buf : NULL;
595
	ret = amdgpu_bo_create_kernel(psp->adev, tmr_size, PSP_TMR_SIZE(psp->adev),
596
				      AMDGPU_GEM_DOMAIN_VRAM,
597
				      &psp->tmr_bo, &psp->tmr_mc_addr, pptr);
598 599 600 601

	return ret;
}

602 603 604 605 606
static bool psp_skip_tmr(struct psp_context *psp)
{
	switch (psp->adev->asic_type) {
	case CHIP_NAVI12:
	case CHIP_SIENNA_CICHLID:
607
	case CHIP_ALDEBARAN:
608 609 610 611 612 613
		return true;
	default:
		return false;
	}
}

614 615 616
static int psp_tmr_load(struct psp_context *psp)
{
	int ret;
617
	struct psp_gfx_cmd_resp *cmd;
618

619 620 621 622 623 624
	/* For Navi12 and CHIP_SIENNA_CICHLID SRIOV, do not set up TMR.
	 * Already set up by host driver.
	 */
	if (amdgpu_sriov_vf(psp->adev) && psp_skip_tmr(psp))
		return 0;

625 626
	cmd = acquire_psp_cmd_buf(psp);

627
	psp_prep_tmr_cmd_buf(psp, cmd, psp->tmr_mc_addr, psp->tmr_bo);
628 629
	DRM_INFO("reserve 0x%lx from 0x%llx for PSP TMR\n",
		 amdgpu_bo_size(psp->tmr_bo), psp->tmr_mc_addr);
630 631

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
632
				 psp->fence_buf_mc_addr);
633

634 635
	release_psp_cmd_buf(psp);

636 637 638
	return ret;
}

639
static void psp_prep_tmr_unload_cmd_buf(struct psp_context *psp,
640
				        struct psp_gfx_cmd_resp *cmd)
641 642 643 644 645 646 647 648 649 650
{
	if (amdgpu_sriov_vf(psp->adev))
		cmd->cmd_id = GFX_CMD_ID_DESTROY_VMR;
	else
		cmd->cmd_id = GFX_CMD_ID_DESTROY_TMR;
}

static int psp_tmr_unload(struct psp_context *psp)
{
	int ret;
651
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
652 653 654 655 656 657 658

	psp_prep_tmr_unload_cmd_buf(psp, cmd);
	DRM_INFO("free PSP TMR buffer\n");

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);

659 660
	release_psp_cmd_buf(psp);

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
	return ret;
}

static int psp_tmr_terminate(struct psp_context *psp)
{
	int ret;
	void *tmr_buf;
	void **pptr;

	ret = psp_tmr_unload(psp);
	if (ret)
		return ret;

	/* free TMR memory buffer */
	pptr = amdgpu_sriov_vf(psp->adev) ? &tmr_buf : NULL;
	amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, pptr);

	return 0;
}

681 682 683 684
int psp_get_fw_attestation_records_addr(struct psp_context *psp,
					uint64_t *output_ptr)
{
	int ret;
685
	struct psp_gfx_cmd_resp *cmd;
686 687 688 689 690 691 692

	if (!output_ptr)
		return -EINVAL;

	if (amdgpu_sriov_vf(psp->adev))
		return 0;

693 694
	cmd = acquire_psp_cmd_buf(psp);

695 696 697 698 699 700 701 702 703 704
	cmd->cmd_id = GFX_CMD_ID_GET_FW_ATTESTATION;

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);

	if (!ret) {
		*output_ptr = ((uint64_t)cmd->resp.uresp.fwar_db_info.fwar_db_addr_lo) +
			      ((uint64_t)cmd->resp.uresp.fwar_db_info.fwar_db_addr_hi << 32);
	}

705 706
	release_psp_cmd_buf(psp);

707 708 709
	return ret;
}

710 711 712
static int psp_boot_config_get(struct amdgpu_device *adev, uint32_t *boot_cfg)
{
	struct psp_context *psp = &adev->psp;
713
	struct psp_gfx_cmd_resp *cmd;
714 715 716 717 718
	int ret;

	if (amdgpu_sriov_vf(adev))
		return 0;

719
	cmd = acquire_psp_cmd_buf(psp);
720 721 722 723 724 725 726 727 728 729

	cmd->cmd_id = GFX_CMD_ID_BOOT_CFG;
	cmd->cmd.boot_cfg.sub_cmd = BOOTCFG_CMD_GET;

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
	if (!ret) {
		*boot_cfg =
			(cmd->resp.uresp.boot_cfg.boot_cfg & BOOT_CONFIG_GECC) ? 1 : 0;
	}

730 731
	release_psp_cmd_buf(psp);

732 733 734
	return ret;
}

735
static int psp_boot_config_set(struct amdgpu_device *adev, uint32_t boot_cfg)
736
{
737
	int ret;
738
	struct psp_context *psp = &adev->psp;
739
	struct psp_gfx_cmd_resp *cmd;
740

741
	if (amdgpu_sriov_vf(adev))
742 743
		return 0;

744
	cmd = acquire_psp_cmd_buf(psp);
745 746 747

	cmd->cmd_id = GFX_CMD_ID_BOOT_CFG;
	cmd->cmd.boot_cfg.sub_cmd = BOOTCFG_CMD_SET;
748 749
	cmd->cmd.boot_cfg.boot_config = boot_cfg;
	cmd->cmd.boot_cfg.boot_config_valid = boot_cfg;
750

751 752 753 754 755
	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

	release_psp_cmd_buf(psp);

	return ret;
756 757
}

758 759
static int psp_rl_load(struct amdgpu_device *adev)
{
760
	int ret;
761
	struct psp_context *psp = &adev->psp;
762
	struct psp_gfx_cmd_resp *cmd;
763

764
	if (!is_psp_fw_valid(psp->rl))
765 766
		return 0;

767 768
	cmd = acquire_psp_cmd_buf(psp);

769
	memset(psp->fw_pri_buf, 0, PSP_1_MEG);
770
	memcpy(psp->fw_pri_buf, psp->rl.start_addr, psp->rl.size_bytes);
771 772 773 774

	cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
	cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(psp->fw_pri_mc_addr);
	cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(psp->fw_pri_mc_addr);
775
	cmd->cmd.cmd_load_ip_fw.fw_size = psp->rl.size_bytes;
776 777
	cmd->cmd.cmd_load_ip_fw.fw_type = GFX_FW_TYPE_REG_LIST;

778 779 780 781 782
	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

	release_psp_cmd_buf(psp);

	return ret;
783 784
}

785
static int psp_asd_load(struct psp_context *psp)
786
{
787
	return psp_ta_load(psp, &psp->asd_context);
H
Huang Rui 已提交
788 789
}

790
static int psp_asd_initialize(struct psp_context *psp)
791 792 793
{
	int ret;

794 795 796 797
	/* If PSP version doesn't match ASD version, asd loading will be failed.
	 * add workaround to bypass it for sriov now.
	 * TODO: add version check to make it common
	 */
C
Candice Li 已提交
798
	if (amdgpu_sriov_vf(psp->adev) || !psp->asd_context.bin_desc.size_bytes)
799 800
		return 0;

801 802 803
	psp->asd_context.mem_context.shared_mc_addr  = 0;
	psp->asd_context.mem_context.shared_mem_size = PSP_ASD_SHARED_MEM_SIZE;
	psp->asd_context.ta_load_type                = GFX_CMD_ID_LOAD_ASD;
804

805 806 807
	ret = psp_asd_load(psp);
	if (!ret)
		psp->asd_context.initialized = true;
808

809 810 811
	return ret;
}

812 813
static void psp_prep_ta_unload_cmd_buf(struct psp_gfx_cmd_resp *cmd,
				       uint32_t session_id)
814 815
{
	cmd->cmd_id = GFX_CMD_ID_UNLOAD_TA;
816
	cmd->cmd.cmd_unload_ta.session_id = session_id;
817 818
}

819 820 821 822 823 824 825 826 827 828 829 830 831 832
static int psp_ta_unload(struct psp_context *psp, uint32_t session_id)
{
	int ret;
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);

	psp_prep_ta_unload_cmd_buf(cmd, session_id);

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

	release_psp_cmd_buf(psp);

	return ret;
}

833
static int psp_asd_unload(struct psp_context *psp)
834 835 836 837 838
{
	return psp_ta_unload(psp, psp->asd_context.session_id);
}

static int psp_asd_terminate(struct psp_context *psp)
839 840 841 842 843 844
{
	int ret;

	if (amdgpu_sriov_vf(psp->adev))
		return 0;

845
	if (!psp->asd_context.initialized)
846 847
		return 0;

848
	ret = psp_asd_unload(psp);
849 850

	if (!ret)
851
		psp->asd_context.initialized = false;
852 853 854 855

	return ret;
}

856 857 858 859 860 861 862 863 864 865 866
static void psp_prep_reg_prog_cmd_buf(struct psp_gfx_cmd_resp *cmd,
		uint32_t id, uint32_t value)
{
	cmd->cmd_id = GFX_CMD_ID_PROG_REG;
	cmd->cmd.cmd_setup_reg_prog.reg_value = value;
	cmd->cmd.cmd_setup_reg_prog.reg_id = id;
}

int psp_reg_program(struct psp_context *psp, enum psp_reg_prog_id reg,
		uint32_t value)
{
867
	struct psp_gfx_cmd_resp *cmd;
868 869 870 871 872
	int ret = 0;

	if (reg >= PSP_REG_LAST)
		return -EINVAL;

873 874
	cmd = acquire_psp_cmd_buf(psp);

875 876
	psp_prep_reg_prog_cmd_buf(cmd, reg, value);
	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
877 878
	if (ret)
		DRM_ERROR("PSP failed to program reg id %d", reg);
879

880 881
	release_psp_cmd_buf(psp);

882 883 884
	return ret;
}

885 886
static void psp_prep_ta_load_cmd_buf(struct psp_gfx_cmd_resp *cmd,
				     uint64_t ta_bin_mc,
C
Candice Li 已提交
887
				     struct ta_context *context)
888
{
889
	cmd->cmd_id				= context->ta_load_type;
890
	cmd->cmd.cmd_load_ta.app_phy_addr_lo 	= lower_32_bits(ta_bin_mc);
891
	cmd->cmd.cmd_load_ta.app_phy_addr_hi	= upper_32_bits(ta_bin_mc);
C
Candice Li 已提交
892
	cmd->cmd.cmd_load_ta.app_len		= context->bin_desc.size_bytes;
893

C
Candice Li 已提交
894 895 896 897 898
	cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo =
		lower_32_bits(context->mem_context.shared_mc_addr);
	cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi =
		upper_32_bits(context->mem_context.shared_mc_addr);
	cmd->cmd.cmd_load_ta.cmd_buf_len = context->mem_context.shared_mem_size;
899 900
}

901
static int psp_ta_init_shared_buf(struct psp_context *psp,
902
				  struct ta_mem_context *mem_ctx)
903 904 905 906
{
	int ret;

	/*
907 908 909
	* Allocate 16k memory aligned to 4k from Frame Buffer (local
	* physical) for ta to host memory
	*/
910 911
	ret = amdgpu_bo_create_kernel(psp->adev, mem_ctx->shared_mem_size,
				      PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
912 913 914
				      &mem_ctx->shared_bo,
				      &mem_ctx->shared_mc_addr,
				      &mem_ctx->shared_buf);
915 916 917 918

	return ret;
}

919 920 921 922 923 924 925 926
static void psp_ta_free_shared_buf(struct ta_mem_context *mem_ctx)
{
	amdgpu_bo_free_kernel(&mem_ctx->shared_bo, &mem_ctx->shared_mc_addr,
			      &mem_ctx->shared_buf);
}

static int psp_xgmi_init_shared_buf(struct psp_context *psp)
{
927
	return psp_ta_init_shared_buf(psp, &psp->xgmi_context.context.mem_context);
928 929
}

930 931 932 933
static void psp_prep_ta_invoke_cmd_buf(struct psp_gfx_cmd_resp *cmd,
				       uint32_t ta_cmd_id,
				       uint32_t session_id)
{
934 935 936
	cmd->cmd_id				= GFX_CMD_ID_INVOKE_CMD;
	cmd->cmd.cmd_invoke_cmd.session_id	= session_id;
	cmd->cmd.cmd_invoke_cmd.ta_cmd_id	= ta_cmd_id;
937 938
}

939
static int psp_ta_invoke(struct psp_context *psp,
940 941 942 943
		  uint32_t ta_cmd_id,
		  uint32_t session_id)
{
	int ret;
944
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
945 946 947 948 949 950

	psp_prep_ta_invoke_cmd_buf(cmd, ta_cmd_id, session_id);

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);

951 952
	release_psp_cmd_buf(psp);

953 954 955
	return ret;
}

956
static int psp_ta_load(struct psp_context *psp, struct ta_context *context)
957 958
{
	int ret;
959
	struct psp_gfx_cmd_resp *cmd;
960

961 962
	cmd = acquire_psp_cmd_buf(psp);

C
Candice Li 已提交
963 964
	psp_copy_fw(psp, context->bin_desc.start_addr,
		    context->bin_desc.size_bytes);
965

966
	psp_prep_ta_load_cmd_buf(cmd, psp->fw_pri_mc_addr, context);
967 968 969 970 971

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);

	if (!ret) {
972
		context->session_id = cmd->resp.session_id;
973 974
	}

975 976
	release_psp_cmd_buf(psp);

977 978 979
	return ret;
}

980 981
static int psp_xgmi_load(struct psp_context *psp)
{
C
Candice Li 已提交
982
	return psp_ta_load(psp, &psp->xgmi_context.context);
983 984
}

985 986
static int psp_xgmi_unload(struct psp_context *psp)
{
987
	return psp_ta_unload(psp, psp->xgmi_context.context.session_id);
988 989
}

990 991
int psp_xgmi_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
992
	return psp_ta_invoke(psp, ta_cmd_id, psp->xgmi_context.context.session_id);
993 994
}

995
int psp_xgmi_terminate(struct psp_context *psp)
996 997
{
	int ret;
998 999 1000 1001 1002 1003
	struct amdgpu_device *adev = psp->adev;

	/* XGMI TA unload currently is not supported on Arcturus/Aldebaran A+A */
	if (adev->asic_type == CHIP_ARCTURUS ||
		(adev->asic_type == CHIP_ALDEBARAN && adev->gmc.xgmi.connected_to_cpu))
		return 0;
1004

1005
	if (!psp->xgmi_context.context.initialized)
1006 1007 1008 1009 1010 1011
		return 0;

	ret = psp_xgmi_unload(psp);
	if (ret)
		return ret;

1012
	psp->xgmi_context.context.initialized = false;
1013 1014

	/* free xgmi shared memory */
1015
	psp_ta_free_shared_buf(&psp->xgmi_context.context.mem_context);
1016 1017 1018 1019

	return 0;
}

1020
int psp_xgmi_initialize(struct psp_context *psp, bool set_extended_data, bool load_ta)
1021 1022 1023 1024
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	int ret;

1025
	if (!psp->ta_fw ||
C
Candice Li 已提交
1026 1027
	    !psp->xgmi_context.context.bin_desc.size_bytes ||
	    !psp->xgmi_context.context.bin_desc.start_addr)
1028 1029
		return -ENOENT;

1030 1031 1032
	if (!load_ta)
		goto invoke;

1033
	psp->xgmi_context.context.mem_context.shared_mem_size = PSP_XGMI_SHARED_MEM_SIZE;
1034
	psp->xgmi_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1035

1036
	if (!psp->xgmi_context.context.initialized) {
1037 1038 1039 1040 1041 1042 1043
		ret = psp_xgmi_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	/* Load XGMI TA */
	ret = psp_xgmi_load(psp);
1044 1045 1046
	if (!ret)
		psp->xgmi_context.context.initialized = true;
	else
1047 1048
		return ret;

1049
invoke:
1050
	/* Initialize XGMI session */
1051
	xgmi_cmd = (struct ta_xgmi_shared_memory *)(psp->xgmi_context.context.mem_context.shared_buf);
1052
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
1053
	xgmi_cmd->flag_extend_link_record = set_extended_data;
1054 1055 1056 1057 1058 1059 1060
	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__INITIALIZE;

	ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);

	return ret;
}

1061 1062 1063 1064 1065
int psp_xgmi_get_hive_id(struct psp_context *psp, uint64_t *hive_id)
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	int ret;

1066
	xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));

	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_HIVE_ID;

	/* Invoke xgmi ta to get hive id */
	ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
	if (ret)
		return ret;

	*hive_id = xgmi_cmd->xgmi_out_message.get_hive_id.hive_id;

	return 0;
}

int psp_xgmi_get_node_id(struct psp_context *psp, uint64_t *node_id)
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	int ret;

1086
	xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));

	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_NODE_ID;

	/* Invoke xgmi ta to get the node id */
	ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
	if (ret)
		return ret;

	*node_id = xgmi_cmd->xgmi_out_message.get_node_id.node_id;

	return 0;
}

1101 1102 1103
static bool psp_xgmi_peer_link_info_supported(struct psp_context *psp)
{
	return psp->adev->asic_type == CHIP_ALDEBARAN &&
C
Candice Li 已提交
1104
				psp->xgmi_context.context.bin_desc.feature_version >= 0x2000000b;
1105 1106
}

1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
/*
 * Chips that support extended topology information require the driver to
 * reflect topology information in the opposite direction.  This is
 * because the TA has already exceeded its link record limit and if the
 * TA holds bi-directional information, the driver would have to do
 * multiple fetches instead of just two.
 */
static void psp_xgmi_reflect_topology_info(struct psp_context *psp,
					struct psp_xgmi_node_info node_info)
{
	struct amdgpu_device *mirror_adev;
	struct amdgpu_hive_info *hive;
	uint64_t src_node_id = psp->adev->gmc.xgmi.node_id;
	uint64_t dst_node_id = node_info.node_id;
	uint8_t dst_num_hops = node_info.num_hops;
	uint8_t dst_num_links = node_info.num_links;

	hive = amdgpu_get_xgmi_hive(psp->adev);
	list_for_each_entry(mirror_adev, &hive->device_list, gmc.xgmi.head) {
		struct psp_xgmi_topology_info *mirror_top_info;
		int j;

		if (mirror_adev->gmc.xgmi.node_id != dst_node_id)
			continue;

		mirror_top_info = &mirror_adev->psp.xgmi_context.top_info;
		for (j = 0; j < mirror_top_info->num_nodes; j++) {
			if (mirror_top_info->nodes[j].node_id != src_node_id)
				continue;

			mirror_top_info->nodes[j].num_hops = dst_num_hops;
			/*
			 * prevent 0 num_links value re-reflection since reflection
			 * criteria is based on num_hops (direct or indirect).
			 *
			 */
			if (dst_num_links)
				mirror_top_info->nodes[j].num_links = dst_num_links;

			break;
		}

		break;
	}
}

1153 1154
int psp_xgmi_get_topology_info(struct psp_context *psp,
			       int number_devices,
1155 1156
			       struct psp_xgmi_topology_info *topology,
			       bool get_extended_data)
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	struct ta_xgmi_cmd_get_topology_info_input *topology_info_input;
	struct ta_xgmi_cmd_get_topology_info_output *topology_info_output;
	int i;
	int ret;

	if (!topology || topology->num_nodes > TA_XGMI__MAX_CONNECTED_NODES)
		return -EINVAL;

1167
	xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1168
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
1169
	xgmi_cmd->flag_extend_link_record = get_extended_data;
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191

	/* Fill in the shared memory with topology information as input */
	topology_info_input = &xgmi_cmd->xgmi_in_message.get_topology_info;
	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_GET_TOPOLOGY_INFO;
	topology_info_input->num_nodes = number_devices;

	for (i = 0; i < topology_info_input->num_nodes; i++) {
		topology_info_input->nodes[i].node_id = topology->nodes[i].node_id;
		topology_info_input->nodes[i].num_hops = topology->nodes[i].num_hops;
		topology_info_input->nodes[i].is_sharing_enabled = topology->nodes[i].is_sharing_enabled;
		topology_info_input->nodes[i].sdma_engine = topology->nodes[i].sdma_engine;
	}

	/* Invoke xgmi ta to get the topology information */
	ret = psp_xgmi_invoke(psp, TA_COMMAND_XGMI__GET_GET_TOPOLOGY_INFO);
	if (ret)
		return ret;

	/* Read the output topology information from the shared memory */
	topology_info_output = &xgmi_cmd->xgmi_out_message.get_topology_info;
	topology->num_nodes = xgmi_cmd->xgmi_out_message.get_topology_info.num_nodes;
	for (i = 0; i < topology->num_nodes; i++) {
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
		/* extended data will either be 0 or equal to non-extended data */
		if (topology_info_output->nodes[i].num_hops)
			topology->nodes[i].num_hops = topology_info_output->nodes[i].num_hops;

		/* non-extended data gets everything here so no need to update */
		if (!get_extended_data) {
			topology->nodes[i].node_id = topology_info_output->nodes[i].node_id;
			topology->nodes[i].is_sharing_enabled =
					topology_info_output->nodes[i].is_sharing_enabled;
			topology->nodes[i].sdma_engine =
					topology_info_output->nodes[i].sdma_engine;
		}

1205 1206
	}

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	/* Invoke xgmi ta again to get the link information */
	if (psp_xgmi_peer_link_info_supported(psp)) {
		struct ta_xgmi_cmd_get_peer_link_info_output *link_info_output;

		xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_PEER_LINKS;

		ret = psp_xgmi_invoke(psp, TA_COMMAND_XGMI__GET_PEER_LINKS);

		if (ret)
			return ret;

		link_info_output = &xgmi_cmd->xgmi_out_message.get_link_info;
1219 1220 1221 1222 1223
		for (i = 0; i < topology->num_nodes; i++) {
			/* accumulate num_links on extended data */
			topology->nodes[i].num_links = get_extended_data ?
					topology->nodes[i].num_links +
							link_info_output->nodes[i].num_links :
1224
					link_info_output->nodes[i].num_links;
1225 1226 1227 1228 1229 1230

			/* reflect the topology information for bi-directionality */
			if (psp->xgmi_context.supports_extended_data &&
					get_extended_data && topology->nodes[i].num_hops)
				psp_xgmi_reflect_topology_info(psp, topology->nodes[i]);
		}
1231 1232
	}

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	return 0;
}

int psp_xgmi_set_topology_info(struct psp_context *psp,
			       int number_devices,
			       struct psp_xgmi_topology_info *topology)
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	struct ta_xgmi_cmd_get_topology_info_input *topology_info_input;
	int i;

	if (!topology || topology->num_nodes > TA_XGMI__MAX_CONNECTED_NODES)
		return -EINVAL;

1247
	xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));

	topology_info_input = &xgmi_cmd->xgmi_in_message.get_topology_info;
	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__SET_TOPOLOGY_INFO;
	topology_info_input->num_nodes = number_devices;

	for (i = 0; i < topology_info_input->num_nodes; i++) {
		topology_info_input->nodes[i].node_id = topology->nodes[i].node_id;
		topology_info_input->nodes[i].num_hops = topology->nodes[i].num_hops;
		topology_info_input->nodes[i].is_sharing_enabled = 1;
		topology_info_input->nodes[i].sdma_engine = topology->nodes[i].sdma_engine;
	}

	/* Invoke xgmi ta to set topology information */
	return psp_xgmi_invoke(psp, TA_COMMAND_XGMI__SET_TOPOLOGY_INFO);
}

1265 1266 1267
// ras begin
static int psp_ras_init_shared_buf(struct psp_context *psp)
{
1268
	return psp_ta_init_shared_buf(psp, &psp->ras_context.context.mem_context);
1269 1270 1271 1272
}

static int psp_ras_load(struct psp_context *psp)
{
C
Candice Li 已提交
1273
	return psp_ta_load(psp, &psp->ras_context.context);
1274 1275 1276 1277
}

static int psp_ras_unload(struct psp_context *psp)
{
1278
	return psp_ta_unload(psp, psp->ras_context.context.session_id);
1279 1280 1281 1282
}

int psp_ras_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
1283 1284 1285
	struct ta_ras_shared_memory *ras_cmd;
	int ret;

1286
	ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1287

1288 1289 1290 1291 1292 1293
	/*
	 * TODO: bypass the loading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1294
	ret = psp_ta_invoke(psp, ta_cmd_id, psp->ras_context.context.session_id);
1295

1296 1297 1298
	if (amdgpu_ras_intr_triggered())
		return ret;

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	if (ras_cmd->if_version > RAS_TA_HOST_IF_VER)
	{
		DRM_WARN("RAS: Unsupported Interface");
		return -EINVAL;
	}

	if (!ret) {
		if (ras_cmd->ras_out_message.flags.err_inject_switch_disable_flag) {
			dev_warn(psp->adev->dev, "ECC switch disabled\n");

			ras_cmd->ras_status = TA_RAS_STATUS__ERROR_RAS_NOT_AVAILABLE;
		}
		else if (ras_cmd->ras_out_message.flags.reg_access_failure_flag)
			dev_warn(psp->adev->dev,
				 "RAS internal register access blocked\n");
	}

	return ret;
1317 1318 1319 1320 1321 1322 1323 1324
}

int psp_ras_enable_features(struct psp_context *psp,
		union ta_ras_cmd_input *info, bool enable)
{
	struct ta_ras_shared_memory *ras_cmd;
	int ret;

1325
	if (!psp->ras_context.context.initialized)
1326 1327
		return -EINVAL;

1328
	ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));

	if (enable)
		ras_cmd->cmd_id = TA_RAS_COMMAND__ENABLE_FEATURES;
	else
		ras_cmd->cmd_id = TA_RAS_COMMAND__DISABLE_FEATURES;

	ras_cmd->ras_in_message = *info;

	ret = psp_ras_invoke(psp, ras_cmd->cmd_id);
	if (ret)
		return -EINVAL;

1342 1343 1344 1345
	if (ras_cmd->ras_status)
		dev_warn(psp->adev->dev, "RAS WARNING: ras status = 0x%X\n", ras_cmd->ras_status);

	return 0;
1346 1347 1348 1349 1350 1351
}

static int psp_ras_terminate(struct psp_context *psp)
{
	int ret;

1352 1353 1354 1355 1356 1357
	/*
	 * TODO: bypass the terminate in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1358
	if (!psp->ras_context.context.initialized)
1359 1360 1361 1362 1363 1364
		return 0;

	ret = psp_ras_unload(psp);
	if (ret)
		return ret;

1365
	psp->ras_context.context.initialized = false;
1366 1367

	/* free ras shared memory */
1368
	psp_ta_free_shared_buf(&psp->ras_context.context.mem_context);
1369 1370 1371 1372 1373 1374 1375

	return 0;
}

static int psp_ras_initialize(struct psp_context *psp)
{
	int ret;
1376 1377
	uint32_t boot_cfg = 0xFF;
	struct amdgpu_device *adev = psp->adev;
1378
	struct ta_ras_shared_memory *ras_cmd;
1379

1380 1381 1382
	/*
	 * TODO: bypass the initialize in sriov for now
	 */
1383
	if (amdgpu_sriov_vf(adev))
1384 1385
		return 0;

C
Candice Li 已提交
1386 1387
	if (!adev->psp.ras_context.context.bin_desc.size_bytes ||
	    !adev->psp.ras_context.context.bin_desc.start_addr) {
1388
		dev_info(adev->dev, "RAS: optional ras ta ucode is not available\n");
1389 1390 1391
		return 0;
	}

1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	if (amdgpu_atomfirmware_dynamic_boot_config_supported(adev)) {
		/* query GECC enablement status from boot config
		 * boot_cfg: 1: GECC is enabled or 0: GECC is disabled
		 */
		ret = psp_boot_config_get(adev, &boot_cfg);
		if (ret)
			dev_warn(adev->dev, "PSP get boot config failed\n");

		if (!amdgpu_ras_is_supported(psp->adev, AMDGPU_RAS_BLOCK__UMC)) {
			if (!boot_cfg) {
				dev_info(adev->dev, "GECC is disabled\n");
			} else {
				/* disable GECC in next boot cycle if ras is
				 * disabled by module parameter amdgpu_ras_enable
				 * and/or amdgpu_ras_mask, or boot_config_get call
				 * is failed
				 */
				ret = psp_boot_config_set(adev, 0);
				if (ret)
					dev_warn(adev->dev, "PSP set boot config failed\n");
				else
					dev_warn(adev->dev, "GECC will be disabled in next boot cycle "
						 "if set amdgpu_ras_enable and/or amdgpu_ras_mask to 0x0\n");
			}
		} else {
			if (1 == boot_cfg) {
				dev_info(adev->dev, "GECC is enabled\n");
			} else {
				/* enable GECC in next boot cycle if it is disabled
				 * in boot config, or force enable GECC if failed to
				 * get boot configuration
				 */
				ret = psp_boot_config_set(adev, BOOT_CONFIG_GECC);
				if (ret)
					dev_warn(adev->dev, "PSP set boot config failed\n");
				else
					dev_warn(adev->dev, "GECC will be enabled in next boot cycle\n");
			}
		}
	}

1433
	psp->ras_context.context.mem_context.shared_mem_size = PSP_RAS_SHARED_MEM_SIZE;
1434
	psp->ras_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1435

1436
	if (!psp->ras_context.context.initialized) {
1437 1438 1439 1440 1441
		ret = psp_ras_init_shared_buf(psp);
		if (ret)
			return ret;
	}

1442 1443 1444 1445 1446 1447 1448 1449
	ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
	memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));

	if (psp->adev->gmc.xgmi.connected_to_cpu)
		ras_cmd->ras_in_message.init_flags.poison_mode_en = 1;
	else
		ras_cmd->ras_in_message.init_flags.dgpu_mode = 1;

1450 1451
	ret = psp_ras_load(psp);

1452 1453 1454 1455 1456 1457 1458 1459 1460
	if (!ret && !ras_cmd->ras_status)
		psp->ras_context.context.initialized = true;
	else {
		if (ras_cmd->ras_status)
			dev_warn(psp->adev->dev, "RAS Init Status: 0x%X\n", ras_cmd->ras_status);
		amdgpu_ras_fini(psp->adev);
	}

	return ret;
1461
}
1462 1463 1464 1465 1466 1467 1468

int psp_ras_trigger_error(struct psp_context *psp,
			  struct ta_ras_trigger_error_input *info)
{
	struct ta_ras_shared_memory *ras_cmd;
	int ret;

1469
	if (!psp->ras_context.context.initialized)
1470 1471
		return -EINVAL;

1472
	ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
	memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));

	ras_cmd->cmd_id = TA_RAS_COMMAND__TRIGGER_ERROR;
	ras_cmd->ras_in_message.trigger_error = *info;

	ret = psp_ras_invoke(psp, ras_cmd->cmd_id);
	if (ret)
		return -EINVAL;

	/* If err_event_athub occurs error inject was successful, however
	   return status from TA is no long reliable */
	if (amdgpu_ras_intr_triggered())
		return 0;

1487 1488 1489 1490 1491 1492
	if (ras_cmd->ras_status) {
		dev_warn(psp->adev->dev, "RAS WARNING: ras status = 0x%X\n", ras_cmd->ras_status);
		return -EINVAL;
	}

	return 0;
1493
}
1494 1495
// ras end

B
Bhawanpreet Lakha 已提交
1496 1497 1498
// HDCP start
static int psp_hdcp_init_shared_buf(struct psp_context *psp)
{
1499
	return psp_ta_init_shared_buf(psp, &psp->hdcp_context.context.mem_context);
B
Bhawanpreet Lakha 已提交
1500 1501 1502 1503
}

static int psp_hdcp_load(struct psp_context *psp)
{
C
Candice Li 已提交
1504
	return psp_ta_load(psp, &psp->hdcp_context.context);
B
Bhawanpreet Lakha 已提交
1505
}
C
Candice Li 已提交
1506

B
Bhawanpreet Lakha 已提交
1507 1508 1509 1510
static int psp_hdcp_initialize(struct psp_context *psp)
{
	int ret;

1511 1512 1513 1514 1515 1516
	/*
	 * TODO: bypass the initialize in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

C
Candice Li 已提交
1517 1518
	if (!psp->hdcp_context.context.bin_desc.size_bytes ||
	    !psp->hdcp_context.context.bin_desc.start_addr) {
1519
		dev_info(psp->adev->dev, "HDCP: optional hdcp ta ucode is not available\n");
1520 1521 1522
		return 0;
	}

1523
	psp->hdcp_context.context.mem_context.shared_mem_size = PSP_HDCP_SHARED_MEM_SIZE;
1524
	psp->hdcp_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1525

1526
	if (!psp->hdcp_context.context.initialized) {
B
Bhawanpreet Lakha 已提交
1527 1528 1529 1530 1531 1532
		ret = psp_hdcp_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	ret = psp_hdcp_load(psp);
1533 1534 1535 1536
	if (!ret) {
		psp->hdcp_context.context.initialized = true;
		mutex_init(&psp->hdcp_context.mutex);
	}
B
Bhawanpreet Lakha 已提交
1537

1538
	return ret;
B
Bhawanpreet Lakha 已提交
1539 1540 1541 1542
}

static int psp_hdcp_unload(struct psp_context *psp)
{
1543
	return psp_ta_unload(psp, psp->hdcp_context.context.session_id);
B
Bhawanpreet Lakha 已提交
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
}

int psp_hdcp_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
	/*
	 * TODO: bypass the loading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1554
	return psp_ta_invoke(psp, ta_cmd_id, psp->hdcp_context.context.session_id);
B
Bhawanpreet Lakha 已提交
1555 1556 1557 1558 1559 1560
}

static int psp_hdcp_terminate(struct psp_context *psp)
{
	int ret;

1561 1562 1563 1564 1565 1566
	/*
	 * TODO: bypass the terminate in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1567 1568
	if (!psp->hdcp_context.context.initialized) {
		if (psp->hdcp_context.context.mem_context.shared_buf)
1569 1570 1571 1572
			goto out;
		else
			return 0;
	}
B
Bhawanpreet Lakha 已提交
1573 1574 1575 1576 1577

	ret = psp_hdcp_unload(psp);
	if (ret)
		return ret;

1578
	psp->hdcp_context.context.initialized = false;
B
Bhawanpreet Lakha 已提交
1579

1580
out:
B
Bhawanpreet Lakha 已提交
1581
	/* free hdcp shared memory */
1582
	psp_ta_free_shared_buf(&psp->hdcp_context.context.mem_context);
B
Bhawanpreet Lakha 已提交
1583 1584 1585 1586 1587

	return 0;
}
// HDCP end

B
Bhawanpreet Lakha 已提交
1588 1589 1590
// DTM start
static int psp_dtm_init_shared_buf(struct psp_context *psp)
{
1591
	return psp_ta_init_shared_buf(psp, &psp->dtm_context.context.mem_context);
B
Bhawanpreet Lakha 已提交
1592 1593 1594 1595
}

static int psp_dtm_load(struct psp_context *psp)
{
C
Candice Li 已提交
1596
	return psp_ta_load(psp, &psp->dtm_context.context);
B
Bhawanpreet Lakha 已提交
1597 1598 1599 1600 1601 1602
}

static int psp_dtm_initialize(struct psp_context *psp)
{
	int ret;

1603 1604 1605 1606 1607 1608
	/*
	 * TODO: bypass the initialize in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

C
Candice Li 已提交
1609 1610
	if (!psp->dtm_context.context.bin_desc.size_bytes ||
	    !psp->dtm_context.context.bin_desc.start_addr) {
1611
		dev_info(psp->adev->dev, "DTM: optional dtm ta ucode is not available\n");
1612 1613 1614
		return 0;
	}

1615
	psp->dtm_context.context.mem_context.shared_mem_size = PSP_DTM_SHARED_MEM_SIZE;
1616
	psp->dtm_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1617

1618
	if (!psp->dtm_context.context.initialized) {
B
Bhawanpreet Lakha 已提交
1619 1620 1621 1622 1623 1624
		ret = psp_dtm_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	ret = psp_dtm_load(psp);
1625 1626 1627 1628
	if (!ret) {
		psp->dtm_context.context.initialized = true;
		mutex_init(&psp->dtm_context.mutex);
	}
B
Bhawanpreet Lakha 已提交
1629

1630
	return ret;
B
Bhawanpreet Lakha 已提交
1631 1632
}

1633 1634
static int psp_dtm_unload(struct psp_context *psp)
{
1635
	return psp_ta_unload(psp, psp->dtm_context.context.session_id);
1636 1637
}

B
Bhawanpreet Lakha 已提交
1638 1639 1640 1641 1642 1643 1644 1645
int psp_dtm_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
	/*
	 * TODO: bypass the loading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1646
	return psp_ta_invoke(psp, ta_cmd_id, psp->dtm_context.context.session_id);
B
Bhawanpreet Lakha 已提交
1647 1648 1649 1650 1651 1652
}

static int psp_dtm_terminate(struct psp_context *psp)
{
	int ret;

1653 1654 1655 1656 1657 1658
	/*
	 * TODO: bypass the terminate in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1659 1660
	if (!psp->dtm_context.context.initialized) {
		if (psp->dtm_context.context.mem_context.shared_buf)
1661 1662 1663 1664
			goto out;
		else
			return 0;
	}
B
Bhawanpreet Lakha 已提交
1665

1666
	ret = psp_dtm_unload(psp);
B
Bhawanpreet Lakha 已提交
1667 1668 1669
	if (ret)
		return ret;

1670
	psp->dtm_context.context.initialized = false;
B
Bhawanpreet Lakha 已提交
1671

1672
out:
1673 1674
	/* free dtm shared memory */
	psp_ta_free_shared_buf(&psp->dtm_context.context.mem_context);
B
Bhawanpreet Lakha 已提交
1675 1676 1677 1678 1679

	return 0;
}
// DTM end

W
Wenhui Sheng 已提交
1680 1681 1682
// RAP start
static int psp_rap_init_shared_buf(struct psp_context *psp)
{
1683
	return psp_ta_init_shared_buf(psp, &psp->rap_context.context.mem_context);
W
Wenhui Sheng 已提交
1684 1685 1686 1687
}

static int psp_rap_load(struct psp_context *psp)
{
C
Candice Li 已提交
1688
	return psp_ta_load(psp, &psp->rap_context.context);
W
Wenhui Sheng 已提交
1689 1690 1691 1692
}

static int psp_rap_unload(struct psp_context *psp)
{
1693
	return psp_ta_unload(psp, psp->rap_context.context.session_id);
W
Wenhui Sheng 已提交
1694 1695 1696 1697 1698
}

static int psp_rap_initialize(struct psp_context *psp)
{
	int ret;
1699
	enum ta_rap_status status = TA_RAP_STATUS__SUCCESS;
W
Wenhui Sheng 已提交
1700 1701 1702 1703 1704 1705 1706

	/*
	 * TODO: bypass the initialize in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

C
Candice Li 已提交
1707 1708
	if (!psp->rap_context.context.bin_desc.size_bytes ||
	    !psp->rap_context.context.bin_desc.start_addr) {
W
Wenhui Sheng 已提交
1709 1710 1711 1712
		dev_info(psp->adev->dev, "RAP: optional rap ta ucode is not available\n");
		return 0;
	}

1713
	psp->rap_context.context.mem_context.shared_mem_size = PSP_RAP_SHARED_MEM_SIZE;
1714
	psp->rap_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1715

1716
	if (!psp->rap_context.context.initialized) {
W
Wenhui Sheng 已提交
1717 1718 1719 1720 1721 1722
		ret = psp_rap_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	ret = psp_rap_load(psp);
1723 1724 1725 1726
	if (!ret) {
		psp->rap_context.context.initialized = true;
		mutex_init(&psp->rap_context.mutex);
	} else
W
Wenhui Sheng 已提交
1727 1728
		return ret;

1729 1730
	ret = psp_rap_invoke(psp, TA_CMD_RAP__INITIALIZE, &status);
	if (ret || status != TA_RAP_STATUS__SUCCESS) {
1731
		psp_rap_terminate(psp);
W
Wenhui Sheng 已提交
1732

1733 1734 1735 1736
		dev_warn(psp->adev->dev, "RAP TA initialize fail (%d) status %d.\n",
			 ret, status);

		return ret;
W
Wenhui Sheng 已提交
1737 1738 1739 1740 1741 1742 1743 1744 1745
	}

	return 0;
}

static int psp_rap_terminate(struct psp_context *psp)
{
	int ret;

1746
	if (!psp->rap_context.context.initialized)
W
Wenhui Sheng 已提交
1747 1748 1749 1750
		return 0;

	ret = psp_rap_unload(psp);

1751
	psp->rap_context.context.initialized = false;
W
Wenhui Sheng 已提交
1752 1753

	/* free rap shared memory */
1754
	psp_ta_free_shared_buf(&psp->rap_context.context.mem_context);
W
Wenhui Sheng 已提交
1755 1756 1757 1758

	return ret;
}

1759
int psp_rap_invoke(struct psp_context *psp, uint32_t ta_cmd_id, enum ta_rap_status *status)
W
Wenhui Sheng 已提交
1760 1761
{
	struct ta_rap_shared_memory *rap_cmd;
1762
	int ret = 0;
W
Wenhui Sheng 已提交
1763

1764
	if (!psp->rap_context.context.initialized)
1765
		return 0;
W
Wenhui Sheng 已提交
1766 1767 1768 1769 1770 1771 1772 1773

	if (ta_cmd_id != TA_CMD_RAP__INITIALIZE &&
	    ta_cmd_id != TA_CMD_RAP__VALIDATE_L0)
		return -EINVAL;

	mutex_lock(&psp->rap_context.mutex);

	rap_cmd = (struct ta_rap_shared_memory *)
1774
		  psp->rap_context.context.mem_context.shared_buf;
W
Wenhui Sheng 已提交
1775 1776 1777 1778 1779
	memset(rap_cmd, 0, sizeof(struct ta_rap_shared_memory));

	rap_cmd->cmd_id = ta_cmd_id;
	rap_cmd->validation_method_id = METHOD_A;

1780
	ret = psp_ta_invoke(psp, rap_cmd->cmd_id, psp->rap_context.context.session_id);
1781 1782 1783 1784 1785
	if (ret)
		goto out_unlock;

	if (status)
		*status = rap_cmd->rap_status;
W
Wenhui Sheng 已提交
1786

1787
out_unlock:
W
Wenhui Sheng 已提交
1788 1789
	mutex_unlock(&psp->rap_context.mutex);

1790
	return ret;
W
Wenhui Sheng 已提交
1791 1792 1793
}
// RAP end

1794 1795 1796
/* securedisplay start */
static int psp_securedisplay_init_shared_buf(struct psp_context *psp)
{
1797
	return psp_ta_init_shared_buf(
1798
		psp, &psp->securedisplay_context.context.mem_context);
1799 1800 1801 1802
}

static int psp_securedisplay_load(struct psp_context *psp)
{
C
Candice Li 已提交
1803
	return psp_ta_load(psp, &psp->securedisplay_context.context);
1804 1805 1806 1807
}

static int psp_securedisplay_unload(struct psp_context *psp)
{
1808
	return psp_ta_unload(psp, psp->securedisplay_context.context.session_id);
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
}

static int psp_securedisplay_initialize(struct psp_context *psp)
{
	int ret;
	struct securedisplay_cmd *securedisplay_cmd;

	/*
	 * TODO: bypass the initialize in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

C
Candice Li 已提交
1822 1823
	if (!psp->securedisplay_context.context.bin_desc.size_bytes ||
	    !psp->securedisplay_context.context.bin_desc.start_addr) {
1824 1825 1826 1827
		dev_info(psp->adev->dev, "SECUREDISPLAY: securedisplay ta ucode is not available\n");
		return 0;
	}

1828 1829
	psp->securedisplay_context.context.mem_context.shared_mem_size =
		PSP_SECUREDISPLAY_SHARED_MEM_SIZE;
1830
	psp->securedisplay_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1831

1832
	if (!psp->securedisplay_context.context.initialized) {
1833 1834 1835 1836 1837 1838
		ret = psp_securedisplay_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	ret = psp_securedisplay_load(psp);
1839 1840 1841 1842
	if (!ret) {
		psp->securedisplay_context.context.initialized = true;
		mutex_init(&psp->securedisplay_context.mutex);
	} else
1843 1844 1845 1846 1847 1848 1849
		return ret;

	psp_prep_securedisplay_cmd_buf(psp, &securedisplay_cmd,
			TA_SECUREDISPLAY_COMMAND__QUERY_TA);

	ret = psp_securedisplay_invoke(psp, TA_SECUREDISPLAY_COMMAND__QUERY_TA);
	if (ret) {
1850
		psp_securedisplay_terminate(psp);
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
		dev_err(psp->adev->dev, "SECUREDISPLAY TA initialize fail.\n");
		return -EINVAL;
	}

	if (securedisplay_cmd->status != TA_SECUREDISPLAY_STATUS__SUCCESS) {
		psp_securedisplay_parse_resp_status(psp, securedisplay_cmd->status);
		dev_err(psp->adev->dev, "SECUREDISPLAY: query securedisplay TA failed. ret 0x%x\n",
			securedisplay_cmd->securedisplay_out_message.query_ta.query_cmd_ret);
	}

	return 0;
}

static int psp_securedisplay_terminate(struct psp_context *psp)
{
	int ret;

	/*
	 * TODO:bypass the terminate in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1874
	if (!psp->securedisplay_context.context.initialized)
1875 1876 1877 1878 1879 1880
		return 0;

	ret = psp_securedisplay_unload(psp);
	if (ret)
		return ret;

1881
	psp->securedisplay_context.context.initialized = false;
1882 1883

	/* free securedisplay shared memory */
1884
	psp_ta_free_shared_buf(&psp->securedisplay_context.context.mem_context);
1885 1886 1887 1888 1889 1890 1891 1892

	return ret;
}

int psp_securedisplay_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
	int ret;

1893
	if (!psp->securedisplay_context.context.initialized)
1894 1895 1896 1897 1898 1899 1900 1901
		return -EINVAL;

	if (ta_cmd_id != TA_SECUREDISPLAY_COMMAND__QUERY_TA &&
	    ta_cmd_id != TA_SECUREDISPLAY_COMMAND__SEND_ROI_CRC)
		return -EINVAL;

	mutex_lock(&psp->securedisplay_context.mutex);

1902
	ret = psp_ta_invoke(psp, ta_cmd_id, psp->securedisplay_context.context.session_id);
1903 1904 1905 1906 1907 1908 1909

	mutex_unlock(&psp->securedisplay_context.mutex);

	return ret;
}
/* SECUREDISPLAY end */

1910
static int psp_hw_start(struct psp_context *psp)
1911
{
1912
	struct amdgpu_device *adev = psp->adev;
1913 1914
	int ret;

1915
	if (!amdgpu_sriov_vf(adev)) {
1916
		if ((is_psp_fw_valid(psp->kdb)) &&
1917 1918 1919 1920
		    (psp->funcs->bootloader_load_kdb != NULL)) {
			ret = psp_bootloader_load_kdb(psp);
			if (ret) {
				DRM_ERROR("PSP load kdb failed!\n");
1921 1922 1923 1924
				return ret;
			}
		}

1925 1926
		if ((is_psp_fw_valid(psp->spl)) &&
		    (psp->funcs->bootloader_load_spl != NULL)) {
1927 1928 1929
			ret = psp_bootloader_load_spl(psp);
			if (ret) {
				DRM_ERROR("PSP load spl failed!\n");
1930 1931 1932 1933
				return ret;
			}
		}

1934 1935 1936 1937
		if ((is_psp_fw_valid(psp->sys)) &&
		    (psp->funcs->bootloader_load_sysdrv != NULL)) {
			ret = psp_bootloader_load_sysdrv(psp);
			if (ret) {
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
				DRM_ERROR("PSP load sys drv failed!\n");
				return ret;
			}
		}

		if ((is_psp_fw_valid(psp->soc_drv)) &&
		    (psp->funcs->bootloader_load_soc_drv != NULL)) {
			ret = psp_bootloader_load_soc_drv(psp);
			if (ret) {
				DRM_ERROR("PSP load soc drv failed!\n");
				return ret;
			}
		}

		if ((is_psp_fw_valid(psp->intf_drv)) &&
		    (psp->funcs->bootloader_load_intf_drv != NULL)) {
			ret = psp_bootloader_load_intf_drv(psp);
			if (ret) {
				DRM_ERROR("PSP load intf drv failed!\n");
				return ret;
			}
		}

		if ((is_psp_fw_valid(psp->dbg_drv)) &&
		    (psp->funcs->bootloader_load_dbg_drv != NULL)) {
			ret = psp_bootloader_load_dbg_drv(psp);
			if (ret) {
				DRM_ERROR("PSP load dbg drv failed!\n");
1966 1967
				return ret;
			}
1968
		}
1969

1970 1971 1972 1973 1974 1975 1976
		if ((is_psp_fw_valid(psp->sos)) &&
		    (psp->funcs->bootloader_load_sos != NULL)) {
			ret = psp_bootloader_load_sos(psp);
			if (ret) {
				DRM_ERROR("PSP load sos failed!\n");
				return ret;
			}
1977
		}
1978
	}
1979

1980
	ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
1981 1982
	if (ret) {
		DRM_ERROR("PSP create ring failed!\n");
1983
		return ret;
1984
	}
1985

1986 1987 1988 1989 1990 1991
	ret = psp_tmr_init(psp);
	if (ret) {
		DRM_ERROR("PSP tmr init failed!\n");
		return ret;
	}

1992
	/*
1993
	 * For ASICs with DF Cstate management centralized
1994 1995 1996
	 * to PMFW, TMR setup should be performed after PMFW
	 * loaded and before other non-psp firmware loaded.
	 */
1997 1998 1999
	if (psp->pmfw_centralized_cstate_management) {
		ret = psp_load_smu_fw(psp);
		if (ret)
2000
			return ret;
2001 2002 2003 2004 2005 2006
	}

	ret = psp_tmr_load(psp);
	if (ret) {
		DRM_ERROR("PSP load tmr failed!\n");
		return ret;
2007
	}
2008

2009 2010 2011
	return 0;
}

2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
static int psp_get_fw_type(struct amdgpu_firmware_info *ucode,
			   enum psp_gfx_fw_type *type)
{
	switch (ucode->ucode_id) {
	case AMDGPU_UCODE_ID_SDMA0:
		*type = GFX_FW_TYPE_SDMA0;
		break;
	case AMDGPU_UCODE_ID_SDMA1:
		*type = GFX_FW_TYPE_SDMA1;
		break;
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
	case AMDGPU_UCODE_ID_SDMA2:
		*type = GFX_FW_TYPE_SDMA2;
		break;
	case AMDGPU_UCODE_ID_SDMA3:
		*type = GFX_FW_TYPE_SDMA3;
		break;
	case AMDGPU_UCODE_ID_SDMA4:
		*type = GFX_FW_TYPE_SDMA4;
		break;
	case AMDGPU_UCODE_ID_SDMA5:
		*type = GFX_FW_TYPE_SDMA5;
		break;
	case AMDGPU_UCODE_ID_SDMA6:
		*type = GFX_FW_TYPE_SDMA6;
		break;
	case AMDGPU_UCODE_ID_SDMA7:
		*type = GFX_FW_TYPE_SDMA7;
		break;
2040 2041 2042 2043 2044 2045
	case AMDGPU_UCODE_ID_CP_MES:
		*type = GFX_FW_TYPE_CP_MES;
		break;
	case AMDGPU_UCODE_ID_CP_MES_DATA:
		*type = GFX_FW_TYPE_MES_STACK;
		break;
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
	case AMDGPU_UCODE_ID_CP_CE:
		*type = GFX_FW_TYPE_CP_CE;
		break;
	case AMDGPU_UCODE_ID_CP_PFP:
		*type = GFX_FW_TYPE_CP_PFP;
		break;
	case AMDGPU_UCODE_ID_CP_ME:
		*type = GFX_FW_TYPE_CP_ME;
		break;
	case AMDGPU_UCODE_ID_CP_MEC1:
		*type = GFX_FW_TYPE_CP_MEC;
		break;
	case AMDGPU_UCODE_ID_CP_MEC1_JT:
		*type = GFX_FW_TYPE_CP_MEC_ME1;
		break;
	case AMDGPU_UCODE_ID_CP_MEC2:
		*type = GFX_FW_TYPE_CP_MEC;
		break;
	case AMDGPU_UCODE_ID_CP_MEC2_JT:
		*type = GFX_FW_TYPE_CP_MEC_ME2;
		break;
	case AMDGPU_UCODE_ID_RLC_G:
		*type = GFX_FW_TYPE_RLC_G;
		break;
	case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL:
		*type = GFX_FW_TYPE_RLC_RESTORE_LIST_SRM_CNTL;
		break;
	case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM:
		*type = GFX_FW_TYPE_RLC_RESTORE_LIST_GPM_MEM;
		break;
	case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM:
		*type = GFX_FW_TYPE_RLC_RESTORE_LIST_SRM_MEM;
		break;
2079 2080 2081 2082 2083 2084
	case AMDGPU_UCODE_ID_RLC_IRAM:
		*type = GFX_FW_TYPE_RLC_IRAM;
		break;
	case AMDGPU_UCODE_ID_RLC_DRAM:
		*type = GFX_FW_TYPE_RLC_DRAM_BOOT;
		break;
2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
	case AMDGPU_UCODE_ID_SMC:
		*type = GFX_FW_TYPE_SMU;
		break;
	case AMDGPU_UCODE_ID_UVD:
		*type = GFX_FW_TYPE_UVD;
		break;
	case AMDGPU_UCODE_ID_UVD1:
		*type = GFX_FW_TYPE_UVD1;
		break;
	case AMDGPU_UCODE_ID_VCE:
		*type = GFX_FW_TYPE_VCE;
		break;
	case AMDGPU_UCODE_ID_VCN:
		*type = GFX_FW_TYPE_VCN;
		break;
2100 2101 2102
	case AMDGPU_UCODE_ID_VCN1:
		*type = GFX_FW_TYPE_VCN1;
		break;
2103 2104 2105 2106 2107 2108
	case AMDGPU_UCODE_ID_DMCU_ERAM:
		*type = GFX_FW_TYPE_DMCU_ERAM;
		break;
	case AMDGPU_UCODE_ID_DMCU_INTV:
		*type = GFX_FW_TYPE_DMCU_ISR;
		break;
2109 2110 2111 2112 2113 2114
	case AMDGPU_UCODE_ID_VCN0_RAM:
		*type = GFX_FW_TYPE_VCN0_RAM;
		break;
	case AMDGPU_UCODE_ID_VCN1_RAM:
		*type = GFX_FW_TYPE_VCN1_RAM;
		break;
2115 2116 2117
	case AMDGPU_UCODE_ID_DMCUB:
		*type = GFX_FW_TYPE_DMUB;
		break;
2118 2119 2120 2121 2122 2123 2124 2125
	case AMDGPU_UCODE_ID_MAXIMUM:
	default:
		return -EINVAL;
	}

	return 0;
}

2126 2127 2128 2129
static void psp_print_fw_hdr(struct psp_context *psp,
			     struct amdgpu_firmware_info *ucode)
{
	struct amdgpu_device *adev = psp->adev;
2130
	struct common_firmware_header *hdr;
2131 2132 2133 2134 2135 2136 2137 2138 2139 2140

	switch (ucode->ucode_id) {
	case AMDGPU_UCODE_ID_SDMA0:
	case AMDGPU_UCODE_ID_SDMA1:
	case AMDGPU_UCODE_ID_SDMA2:
	case AMDGPU_UCODE_ID_SDMA3:
	case AMDGPU_UCODE_ID_SDMA4:
	case AMDGPU_UCODE_ID_SDMA5:
	case AMDGPU_UCODE_ID_SDMA6:
	case AMDGPU_UCODE_ID_SDMA7:
2141 2142 2143
		hdr = (struct common_firmware_header *)
			adev->sdma.instance[ucode->ucode_id - AMDGPU_UCODE_ID_SDMA0].fw->data;
		amdgpu_ucode_print_sdma_hdr(hdr);
2144 2145
		break;
	case AMDGPU_UCODE_ID_CP_CE:
2146 2147
		hdr = (struct common_firmware_header *)adev->gfx.ce_fw->data;
		amdgpu_ucode_print_gfx_hdr(hdr);
2148 2149
		break;
	case AMDGPU_UCODE_ID_CP_PFP:
2150 2151
		hdr = (struct common_firmware_header *)adev->gfx.pfp_fw->data;
		amdgpu_ucode_print_gfx_hdr(hdr);
2152 2153
		break;
	case AMDGPU_UCODE_ID_CP_ME:
2154 2155
		hdr = (struct common_firmware_header *)adev->gfx.me_fw->data;
		amdgpu_ucode_print_gfx_hdr(hdr);
2156 2157
		break;
	case AMDGPU_UCODE_ID_CP_MEC1:
2158 2159
		hdr = (struct common_firmware_header *)adev->gfx.mec_fw->data;
		amdgpu_ucode_print_gfx_hdr(hdr);
2160 2161
		break;
	case AMDGPU_UCODE_ID_RLC_G:
2162 2163
		hdr = (struct common_firmware_header *)adev->gfx.rlc_fw->data;
		amdgpu_ucode_print_rlc_hdr(hdr);
2164 2165
		break;
	case AMDGPU_UCODE_ID_SMC:
2166 2167
		hdr = (struct common_firmware_header *)adev->pm.fw->data;
		amdgpu_ucode_print_smc_hdr(hdr);
2168 2169 2170 2171 2172 2173
		break;
	default:
		break;
	}
}

2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
static int psp_prep_load_ip_fw_cmd_buf(struct amdgpu_firmware_info *ucode,
				       struct psp_gfx_cmd_resp *cmd)
{
	int ret;
	uint64_t fw_mem_mc_addr = ucode->mc_addr;

	cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
	cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
	cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
	cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;

	ret = psp_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
	if (ret)
		DRM_ERROR("Unknown firmware type\n");

	return ret;
}

2192
static int psp_execute_non_psp_fw_load(struct psp_context *psp,
2193
			          struct amdgpu_firmware_info *ucode)
2194 2195
{
	int ret = 0;
2196
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
2197

2198 2199 2200 2201 2202
	ret = psp_prep_load_ip_fw_cmd_buf(ucode, cmd);
	if (!ret) {
		ret = psp_cmd_submit_buf(psp, ucode, cmd,
					 psp->fence_buf_mc_addr);
	}
2203

2204
	release_psp_cmd_buf(psp);
2205 2206 2207 2208

	return ret;
}

2209 2210 2211
static int psp_load_smu_fw(struct psp_context *psp)
{
	int ret;
2212
	struct amdgpu_device *adev = psp->adev;
2213
	struct amdgpu_firmware_info *ucode =
2214
			&adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
2215
	struct amdgpu_ras *ras = psp->ras_context.ras;
2216 2217 2218 2219

	if (!ucode->fw || amdgpu_sriov_vf(psp->adev))
		return 0;

2220
	if ((amdgpu_in_reset(adev) &&
2221
	     ras && adev->ras_enabled &&
2222
	     (adev->asic_type == CHIP_ARCTURUS ||
2223
	      adev->asic_type == CHIP_VEGA20))) {
2224 2225 2226 2227 2228 2229
		ret = amdgpu_dpm_set_mp1_state(adev, PP_MP1_STATE_UNLOAD);
		if (ret) {
			DRM_WARN("Failed to set MP1 state prepare for reload\n");
		}
	}

2230
	ret = psp_execute_non_psp_fw_load(psp, ucode);
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275

	if (ret)
		DRM_ERROR("PSP load smu failed!\n");

	return ret;
}

static bool fw_load_skip_check(struct psp_context *psp,
			       struct amdgpu_firmware_info *ucode)
{
	if (!ucode->fw)
		return true;

	if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
	    (psp_smu_reload_quirk(psp) ||
	     psp->autoload_supported ||
	     psp->pmfw_centralized_cstate_management))
		return true;

	if (amdgpu_sriov_vf(psp->adev) &&
	   (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA2
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA3
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA4
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA5
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA6
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA7
	    || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G
	    || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL
	    || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM
	    || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SMC))
		/*skip ucode loading in SRIOV VF */
		return true;

	if (psp->autoload_supported &&
	    (ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC1_JT ||
	     ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC2_JT))
		/* skip mec JT when autoload is enabled */
		return true;

	return false;
}

2276 2277 2278 2279 2280 2281 2282 2283 2284
int psp_load_fw_list(struct psp_context *psp,
		     struct amdgpu_firmware_info **ucode_list, int ucode_count)
{
	int ret = 0, i;
	struct amdgpu_firmware_info *ucode;

	for (i = 0; i < ucode_count; ++i) {
		ucode = ucode_list[i];
		psp_print_fw_hdr(psp, ucode);
2285
		ret = psp_execute_non_psp_fw_load(psp, ucode);
2286 2287 2288 2289 2290 2291
		if (ret)
			return ret;
	}
	return ret;
}

2292
static int psp_load_non_psp_fw(struct psp_context *psp)
2293 2294
{
	int i, ret;
2295
	struct amdgpu_firmware_info *ucode;
2296
	struct amdgpu_device *adev = psp->adev;
2297

2298 2299 2300
	if (psp->autoload_supported &&
	    !psp->pmfw_centralized_cstate_management) {
		ret = psp_load_smu_fw(psp);
2301 2302 2303 2304
		if (ret)
			return ret;
	}

2305 2306 2307 2308
	for (i = 0; i < adev->firmware.max_ucodes; i++) {
		ucode = &adev->firmware.ucode[i];

		if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
2309 2310 2311 2312
		    !fw_load_skip_check(psp, ucode)) {
			ret = psp_load_smu_fw(psp);
			if (ret)
				return ret;
2313
			continue;
2314
		}
2315

2316
		if (fw_load_skip_check(psp, ucode))
2317
			continue;
2318

2319
		if (psp->autoload_supported &&
2320 2321
		    (adev->asic_type >= CHIP_SIENNA_CICHLID &&
		     adev->asic_type <= CHIP_DIMGREY_CAVEFISH) &&
2322 2323 2324 2325 2326 2327 2328
		    (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1 ||
		     ucode->ucode_id == AMDGPU_UCODE_ID_SDMA2 ||
		     ucode->ucode_id == AMDGPU_UCODE_ID_SDMA3))
			/* PSP only receive one SDMA fw for sienna_cichlid,
			 * as all four sdma fw are same */
			continue;

2329 2330
		psp_print_fw_hdr(psp, ucode);

2331
		ret = psp_execute_non_psp_fw_load(psp, ucode);
2332
		if (ret)
2333
			return ret;
2334

2335
		/* Start rlc autoload after psp recieved all the gfx firmware */
2336
		if (psp->autoload_supported && ucode->ucode_id == (amdgpu_sriov_vf(adev) ?
2337
		    AMDGPU_UCODE_ID_CP_MEC2 : AMDGPU_UCODE_ID_RLC_G)) {
2338
			ret = psp_rlc_autoload_start(psp);
2339 2340 2341 2342 2343
			if (ret) {
				DRM_ERROR("Failed to start rlc autoload\n");
				return ret;
			}
		}
2344 2345
	}

2346 2347 2348 2349 2350 2351
	return 0;
}

static int psp_load_fw(struct amdgpu_device *adev)
{
	int ret;
2352 2353
	struct psp_context *psp = &adev->psp;

2354
	if (amdgpu_sriov_vf(adev) && amdgpu_in_reset(adev)) {
2355
		psp_ring_stop(psp, PSP_RING_TYPE__KM); /* should not destroy ring, only stop */
2356
		goto skip_memalloc;
2357
	}
2358

2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	if (amdgpu_sriov_vf(adev)) {
		ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
						AMDGPU_GEM_DOMAIN_VRAM,
						&psp->fw_pri_bo,
						&psp->fw_pri_mc_addr,
						&psp->fw_pri_buf);
	} else {
		ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
						AMDGPU_GEM_DOMAIN_GTT,
						&psp->fw_pri_bo,
						&psp->fw_pri_mc_addr,
						&psp->fw_pri_buf);
	}

2373 2374
	if (ret)
		goto failed;
2375 2376

	ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
2377 2378 2379 2380
					AMDGPU_GEM_DOMAIN_VRAM,
					&psp->fence_buf_bo,
					&psp->fence_buf_mc_addr,
					&psp->fence_buf);
2381
	if (ret)
2382
		goto failed;
2383 2384 2385 2386 2387

	ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
				      (void **)&psp->cmd_buf_mem);
2388
	if (ret)
2389
		goto failed;
2390 2391 2392

	memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);

2393
	ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
2394 2395
	if (ret) {
		DRM_ERROR("PSP ring init failed!\n");
2396
		goto failed;
2397
	}
2398

2399
skip_memalloc:
2400
	ret = psp_hw_start(psp);
2401
	if (ret)
2402
		goto failed;
2403

2404
	ret = psp_load_non_psp_fw(psp);
2405
	if (ret)
2406
		goto failed;
2407

2408
	ret = psp_asd_initialize(psp);
2409 2410 2411 2412 2413
	if (ret) {
		DRM_ERROR("PSP load asd failed!\n");
		return ret;
	}

2414 2415 2416 2417 2418 2419
	ret = psp_rl_load(adev);
	if (ret) {
		DRM_ERROR("PSP load RL failed!\n");
		return ret;
	}

2420
	if (psp->ta_fw) {
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
		ret = psp_ras_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
					"RAS: Failed to initialize RAS\n");

		ret = psp_hdcp_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"HDCP: Failed to initialize HDCP\n");

		ret = psp_dtm_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"DTM: Failed to initialize DTM\n");
W
Wenhui Sheng 已提交
2435 2436 2437 2438 2439

		ret = psp_rap_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"RAP: Failed to initialize RAP\n");
2440 2441 2442 2443 2444

		ret = psp_securedisplay_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"SECUREDISPLAY: Failed to initialize SECUREDISPLAY\n");
2445 2446
	}

2447 2448 2449
	return 0;

failed:
2450 2451 2452 2453 2454
	/*
	 * all cleanup jobs (xgmi terminate, ras terminate,
	 * ring destroy, cmd/fence/fw buffers destory,
	 * psp->cmd destory) are delayed to psp_hw_fini
	 */
2455 2456 2457 2458 2459 2460 2461 2462 2463
	return ret;
}

static int psp_hw_init(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	mutex_lock(&adev->firmware.mutex);
2464 2465 2466 2467 2468 2469 2470
	/*
	 * This sequence is just used on hw_init only once, no need on
	 * resume.
	 */
	ret = amdgpu_ucode_init_bo(adev);
	if (ret)
		goto failed;
2471 2472 2473 2474 2475 2476 2477 2478

	ret = psp_load_fw(adev);
	if (ret) {
		DRM_ERROR("PSP firmware loading failed\n");
		goto failed;
	}

	mutex_unlock(&adev->firmware.mutex);
2479
	return 0;
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491

failed:
	adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
	mutex_unlock(&adev->firmware.mutex);
	return -EINVAL;
}

static int psp_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct psp_context *psp = &adev->psp;

2492
	if (psp->ta_fw) {
2493
		psp_ras_terminate(psp);
2494
		psp_securedisplay_terminate(psp);
W
Wenhui Sheng 已提交
2495
		psp_rap_terminate(psp);
B
Bhawanpreet Lakha 已提交
2496
		psp_dtm_terminate(psp);
B
Bhawanpreet Lakha 已提交
2497 2498
		psp_hdcp_terminate(psp);
	}
2499

2500
	psp_asd_terminate(psp);
2501

2502
	psp_tmr_terminate(psp);
2503
	psp_ring_destroy(psp, PSP_RING_TYPE__KM);
2504

H
Huang Rui 已提交
2505 2506 2507 2508
	amdgpu_bo_free_kernel(&psp->fw_pri_bo,
			      &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
	amdgpu_bo_free_kernel(&psp->fence_buf_bo,
			      &psp->fence_buf_mc_addr, &psp->fence_buf);
2509 2510
	amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
			      (void **)&psp->cmd_buf_mem);
2511

2512 2513 2514 2515 2516
	return 0;
}

static int psp_suspend(void *handle)
{
E
Evan Quan 已提交
2517 2518 2519 2520
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct psp_context *psp = &adev->psp;

2521
	if (adev->gmc.xgmi.num_physical_nodes > 1 &&
2522
	    psp->xgmi_context.context.initialized) {
2523 2524 2525 2526 2527 2528 2529
		ret = psp_xgmi_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate xgmi ta\n");
			return ret;
		}
	}

2530
	if (psp->ta_fw) {
2531 2532 2533 2534 2535
		ret = psp_ras_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate ras ta\n");
			return ret;
		}
B
Bhawanpreet Lakha 已提交
2536 2537 2538 2539 2540
		ret = psp_hdcp_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate hdcp ta\n");
			return ret;
		}
B
Bhawanpreet Lakha 已提交
2541 2542 2543 2544 2545
		ret = psp_dtm_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate dtm ta\n");
			return ret;
		}
W
Wenhui Sheng 已提交
2546 2547 2548 2549 2550
		ret = psp_rap_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate rap ta\n");
			return ret;
		}
2551 2552 2553 2554 2555
		ret = psp_securedisplay_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate securedisplay ta\n");
			return ret;
		}
2556 2557
	}

2558
	ret = psp_asd_terminate(psp);
2559
	if (ret) {
2560
		DRM_ERROR("Failed to terminate asd\n");
2561 2562 2563
		return ret;
	}

2564 2565
	ret = psp_tmr_terminate(psp);
	if (ret) {
2566
		DRM_ERROR("Failed to terminate tmr\n");
2567 2568 2569
		return ret;
	}

E
Evan Quan 已提交
2570 2571 2572 2573 2574 2575
	ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
	if (ret) {
		DRM_ERROR("PSP ring stop failed\n");
		return ret;
	}

2576 2577 2578 2579 2580 2581 2582
	return 0;
}

static int psp_resume(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2583
	struct psp_context *psp = &adev->psp;
2584

2585 2586
	DRM_INFO("PSP is resuming...\n");

2587 2588 2589 2590 2591 2592
	if (psp->mem_train_ctx.enable_mem_training) {
		ret = psp_mem_training(psp, PSP_MEM_TRAIN_RESUME);
		if (ret) {
			DRM_ERROR("Failed to process memory training!\n");
			return ret;
		}
2593 2594
	}

2595 2596
	mutex_lock(&adev->firmware.mutex);

2597
	ret = psp_hw_start(psp);
2598
	if (ret)
2599 2600
		goto failed;

2601
	ret = psp_load_non_psp_fw(psp);
2602 2603
	if (ret)
		goto failed;
2604

2605
	ret = psp_asd_initialize(psp);
2606 2607 2608 2609 2610 2611
	if (ret) {
		DRM_ERROR("PSP load asd failed!\n");
		goto failed;
	}

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
2612
		ret = psp_xgmi_initialize(psp, false, true);
2613 2614 2615 2616 2617 2618 2619 2620
		/* Warning the XGMI seesion initialize failure
		 * Instead of stop driver initialization
		 */
		if (ret)
			dev_err(psp->adev->dev,
				"XGMI: Failed to initialize XGMI session\n");
	}

2621
	if (psp->ta_fw) {
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
		ret = psp_ras_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
					"RAS: Failed to initialize RAS\n");

		ret = psp_hdcp_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"HDCP: Failed to initialize HDCP\n");

		ret = psp_dtm_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"DTM: Failed to initialize DTM\n");
W
Wenhui Sheng 已提交
2636 2637 2638 2639 2640

		ret = psp_rap_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"RAP: Failed to initialize RAP\n");
2641 2642 2643 2644 2645

		ret = psp_securedisplay_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"SECUREDISPLAY: Failed to initialize SECUREDISPLAY\n");
2646 2647
	}

2648 2649
	mutex_unlock(&adev->firmware.mutex);

2650 2651 2652 2653 2654
	return 0;

failed:
	DRM_ERROR("PSP resume failed\n");
	mutex_unlock(&adev->firmware.mutex);
2655 2656 2657
	return ret;
}

2658
int psp_gpu_reset(struct amdgpu_device *adev)
2659
{
2660 2661
	int ret;

2662 2663 2664
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
		return 0;

2665 2666 2667 2668 2669
	mutex_lock(&adev->psp.mutex);
	ret = psp_mode1_reset(&adev->psp);
	mutex_unlock(&adev->psp.mutex);

	return ret;
2670 2671
}

2672 2673 2674
int psp_rlc_autoload_start(struct psp_context *psp)
{
	int ret;
2675
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
2676 2677 2678 2679 2680

	cmd->cmd_id = GFX_CMD_ID_AUTOLOAD_RLC;

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);
2681

2682 2683
	release_psp_cmd_buf(psp);

2684 2685 2686
	return ret;
}

2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
int psp_update_vcn_sram(struct amdgpu_device *adev, int inst_idx,
			uint64_t cmd_gpu_addr, int cmd_size)
{
	struct amdgpu_firmware_info ucode = {0};

	ucode.ucode_id = inst_idx ? AMDGPU_UCODE_ID_VCN1_RAM :
		AMDGPU_UCODE_ID_VCN0_RAM;
	ucode.mc_addr = cmd_gpu_addr;
	ucode.ucode_size = cmd_size;

2697
	return psp_execute_non_psp_fw_load(&adev->psp, &ucode);
2698 2699
}

2700 2701 2702 2703 2704 2705
int psp_ring_cmd_submit(struct psp_context *psp,
			uint64_t cmd_buf_mc_addr,
			uint64_t fence_mc_addr,
			int index)
{
	unsigned int psp_write_ptr_reg = 0;
2706
	struct psp_gfx_rb_frame *write_frame;
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
	struct psp_ring *ring = &psp->km_ring;
	struct psp_gfx_rb_frame *ring_buffer_start = ring->ring_mem;
	struct psp_gfx_rb_frame *ring_buffer_end = ring_buffer_start +
		ring->ring_size / sizeof(struct psp_gfx_rb_frame) - 1;
	struct amdgpu_device *adev = psp->adev;
	uint32_t ring_size_dw = ring->ring_size / 4;
	uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;

	/* KM (GPCOM) prepare write pointer */
	psp_write_ptr_reg = psp_ring_get_wptr(psp);

	/* Update KM RB frame pointer to new frame */
	/* write_frame ptr increments by size of rb_frame in bytes */
	/* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
	if ((psp_write_ptr_reg % ring_size_dw) == 0)
		write_frame = ring_buffer_start;
	else
		write_frame = ring_buffer_start + (psp_write_ptr_reg / rb_frame_size_dw);
	/* Check invalid write_frame ptr address */
	if ((write_frame < ring_buffer_start) || (ring_buffer_end < write_frame)) {
		DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
			  ring_buffer_start, ring_buffer_end, write_frame);
		DRM_ERROR("write_frame is pointing to address out of bounds\n");
		return -EINVAL;
	}

	/* Initialize KM RB frame */
	memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));

	/* Update KM RB frame */
	write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
	write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
	write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
	write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
	write_frame->fence_value = index;
2742
	amdgpu_device_flush_hdp(adev, NULL);
2743 2744 2745 2746 2747 2748 2749

	/* Update the write Pointer in DWORDs */
	psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
	psp_ring_set_wptr(psp, psp_write_ptr_reg);
	return 0;
}

2750 2751 2752 2753
int psp_init_asd_microcode(struct psp_context *psp,
			   const char *chip_name)
{
	struct amdgpu_device *adev = psp->adev;
2754
	char fw_name[PSP_FW_NAME_LEN];
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
	const struct psp_firmware_header_v1_0 *asd_hdr;
	int err = 0;

	if (!chip_name) {
		dev_err(adev->dev, "invalid chip name for asd microcode\n");
		return -EINVAL;
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
	err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
	if (err)
		goto out;

	err = amdgpu_ucode_validate(adev->psp.asd_fw);
	if (err)
		goto out;

	asd_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
C
Candice Li 已提交
2773 2774 2775 2776
	adev->psp.asd_context.bin_desc.fw_version = le32_to_cpu(asd_hdr->header.ucode_version);
	adev->psp.asd_context.bin_desc.feature_version = le32_to_cpu(asd_hdr->sos.fw_version);
	adev->psp.asd_context.bin_desc.size_bytes = le32_to_cpu(asd_hdr->header.ucode_size_bytes);
	adev->psp.asd_context.bin_desc.start_addr = (uint8_t *)asd_hdr +
2777 2778 2779 2780 2781 2782 2783 2784 2785
				le32_to_cpu(asd_hdr->header.ucode_array_offset_bytes);
	return 0;
out:
	dev_err(adev->dev, "fail to initialize asd microcode\n");
	release_firmware(adev->psp.asd_fw);
	adev->psp.asd_fw = NULL;
	return err;
}

2786 2787 2788 2789
int psp_init_toc_microcode(struct psp_context *psp,
			   const char *chip_name)
{
	struct amdgpu_device *adev = psp->adev;
2790
	char fw_name[PSP_FW_NAME_LEN];
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
	const struct psp_firmware_header_v1_0 *toc_hdr;
	int err = 0;

	if (!chip_name) {
		dev_err(adev->dev, "invalid chip name for toc microcode\n");
		return -EINVAL;
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_toc.bin", chip_name);
	err = request_firmware(&adev->psp.toc_fw, fw_name, adev->dev);
	if (err)
		goto out;

	err = amdgpu_ucode_validate(adev->psp.toc_fw);
	if (err)
		goto out;

	toc_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.toc_fw->data;
2809 2810 2811 2812
	adev->psp.toc.fw_version = le32_to_cpu(toc_hdr->header.ucode_version);
	adev->psp.toc.feature_version = le32_to_cpu(toc_hdr->sos.fw_version);
	adev->psp.toc.size_bytes = le32_to_cpu(toc_hdr->header.ucode_size_bytes);
	adev->psp.toc.start_addr = (uint8_t *)toc_hdr +
2813 2814 2815 2816 2817 2818 2819 2820 2821
				le32_to_cpu(toc_hdr->header.ucode_array_offset_bytes);
	return 0;
out:
	dev_err(adev->dev, "fail to request/validate toc microcode\n");
	release_firmware(adev->psp.toc_fw);
	adev->psp.toc_fw = NULL;
	return err;
}

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
static int parse_sos_bin_descriptor(struct psp_context *psp,
				   const struct psp_fw_bin_desc *desc,
				   const struct psp_firmware_header_v2_0 *sos_hdr)
{
	uint8_t *ucode_start_addr  = NULL;

	if (!psp || !desc || !sos_hdr)
		return -EINVAL;

	ucode_start_addr  = (uint8_t *)sos_hdr +
			    le32_to_cpu(desc->offset_bytes) +
			    le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);

	switch (desc->fw_type) {
	case PSP_FW_TYPE_PSP_SOS:
		psp->sos.fw_version        = le32_to_cpu(desc->fw_version);
		psp->sos.feature_version   = le32_to_cpu(desc->fw_version);
		psp->sos.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->sos.start_addr 	   = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_SYS_DRV:
		psp->sys.fw_version        = le32_to_cpu(desc->fw_version);
		psp->sys.feature_version   = le32_to_cpu(desc->fw_version);
		psp->sys.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->sys.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_KDB:
		psp->kdb.fw_version        = le32_to_cpu(desc->fw_version);
		psp->kdb.feature_version   = le32_to_cpu(desc->fw_version);
		psp->kdb.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->kdb.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_TOC:
		psp->toc.fw_version        = le32_to_cpu(desc->fw_version);
		psp->toc.feature_version   = le32_to_cpu(desc->fw_version);
		psp->toc.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->toc.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_SPL:
		psp->spl.fw_version        = le32_to_cpu(desc->fw_version);
		psp->spl.feature_version   = le32_to_cpu(desc->fw_version);
		psp->spl.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->spl.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_RL:
		psp->rl.fw_version         = le32_to_cpu(desc->fw_version);
		psp->rl.feature_version    = le32_to_cpu(desc->fw_version);
		psp->rl.size_bytes         = le32_to_cpu(desc->size_bytes);
		psp->rl.start_addr         = ucode_start_addr;
		break;
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889
	case PSP_FW_TYPE_PSP_SOC_DRV:
		psp->soc_drv.fw_version         = le32_to_cpu(desc->fw_version);
		psp->soc_drv.feature_version    = le32_to_cpu(desc->fw_version);
		psp->soc_drv.size_bytes         = le32_to_cpu(desc->size_bytes);
		psp->soc_drv.start_addr         = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_INTF_DRV:
		psp->intf_drv.fw_version        = le32_to_cpu(desc->fw_version);
		psp->intf_drv.feature_version   = le32_to_cpu(desc->fw_version);
		psp->intf_drv.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->intf_drv.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_DBG_DRV:
		psp->dbg_drv.fw_version         = le32_to_cpu(desc->fw_version);
		psp->dbg_drv.feature_version    = le32_to_cpu(desc->fw_version);
		psp->dbg_drv.size_bytes         = le32_to_cpu(desc->size_bytes);
		psp->dbg_drv.start_addr         = ucode_start_addr;
		break;
2890 2891 2892 2893 2894 2895 2896 2897
	default:
		dev_warn(psp->adev->dev, "Unsupported PSP FW type: %d\n", desc->fw_type);
		break;
	}

	return 0;
}

2898 2899 2900 2901
static int psp_init_sos_base_fw(struct amdgpu_device *adev)
{
	const struct psp_firmware_header_v1_0 *sos_hdr;
	const struct psp_firmware_header_v1_3 *sos_hdr_v1_3;
2902
	uint8_t *ucode_array_start_addr;
2903 2904

	sos_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
2905 2906
	ucode_array_start_addr = (uint8_t *)sos_hdr +
		le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);
2907 2908

	if (adev->gmc.xgmi.connected_to_cpu || (adev->asic_type != CHIP_ALDEBARAN)) {
2909 2910
		adev->psp.sos.fw_version = le32_to_cpu(sos_hdr->header.ucode_version);
		adev->psp.sos.feature_version = le32_to_cpu(sos_hdr->sos.fw_version);
2911

2912 2913
		adev->psp.sys.size_bytes = le32_to_cpu(sos_hdr->sos.offset_bytes);
		adev->psp.sys.start_addr = ucode_array_start_addr;
2914

2915 2916
		adev->psp.sos.size_bytes = le32_to_cpu(sos_hdr->sos.size_bytes);
		adev->psp.sos.start_addr = ucode_array_start_addr +
2917
				le32_to_cpu(sos_hdr->sos.offset_bytes);
2918
		adev->psp.xgmi_context.supports_extended_data = false;
2919 2920 2921 2922
	} else {
		/* Load alternate PSP SOS FW */
		sos_hdr_v1_3 = (const struct psp_firmware_header_v1_3 *)adev->psp.sos_fw->data;

2923 2924
		adev->psp.sos.fw_version = le32_to_cpu(sos_hdr_v1_3->sos_aux.fw_version);
		adev->psp.sos.feature_version = le32_to_cpu(sos_hdr_v1_3->sos_aux.fw_version);
2925

2926 2927
		adev->psp.sys.size_bytes = le32_to_cpu(sos_hdr_v1_3->sys_drv_aux.size_bytes);
		adev->psp.sys.start_addr = ucode_array_start_addr +
2928 2929
			le32_to_cpu(sos_hdr_v1_3->sys_drv_aux.offset_bytes);

2930 2931
		adev->psp.sos.size_bytes = le32_to_cpu(sos_hdr_v1_3->sos_aux.size_bytes);
		adev->psp.sos.start_addr = ucode_array_start_addr +
2932
			le32_to_cpu(sos_hdr_v1_3->sos_aux.offset_bytes);
2933
		adev->psp.xgmi_context.supports_extended_data = true;
2934 2935
	}

2936
	if ((adev->psp.sys.size_bytes == 0) || (adev->psp.sos.size_bytes == 0)) {
2937 2938 2939 2940 2941 2942 2943
		dev_warn(adev->dev, "PSP SOS FW not available");
		return -EINVAL;
	}

	return 0;
}

2944 2945 2946 2947
int psp_init_sos_microcode(struct psp_context *psp,
			   const char *chip_name)
{
	struct amdgpu_device *adev = psp->adev;
2948
	char fw_name[PSP_FW_NAME_LEN];
2949 2950 2951
	const struct psp_firmware_header_v1_0 *sos_hdr;
	const struct psp_firmware_header_v1_1 *sos_hdr_v1_1;
	const struct psp_firmware_header_v1_2 *sos_hdr_v1_2;
2952
	const struct psp_firmware_header_v1_3 *sos_hdr_v1_3;
2953
	const struct psp_firmware_header_v2_0 *sos_hdr_v2_0;
2954
	int err = 0;
2955
	uint8_t *ucode_array_start_addr;
2956
	int fw_index = 0;
2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972

	if (!chip_name) {
		dev_err(adev->dev, "invalid chip name for sos microcode\n");
		return -EINVAL;
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sos.bin", chip_name);
	err = request_firmware(&adev->psp.sos_fw, fw_name, adev->dev);
	if (err)
		goto out;

	err = amdgpu_ucode_validate(adev->psp.sos_fw);
	if (err)
		goto out;

	sos_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
2973 2974
	ucode_array_start_addr = (uint8_t *)sos_hdr +
		le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);
2975 2976 2977 2978
	amdgpu_ucode_print_psp_hdr(&sos_hdr->header);

	switch (sos_hdr->header.header_version_major) {
	case 1:
2979 2980 2981 2982
		err = psp_init_sos_base_fw(adev);
		if (err)
			goto out;

2983 2984
		if (sos_hdr->header.header_version_minor == 1) {
			sos_hdr_v1_1 = (const struct psp_firmware_header_v1_1 *)adev->psp.sos_fw->data;
2985 2986
			adev->psp.toc.size_bytes = le32_to_cpu(sos_hdr_v1_1->toc.size_bytes);
			adev->psp.toc.start_addr = (uint8_t *)adev->psp.sys.start_addr +
2987
					le32_to_cpu(sos_hdr_v1_1->toc.offset_bytes);
2988 2989
			adev->psp.kdb.size_bytes = le32_to_cpu(sos_hdr_v1_1->kdb.size_bytes);
			adev->psp.kdb.start_addr = (uint8_t *)adev->psp.sys.start_addr +
2990
					le32_to_cpu(sos_hdr_v1_1->kdb.offset_bytes);
2991 2992 2993
		}
		if (sos_hdr->header.header_version_minor == 2) {
			sos_hdr_v1_2 = (const struct psp_firmware_header_v1_2 *)adev->psp.sos_fw->data;
2994 2995
			adev->psp.kdb.size_bytes = le32_to_cpu(sos_hdr_v1_2->kdb.size_bytes);
			adev->psp.kdb.start_addr = (uint8_t *)adev->psp.sys.start_addr +
2996
						    le32_to_cpu(sos_hdr_v1_2->kdb.offset_bytes);
2997
		}
2998 2999
		if (sos_hdr->header.header_version_minor == 3) {
			sos_hdr_v1_3 = (const struct psp_firmware_header_v1_3 *)adev->psp.sos_fw->data;
3000 3001
			adev->psp.toc.size_bytes = le32_to_cpu(sos_hdr_v1_3->v1_1.toc.size_bytes);
			adev->psp.toc.start_addr = ucode_array_start_addr +
3002
				le32_to_cpu(sos_hdr_v1_3->v1_1.toc.offset_bytes);
3003 3004
			adev->psp.kdb.size_bytes = le32_to_cpu(sos_hdr_v1_3->v1_1.kdb.size_bytes);
			adev->psp.kdb.start_addr = ucode_array_start_addr +
3005
				le32_to_cpu(sos_hdr_v1_3->v1_1.kdb.offset_bytes);
3006 3007
			adev->psp.spl.size_bytes = le32_to_cpu(sos_hdr_v1_3->spl.size_bytes);
			adev->psp.spl.start_addr = ucode_array_start_addr +
3008
				le32_to_cpu(sos_hdr_v1_3->spl.offset_bytes);
3009 3010
			adev->psp.rl.size_bytes = le32_to_cpu(sos_hdr_v1_3->rl.size_bytes);
			adev->psp.rl.start_addr = ucode_array_start_addr +
3011
				le32_to_cpu(sos_hdr_v1_3->rl.offset_bytes);
3012
		}
3013
		break;
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
	case 2:
		sos_hdr_v2_0 = (const struct psp_firmware_header_v2_0 *)adev->psp.sos_fw->data;

		if (le32_to_cpu(sos_hdr_v2_0->psp_fw_bin_count) >= UCODE_MAX_PSP_PACKAGING) {
			dev_err(adev->dev, "packed SOS count exceeds maximum limit\n");
			err = -EINVAL;
			goto out;
		}

		for (fw_index = 0; fw_index < le32_to_cpu(sos_hdr_v2_0->psp_fw_bin_count); fw_index++) {
			err = parse_sos_bin_descriptor(psp,
						       &sos_hdr_v2_0->psp_fw_bin[fw_index],
						       sos_hdr_v2_0);
			if (err)
				goto out;
		}
		break;
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
	default:
		dev_err(adev->dev,
			"unsupported psp sos firmware\n");
		err = -EINVAL;
		goto out;
	}

	return 0;
out:
	dev_err(adev->dev,
		"failed to init sos firmware\n");
	release_firmware(adev->psp.sos_fw);
	adev->psp.sos_fw = NULL;

	return err;
}

3048
static int parse_ta_bin_descriptor(struct psp_context *psp,
3049
				   const struct psp_fw_bin_desc *desc,
3050
				   const struct ta_firmware_header_v2_0 *ta_hdr)
3051 3052 3053 3054 3055 3056
{
	uint8_t *ucode_start_addr  = NULL;

	if (!psp || !desc || !ta_hdr)
		return -EINVAL;

3057 3058 3059
	ucode_start_addr  = (uint8_t *)ta_hdr +
			    le32_to_cpu(desc->offset_bytes) +
			    le32_to_cpu(ta_hdr->header.ucode_array_offset_bytes);
3060 3061 3062

	switch (desc->fw_type) {
	case TA_FW_TYPE_PSP_ASD:
C
Candice Li 已提交
3063 3064 3065 3066
		psp->asd_context.bin_desc.fw_version        = le32_to_cpu(desc->fw_version);
		psp->asd_context.bin_desc.feature_version   = le32_to_cpu(desc->fw_version);
		psp->asd_context.bin_desc.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->asd_context.bin_desc.start_addr        = ucode_start_addr;
3067 3068
		break;
	case TA_FW_TYPE_PSP_XGMI:
C
Candice Li 已提交
3069 3070 3071
		psp->xgmi_context.context.bin_desc.feature_version  = le32_to_cpu(desc->fw_version);
		psp->xgmi_context.context.bin_desc.size_bytes       = le32_to_cpu(desc->size_bytes);
		psp->xgmi_context.context.bin_desc.start_addr       = ucode_start_addr;
3072 3073
		break;
	case TA_FW_TYPE_PSP_RAS:
C
Candice Li 已提交
3074 3075 3076
		psp->ras_context.context.bin_desc.feature_version   = le32_to_cpu(desc->fw_version);
		psp->ras_context.context.bin_desc.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->ras_context.context.bin_desc.start_addr        = ucode_start_addr;
3077 3078
		break;
	case TA_FW_TYPE_PSP_HDCP:
C
Candice Li 已提交
3079 3080 3081
		psp->hdcp_context.context.bin_desc.feature_version  = le32_to_cpu(desc->fw_version);
		psp->hdcp_context.context.bin_desc.size_bytes       = le32_to_cpu(desc->size_bytes);
		psp->hdcp_context.context.bin_desc.start_addr       = ucode_start_addr;
3082 3083
		break;
	case TA_FW_TYPE_PSP_DTM:
C
Candice Li 已提交
3084 3085 3086
		psp->dtm_context.context.bin_desc.feature_version  = le32_to_cpu(desc->fw_version);
		psp->dtm_context.context.bin_desc.size_bytes       = le32_to_cpu(desc->size_bytes);
		psp->dtm_context.context.bin_desc.start_addr       = ucode_start_addr;
3087
		break;
W
Wenhui Sheng 已提交
3088
	case TA_FW_TYPE_PSP_RAP:
C
Candice Li 已提交
3089 3090 3091
		psp->rap_context.context.bin_desc.feature_version  = le32_to_cpu(desc->fw_version);
		psp->rap_context.context.bin_desc.size_bytes       = le32_to_cpu(desc->size_bytes);
		psp->rap_context.context.bin_desc.start_addr       = ucode_start_addr;
W
Wenhui Sheng 已提交
3092
		break;
3093
	case TA_FW_TYPE_PSP_SECUREDISPLAY:
C
Candice Li 已提交
3094 3095 3096 3097 3098 3099
		psp->securedisplay_context.context.bin_desc.feature_version =
			le32_to_cpu(desc->fw_version);
		psp->securedisplay_context.context.bin_desc.size_bytes =
			le32_to_cpu(desc->size_bytes);
		psp->securedisplay_context.context.bin_desc.start_addr =
			ucode_start_addr;
3100
		break;
3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
	default:
		dev_warn(psp->adev->dev, "Unsupported TA type: %d\n", desc->fw_type);
		break;
	}

	return 0;
}

int psp_init_ta_microcode(struct psp_context *psp,
			  const char *chip_name)
{
	struct amdgpu_device *adev = psp->adev;
3113
	char fw_name[PSP_FW_NAME_LEN];
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
	const struct ta_firmware_header_v2_0 *ta_hdr;
	int err = 0;
	int ta_index = 0;

	if (!chip_name) {
		dev_err(adev->dev, "invalid chip name for ta microcode\n");
		return -EINVAL;
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ta.bin", chip_name);
	err = request_firmware(&adev->psp.ta_fw, fw_name, adev->dev);
	if (err)
		goto out;

	err = amdgpu_ucode_validate(adev->psp.ta_fw);
	if (err)
		goto out;

	ta_hdr = (const struct ta_firmware_header_v2_0 *)adev->psp.ta_fw->data;

	if (le16_to_cpu(ta_hdr->header.header_version_major) != 2) {
		dev_err(adev->dev, "unsupported TA header version\n");
		err = -EINVAL;
		goto out;
	}

3140
	if (le32_to_cpu(ta_hdr->ta_fw_bin_count) >= UCODE_MAX_PSP_PACKAGING) {
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
		dev_err(adev->dev, "packed TA count exceeds maximum limit\n");
		err = -EINVAL;
		goto out;
	}

	for (ta_index = 0; ta_index < le32_to_cpu(ta_hdr->ta_fw_bin_count); ta_index++) {
		err = parse_ta_bin_descriptor(psp,
					      &ta_hdr->ta_fw_bin[ta_index],
					      ta_hdr);
		if (err)
			goto out;
	}

	return 0;
out:
	dev_err(adev->dev, "fail to initialize ta microcode\n");
	release_firmware(adev->psp.ta_fw);
	adev->psp.ta_fw = NULL;
	return err;
}

3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
static int psp_set_clockgating_state(void *handle,
				     enum amd_clockgating_state state)
{
	return 0;
}

static int psp_set_powergating_state(void *handle,
				     enum amd_powergating_state state)
{
	return 0;
}

3174 3175 3176 3177 3178
static ssize_t psp_usbc_pd_fw_sysfs_read(struct device *dev,
					 struct device_attribute *attr,
					 char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
3179
	struct amdgpu_device *adev = drm_to_adev(ddev);
3180 3181 3182
	uint32_t fw_ver;
	int ret;

3183 3184 3185 3186 3187
	if (!adev->ip_blocks[AMD_IP_BLOCK_TYPE_PSP].status.late_initialized) {
		DRM_INFO("PSP block is not ready yet.");
		return -EBUSY;
	}

3188 3189 3190 3191 3192 3193 3194 3195 3196
	mutex_lock(&adev->psp.mutex);
	ret = psp_read_usbc_pd_fw(&adev->psp, &fw_ver);
	mutex_unlock(&adev->psp.mutex);

	if (ret) {
		DRM_ERROR("Failed to read USBC PD FW, err = %d", ret);
		return ret;
	}

3197
	return sysfs_emit(buf, "%x\n", fw_ver);
3198 3199 3200 3201 3202 3203 3204 3205
}

static ssize_t psp_usbc_pd_fw_sysfs_write(struct device *dev,
						       struct device_attribute *attr,
						       const char *buf,
						       size_t count)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
3206
	struct amdgpu_device *adev = drm_to_adev(ddev);
3207
	int ret, idx;
3208 3209
	char fw_name[100];
	const struct firmware *usbc_pd_fw;
3210 3211 3212
	struct amdgpu_bo *fw_buf_bo = NULL;
	uint64_t fw_pri_mc_addr;
	void *fw_pri_cpu_addr;
3213

3214 3215 3216 3217
	if (!adev->ip_blocks[AMD_IP_BLOCK_TYPE_PSP].status.late_initialized) {
		DRM_INFO("PSP block is not ready yet.");
		return -EBUSY;
	}
3218

3219 3220 3221
	if (!drm_dev_enter(ddev, &idx))
		return -ENODEV;

3222 3223 3224 3225 3226
	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s", buf);
	ret = request_firmware(&usbc_pd_fw, fw_name, adev->dev);
	if (ret)
		goto fail;

3227 3228 3229 3230 3231 3232
	/* LFB address which is aligned to 1MB boundary per PSP request */
	ret = amdgpu_bo_create_kernel(adev, usbc_pd_fw->size, 0x100000,
						AMDGPU_GEM_DOMAIN_VRAM,
						&fw_buf_bo,
						&fw_pri_mc_addr,
						&fw_pri_cpu_addr);
3233 3234 3235
	if (ret)
		goto rel_buf;

3236
	memcpy_toio(fw_pri_cpu_addr, usbc_pd_fw->data, usbc_pd_fw->size);
3237 3238

	mutex_lock(&adev->psp.mutex);
3239
	ret = psp_load_usbc_pd_fw(&adev->psp, fw_pri_mc_addr);
3240 3241
	mutex_unlock(&adev->psp.mutex);

3242 3243
	amdgpu_bo_free_kernel(&fw_buf_bo, &fw_pri_mc_addr, &fw_pri_cpu_addr);

3244 3245 3246 3247 3248
rel_buf:
	release_firmware(usbc_pd_fw);
fail:
	if (ret) {
		DRM_ERROR("Failed to load USBC PD FW, err = %d", ret);
3249
		count = ret;
3250 3251
	}

3252
	drm_dev_exit(idx);
3253 3254 3255
	return count;
}

3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
void psp_copy_fw(struct psp_context *psp, uint8_t *start_addr, uint32_t bin_size)
{
	int idx;

	if (!drm_dev_enter(&psp->adev->ddev, &idx))
		return;

	memset(psp->fw_pri_buf, 0, PSP_1_MEG);
	memcpy(psp->fw_pri_buf, start_addr, bin_size);

	drm_dev_exit(idx);
}

3269 3270 3271 3272
static DEVICE_ATTR(usbc_pd_fw, S_IRUGO | S_IWUSR,
		   psp_usbc_pd_fw_sysfs_read,
		   psp_usbc_pd_fw_sysfs_write);

3273 3274 3275 3276
int is_psp_fw_valid(struct psp_bin_desc bin)
{
	return bin.size_bytes;
}
3277

3278 3279 3280
const struct amd_ip_funcs psp_ip_funcs = {
	.name = "psp",
	.early_init = psp_early_init,
3281
	.late_init = NULL,
3282 3283 3284 3285 3286 3287 3288
	.sw_init = psp_sw_init,
	.sw_fini = psp_sw_fini,
	.hw_init = psp_hw_init,
	.hw_fini = psp_hw_fini,
	.suspend = psp_suspend,
	.resume = psp_resume,
	.is_idle = NULL,
3289
	.check_soft_reset = NULL,
3290
	.wait_for_idle = NULL,
3291
	.soft_reset = NULL,
3292 3293 3294 3295
	.set_clockgating_state = psp_set_clockgating_state,
	.set_powergating_state = psp_set_powergating_state,
};

3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
static int psp_sysfs_init(struct amdgpu_device *adev)
{
	int ret = device_create_file(adev->dev, &dev_attr_usbc_pd_fw);

	if (ret)
		DRM_ERROR("Failed to create USBC PD FW control file!");

	return ret;
}

static void psp_sysfs_fini(struct amdgpu_device *adev)
{
	device_remove_file(adev->dev, &dev_attr_usbc_pd_fw);
}

3311 3312 3313 3314 3315 3316 3317 3318
const struct amdgpu_ip_block_version psp_v3_1_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 3,
	.minor = 1,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};
H
Huang Rui 已提交
3319 3320 3321 3322 3323 3324 3325 3326 3327

const struct amdgpu_ip_block_version psp_v10_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 10,
	.minor = 0,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};
3328 3329 3330 3331 3332 3333 3334 3335 3336

const struct amdgpu_ip_block_version psp_v11_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 11,
	.minor = 0,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};
3337

3338 3339 3340 3341 3342 3343 3344 3345
const struct amdgpu_ip_block_version psp_v11_0_8_ip_block = {
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 11,
	.minor = 0,
	.rev = 8,
	.funcs = &psp_ip_funcs,
};

3346 3347 3348 3349 3350 3351 3352 3353
const struct amdgpu_ip_block_version psp_v12_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 12,
	.minor = 0,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};
3354 3355 3356 3357 3358 3359 3360 3361

const struct amdgpu_ip_block_version psp_v13_0_ip_block = {
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 13,
	.minor = 0,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};