amdgpu_psp.c 90.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Author: Huang Rui
 *
 */

#include <linux/firmware.h>
27
#include <drm/drm_drv.h>
28

29 30 31
#include "amdgpu.h"
#include "amdgpu_psp.h"
#include "amdgpu_ucode.h"
32
#include "amdgpu_xgmi.h"
33 34
#include "soc15_common.h"
#include "psp_v3_1.h"
35
#include "psp_v10_0.h"
36
#include "psp_v11_0.h"
37
#include "psp_v11_0_8.h"
38
#include "psp_v12_0.h"
39
#include "psp_v13_0.h"
40

41
#include "amdgpu_ras.h"
42
#include "amdgpu_securedisplay.h"
43
#include "amdgpu_atomfirmware.h"
44

45 46 47
static int psp_sysfs_init(struct amdgpu_device *adev);
static void psp_sysfs_fini(struct amdgpu_device *adev);

48 49
static int psp_load_smu_fw(struct psp_context *psp);

50 51 52 53 54 55 56 57 58 59 60 61 62
/*
 * Due to DF Cstate management centralized to PMFW, the firmware
 * loading sequence will be updated as below:
 *   - Load KDB
 *   - Load SYS_DRV
 *   - Load tOS
 *   - Load PMFW
 *   - Setup TMR
 *   - Load other non-psp fw
 *   - Load ASD
 *   - Load XGMI/RAS/HDCP/DTM TA if any
 *
 * This new sequence is required for
63
 *   - Arcturus and onwards
64 65 66 67 68 69 70 71 72 73 74 75 76 77
 *   - Navi12 and onwards
 */
static void psp_check_pmfw_centralized_cstate_management(struct psp_context *psp)
{
	struct amdgpu_device *adev = psp->adev;

	psp->pmfw_centralized_cstate_management = false;

	if (amdgpu_sriov_vf(adev))
		return;

	if (adev->flags & AMD_IS_APU)
		return;

78
	if ((adev->asic_type >= CHIP_ARCTURUS) ||
79 80 81 82
	    (adev->asic_type >= CHIP_NAVI12))
		psp->pmfw_centralized_cstate_management = true;
}

83 84 85
static int psp_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
86
	struct psp_context *psp = &adev->psp;
87 88 89

	switch (adev->asic_type) {
	case CHIP_VEGA10:
90
	case CHIP_VEGA12:
91
		psp_v3_1_set_psp_funcs(psp);
92
		psp->autoload_supported = false;
93
		break;
94
	case CHIP_RAVEN:
95
		psp_v10_0_set_psp_funcs(psp);
96
		psp->autoload_supported = false;
97
		break;
98
	case CHIP_VEGA20:
99
	case CHIP_ARCTURUS:
100 101 102
		psp_v11_0_set_psp_funcs(psp);
		psp->autoload_supported = false;
		break;
103
	case CHIP_NAVI10:
104
	case CHIP_NAVI14:
105
	case CHIP_NAVI12:
106
	case CHIP_SIENNA_CICHLID:
107
	case CHIP_NAVY_FLOUNDER:
108
	case CHIP_VANGOGH:
109
	case CHIP_DIMGREY_CAVEFISH:
110
	case CHIP_BEIGE_GOBY:
111
		psp_v11_0_set_psp_funcs(psp);
112
		psp->autoload_supported = true;
113
		break;
114 115 116
	case CHIP_RENOIR:
		psp_v12_0_set_psp_funcs(psp);
		break;
117 118 119
	case CHIP_ALDEBARAN:
		psp_v13_0_set_psp_funcs(psp);
		break;
120 121 122 123
	case CHIP_YELLOW_CARP:
		psp_v13_0_set_psp_funcs(psp);
		psp->autoload_supported = true;
		break;
124 125 126 127 128 129
	case CHIP_CYAN_SKILLFISH:
		if (adev->apu_flags & AMD_APU_IS_CYAN_SKILLFISH2) {
			psp_v11_0_8_set_psp_funcs(psp);
			psp->autoload_supported = false;
		}
		break;
130 131 132 133 134 135
	default:
		return -EINVAL;
	}

	psp->adev = adev;

136 137
	psp_check_pmfw_centralized_cstate_management(psp);

138 139 140
	return 0;
}

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static void psp_memory_training_fini(struct psp_context *psp)
{
	struct psp_memory_training_context *ctx = &psp->mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	kfree(ctx->sys_cache);
	ctx->sys_cache = NULL;
}

static int psp_memory_training_init(struct psp_context *psp)
{
	int ret;
	struct psp_memory_training_context *ctx = &psp->mem_train_ctx;

	if (ctx->init != PSP_MEM_TRAIN_RESERVE_SUCCESS) {
		DRM_DEBUG("memory training is not supported!\n");
		return 0;
	}

	ctx->sys_cache = kzalloc(ctx->train_data_size, GFP_KERNEL);
	if (ctx->sys_cache == NULL) {
		DRM_ERROR("alloc mem_train_ctx.sys_cache failed!\n");
		ret = -ENOMEM;
		goto Err_out;
	}

	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
		  ctx->train_data_size,
		  ctx->p2c_train_data_offset,
		  ctx->c2p_train_data_offset);
	ctx->init = PSP_MEM_TRAIN_INIT_SUCCESS;
	return 0;

Err_out:
	psp_memory_training_fini(psp);
	return ret;
}

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
/*
 * Helper funciton to query psp runtime database entry
 *
 * @adev: amdgpu_device pointer
 * @entry_type: the type of psp runtime database entry
 * @db_entry: runtime database entry pointer
 *
 * Return false if runtime database doesn't exit or entry is invalid
 * or true if the specific database entry is found, and copy to @db_entry
 */
static bool psp_get_runtime_db_entry(struct amdgpu_device *adev,
				     enum psp_runtime_entry_type entry_type,
				     void *db_entry)
{
	uint64_t db_header_pos, db_dir_pos;
	struct psp_runtime_data_header db_header = {0};
	struct psp_runtime_data_directory db_dir = {0};
	bool ret = false;
	int i;

	db_header_pos = adev->gmc.mc_vram_size - PSP_RUNTIME_DB_OFFSET;
	db_dir_pos = db_header_pos + sizeof(struct psp_runtime_data_header);

	/* read runtime db header from vram */
	amdgpu_device_vram_access(adev, db_header_pos, (uint32_t *)&db_header,
			sizeof(struct psp_runtime_data_header), false);

	if (db_header.cookie != PSP_RUNTIME_DB_COOKIE_ID) {
		/* runtime db doesn't exist, exit */
		dev_warn(adev->dev, "PSP runtime database doesn't exist\n");
		return false;
	}

	/* read runtime database entry from vram */
	amdgpu_device_vram_access(adev, db_dir_pos, (uint32_t *)&db_dir,
			sizeof(struct psp_runtime_data_directory), false);

	if (db_dir.entry_count >= PSP_RUNTIME_DB_DIAG_ENTRY_MAX_COUNT) {
		/* invalid db entry count, exit */
		dev_warn(adev->dev, "Invalid PSP runtime database entry count\n");
		return false;
	}

	/* look up for requested entry type */
	for (i = 0; i < db_dir.entry_count && !ret; i++) {
		if (db_dir.entry_list[i].entry_type == entry_type) {
			switch (entry_type) {
			case PSP_RUNTIME_ENTRY_TYPE_BOOT_CONFIG:
				if (db_dir.entry_list[i].size < sizeof(struct psp_runtime_boot_cfg_entry)) {
					/* invalid db entry size */
					dev_warn(adev->dev, "Invalid PSP runtime database entry size\n");
					return false;
				}
				/* read runtime database entry */
				amdgpu_device_vram_access(adev, db_header_pos + db_dir.entry_list[i].offset,
							  (uint32_t *)db_entry, sizeof(struct psp_runtime_boot_cfg_entry), false);
				ret = true;
				break;
			default:
				ret = false;
				break;
			}
		}
	}

	return ret;
}

247 248 249 250 251
static int psp_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct psp_context *psp = &adev->psp;
	int ret;
252
	struct psp_runtime_boot_cfg_entry boot_cfg_entry;
253
	struct psp_memory_training_context *mem_training_ctx = &psp->mem_train_ctx;
254

255 256 257 258 259 260
	psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
	if (!psp->cmd) {
		DRM_ERROR("Failed to allocate memory to command buffer!\n");
		ret = -ENOMEM;
	}

261 262 263 264 265 266
	if (!amdgpu_sriov_vf(adev)) {
		ret = psp_init_microcode(psp);
		if (ret) {
			DRM_ERROR("Failed to load psp firmware!\n");
			return ret;
		}
267 268 269 270 271 272
	} else if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_ALDEBARAN) {
		ret = psp_init_ta_microcode(psp, "aldebaran");
		if (ret) {
			DRM_ERROR("Failed to initialize ta microcode!\n");
			return ret;
		}
273 274
	}

275 276 277
	memset(&boot_cfg_entry, 0, sizeof(boot_cfg_entry));
	if (psp_get_runtime_db_entry(adev,
				PSP_RUNTIME_ENTRY_TYPE_BOOT_CONFIG,
278
				&boot_cfg_entry)) {
279
		psp->boot_cfg_bitmask = boot_cfg_entry.boot_cfg_bitmask;
280 281 282 283 284 285 286 287
		if ((psp->boot_cfg_bitmask) &
		    BOOT_CFG_FEATURE_TWO_STAGE_DRAM_TRAINING) {
			/* If psp runtime database exists, then
			 * only enable two stage memory training
			 * when TWO_STAGE_DRAM_TRAINING bit is set
			 * in runtime database */
			mem_training_ctx->enable_mem_training = true;
		}
288

289 290 291 292 293
	} else {
		/* If psp runtime database doesn't exist or
		 * is invalid, force enable two stage memory
		 * training */
		mem_training_ctx->enable_mem_training = true;
294
	}
295 296 297 298 299 300 301 302 303 304 305 306 307

	if (mem_training_ctx->enable_mem_training) {
		ret = psp_memory_training_init(psp);
		if (ret) {
			DRM_ERROR("Failed to initialize memory training!\n");
			return ret;
		}

		ret = psp_mem_training(psp, PSP_MEM_TRAIN_COLD_BOOT);
		if (ret) {
			DRM_ERROR("Failed to process memory training!\n");
			return ret;
		}
308 309
	}

310
	if (adev->asic_type == CHIP_NAVI10 || adev->asic_type == CHIP_SIENNA_CICHLID) {
311 312 313 314 315 316
		ret= psp_sysfs_init(adev);
		if (ret) {
			return ret;
		}
	}

317 318 319 320 321
	return 0;
}

static int psp_sw_fini(void *handle)
{
322
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
323 324
	struct psp_context *psp = &adev->psp;
	struct psp_gfx_cmd_resp *cmd = psp->cmd;
325

326 327 328 329
	psp_memory_training_fini(psp);
	if (psp->sos_fw) {
		release_firmware(psp->sos_fw);
		psp->sos_fw = NULL;
330
	}
331 332 333
	if (psp->asd_fw) {
		release_firmware(psp->asd_fw);
		psp->asd_fw = NULL;
334
	}
335 336 337
	if (psp->ta_fw) {
		release_firmware(psp->ta_fw);
		psp->ta_fw = NULL;
338
	}
339

340 341
	if (adev->asic_type == CHIP_NAVI10 ||
	    adev->asic_type == CHIP_SIENNA_CICHLID)
342 343
		psp_sysfs_fini(adev);

344 345 346
	kfree(cmd);
	cmd = NULL;

347 348 349 350 351 352 353 354 355 356
	return 0;
}

int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
		 uint32_t reg_val, uint32_t mask, bool check_changed)
{
	uint32_t val;
	int i;
	struct amdgpu_device *adev = psp->adev;

357
	if (psp->adev->no_hw_access)
358 359
		return 0;

360
	for (i = 0; i < adev->usec_timeout; i++) {
361
		val = RREG32(reg_index);
362 363 364 365 366 367 368 369 370 371 372 373 374
		if (check_changed) {
			if (val != reg_val)
				return 0;
		} else {
			if ((val & mask) == reg_val)
				return 0;
		}
		udelay(1);
	}

	return -ETIME;
}

375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
static const char *psp_gfx_cmd_name(enum psp_gfx_cmd_id cmd_id)
{
	switch (cmd_id) {
	case GFX_CMD_ID_LOAD_TA:
		return "LOAD_TA";
	case GFX_CMD_ID_UNLOAD_TA:
		return "UNLOAD_TA";
	case GFX_CMD_ID_INVOKE_CMD:
		return "INVOKE_CMD";
	case GFX_CMD_ID_LOAD_ASD:
		return "LOAD_ASD";
	case GFX_CMD_ID_SETUP_TMR:
		return "SETUP_TMR";
	case GFX_CMD_ID_LOAD_IP_FW:
		return "LOAD_IP_FW";
	case GFX_CMD_ID_DESTROY_TMR:
		return "DESTROY_TMR";
	case GFX_CMD_ID_SAVE_RESTORE:
		return "SAVE_RESTORE_IP_FW";
	case GFX_CMD_ID_SETUP_VMR:
		return "SETUP_VMR";
	case GFX_CMD_ID_DESTROY_VMR:
		return "DESTROY_VMR";
	case GFX_CMD_ID_PROG_REG:
		return "PROG_REG";
	case GFX_CMD_ID_GET_FW_ATTESTATION:
		return "GET_FW_ATTESTATION";
	case GFX_CMD_ID_LOAD_TOC:
		return "ID_LOAD_TOC";
	case GFX_CMD_ID_AUTOLOAD_RLC:
		return "AUTOLOAD_RLC";
	case GFX_CMD_ID_BOOT_CFG:
		return "BOOT_CFG";
	default:
		return "UNKNOWN CMD";
	}
}

413 414 415
static int
psp_cmd_submit_buf(struct psp_context *psp,
		   struct amdgpu_firmware_info *ucode,
416
		   struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr)
417 418
{
	int ret;
419
	int index, idx;
420
	int timeout = 20000;
421
	bool ras_intr = false;
422
	bool skip_unsupport = false;
423

424
	if (psp->adev->no_hw_access)
425 426
		return 0;

427 428 429
	if (!drm_dev_enter(&psp->adev->ddev, &idx))
		return 0;

430
	memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
431

432
	memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
433

434
	index = atomic_inc_return(&psp->fence_value);
435
	ret = psp_ring_cmd_submit(psp, psp->cmd_buf_mc_addr, fence_mc_addr, index);
436 437
	if (ret) {
		atomic_dec(&psp->fence_value);
438
		goto exit;
439
	}
440

441
	amdgpu_device_invalidate_hdp(psp->adev, NULL);
442 443
	while (*((unsigned int *)psp->fence_buf) != index) {
		if (--timeout == 0)
444
			break;
445 446 447 448 449
		/*
		 * Shouldn't wait for timeout when err_event_athub occurs,
		 * because gpu reset thread triggered and lock resource should
		 * be released for psp resume sequence.
		 */
450 451
		ras_intr = amdgpu_ras_intr_triggered();
		if (ras_intr)
452
			break;
453
		usleep_range(10, 100);
454
		amdgpu_device_invalidate_hdp(psp->adev, NULL);
455
	}
456

457 458 459
	/* We allow TEE_ERROR_NOT_SUPPORTED for VMR command and PSP_ERR_UNKNOWN_COMMAND in SRIOV */
	skip_unsupport = (psp->cmd_buf_mem->resp.status == TEE_ERROR_NOT_SUPPORTED ||
		psp->cmd_buf_mem->resp.status == PSP_ERR_UNKNOWN_COMMAND) && amdgpu_sriov_vf(psp->adev);
460

461 462
	memcpy((void*)&cmd->resp, (void*)&psp->cmd_buf_mem->resp, sizeof(struct psp_gfx_resp));

463 464 465 466 467 468 469
	/* In some cases, psp response status is not 0 even there is no
	 * problem while the command is submitted. Some version of PSP FW
	 * doesn't write 0 to that field.
	 * So here we would like to only print a warning instead of an error
	 * during psp initialization to avoid breaking hw_init and it doesn't
	 * return -EINVAL.
	 */
470
	if (!skip_unsupport && (psp->cmd_buf_mem->resp.status || !timeout) && !ras_intr) {
471
		if (ucode)
472 473 474 475
			DRM_WARN("failed to load ucode (%s) ",
				  amdgpu_ucode_name(ucode->ucode_id));
		DRM_WARN("psp gfx command (%s) failed and response status is (0x%X)\n",
			 psp_gfx_cmd_name(psp->cmd_buf_mem->cmd_id),
476
			 psp->cmd_buf_mem->resp.status);
477
		if (!timeout) {
478 479
			ret = -EINVAL;
			goto exit;
480
		}
481 482
	}

J
James Zhu 已提交
483 484 485 486 487
	if (ucode) {
		ucode->tmr_mc_addr_lo = psp->cmd_buf_mem->resp.fw_addr_lo;
		ucode->tmr_mc_addr_hi = psp->cmd_buf_mem->resp.fw_addr_hi;
	}

488 489
exit:
	drm_dev_exit(idx);
490 491 492
	return ret;
}

493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
static struct psp_gfx_cmd_resp *acquire_psp_cmd_buf(struct psp_context *psp)
{
	struct psp_gfx_cmd_resp *cmd = psp->cmd;

	mutex_lock(&psp->mutex);

	memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));

	return cmd;
}

void release_psp_cmd_buf(struct psp_context *psp)
{
	mutex_unlock(&psp->mutex);
}

509 510
static void psp_prep_tmr_cmd_buf(struct psp_context *psp,
				 struct psp_gfx_cmd_resp *cmd,
511
				 uint64_t tmr_mc, struct amdgpu_bo *tmr_bo)
512
{
513 514 515 516
	struct amdgpu_device *adev = psp->adev;
	uint32_t size = amdgpu_bo_size(tmr_bo);
	uint64_t tmr_pa = amdgpu_gmc_vram_pa(adev, tmr_bo);

517
	if (amdgpu_sriov_vf(psp->adev))
518 519 520
		cmd->cmd_id = GFX_CMD_ID_SETUP_VMR;
	else
		cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
521 522
	cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
	cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
523
	cmd->cmd.cmd_setup_tmr.buf_size = size;
524 525 526
	cmd->cmd.cmd_setup_tmr.bitfield.virt_phy_addr = 1;
	cmd->cmd.cmd_setup_tmr.system_phy_addr_lo = lower_32_bits(tmr_pa);
	cmd->cmd.cmd_setup_tmr.system_phy_addr_hi = upper_32_bits(tmr_pa);
527 528
}

529 530 531 532 533 534 535 536 537 538 539 540 541 542
static void psp_prep_load_toc_cmd_buf(struct psp_gfx_cmd_resp *cmd,
				      uint64_t pri_buf_mc, uint32_t size)
{
	cmd->cmd_id = GFX_CMD_ID_LOAD_TOC;
	cmd->cmd.cmd_load_toc.toc_phy_addr_lo = lower_32_bits(pri_buf_mc);
	cmd->cmd.cmd_load_toc.toc_phy_addr_hi = upper_32_bits(pri_buf_mc);
	cmd->cmd.cmd_load_toc.toc_size = size;
}

/* Issue LOAD TOC cmd to PSP to part toc and calculate tmr size needed */
static int psp_load_toc(struct psp_context *psp,
			uint32_t *tmr_size)
{
	int ret;
543
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
544 545

	/* Copy toc to psp firmware private buffer */
546
	psp_copy_fw(psp, psp->toc.start_addr, psp->toc.size_bytes);
547

548
	psp_prep_load_toc_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->toc.size_bytes);
549 550 551 552 553

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);
	if (!ret)
		*tmr_size = psp->cmd_buf_mem->resp.tmr_size;
554

555 556
	release_psp_cmd_buf(psp);

557 558 559
	return ret;
}

560 561 562 563
/* Set up Trusted Memory Region */
static int psp_tmr_init(struct psp_context *psp)
{
	int ret;
564
	int tmr_size;
565 566
	void *tmr_buf;
	void **pptr;
567 568

	/*
569 570
	 * According to HW engineer, they prefer the TMR address be "naturally
	 * aligned" , e.g. the start address be an integer divide of TMR size.
571 572 573 574
	 *
	 * Note: this memory need be reserved till the driver
	 * uninitializes.
	 */
575
	tmr_size = PSP_TMR_SIZE(psp->adev);
576 577 578

	/* For ASICs support RLC autoload, psp will parse the toc
	 * and calculate the total size of TMR needed */
579
	if (!amdgpu_sriov_vf(psp->adev) &&
580 581
	    psp->toc.start_addr &&
	    psp->toc.size_bytes &&
582 583 584 585 586 587 588 589
	    psp->fw_pri_buf) {
		ret = psp_load_toc(psp, &tmr_size);
		if (ret) {
			DRM_ERROR("Failed to load toc\n");
			return ret;
		}
	}

590
	pptr = amdgpu_sriov_vf(psp->adev) ? &tmr_buf : NULL;
591
	ret = amdgpu_bo_create_kernel(psp->adev, tmr_size, PSP_TMR_SIZE(psp->adev),
592
				      AMDGPU_GEM_DOMAIN_VRAM,
593
				      &psp->tmr_bo, &psp->tmr_mc_addr, pptr);
594 595 596 597

	return ret;
}

598 599 600 601 602
static bool psp_skip_tmr(struct psp_context *psp)
{
	switch (psp->adev->asic_type) {
	case CHIP_NAVI12:
	case CHIP_SIENNA_CICHLID:
603
	case CHIP_ALDEBARAN:
604 605 606 607 608 609
		return true;
	default:
		return false;
	}
}

610 611 612
static int psp_tmr_load(struct psp_context *psp)
{
	int ret;
613
	struct psp_gfx_cmd_resp *cmd;
614

615 616 617 618 619 620
	/* For Navi12 and CHIP_SIENNA_CICHLID SRIOV, do not set up TMR.
	 * Already set up by host driver.
	 */
	if (amdgpu_sriov_vf(psp->adev) && psp_skip_tmr(psp))
		return 0;

621 622
	cmd = acquire_psp_cmd_buf(psp);

623
	psp_prep_tmr_cmd_buf(psp, cmd, psp->tmr_mc_addr, psp->tmr_bo);
624 625
	DRM_INFO("reserve 0x%lx from 0x%llx for PSP TMR\n",
		 amdgpu_bo_size(psp->tmr_bo), psp->tmr_mc_addr);
626 627

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
628
				 psp->fence_buf_mc_addr);
629

630 631
	release_psp_cmd_buf(psp);

632 633 634
	return ret;
}

635
static void psp_prep_tmr_unload_cmd_buf(struct psp_context *psp,
636
				        struct psp_gfx_cmd_resp *cmd)
637 638 639 640 641 642 643 644 645 646
{
	if (amdgpu_sriov_vf(psp->adev))
		cmd->cmd_id = GFX_CMD_ID_DESTROY_VMR;
	else
		cmd->cmd_id = GFX_CMD_ID_DESTROY_TMR;
}

static int psp_tmr_unload(struct psp_context *psp)
{
	int ret;
647
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
648 649 650 651 652 653 654

	psp_prep_tmr_unload_cmd_buf(psp, cmd);
	DRM_INFO("free PSP TMR buffer\n");

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);

655 656
	release_psp_cmd_buf(psp);

657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
	return ret;
}

static int psp_tmr_terminate(struct psp_context *psp)
{
	int ret;
	void *tmr_buf;
	void **pptr;

	ret = psp_tmr_unload(psp);
	if (ret)
		return ret;

	/* free TMR memory buffer */
	pptr = amdgpu_sriov_vf(psp->adev) ? &tmr_buf : NULL;
	amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, pptr);

	return 0;
}

677 678 679 680
int psp_get_fw_attestation_records_addr(struct psp_context *psp,
					uint64_t *output_ptr)
{
	int ret;
681
	struct psp_gfx_cmd_resp *cmd;
682 683 684 685 686 687 688

	if (!output_ptr)
		return -EINVAL;

	if (amdgpu_sriov_vf(psp->adev))
		return 0;

689 690
	cmd = acquire_psp_cmd_buf(psp);

691 692 693 694 695 696 697 698 699 700
	cmd->cmd_id = GFX_CMD_ID_GET_FW_ATTESTATION;

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);

	if (!ret) {
		*output_ptr = ((uint64_t)cmd->resp.uresp.fwar_db_info.fwar_db_addr_lo) +
			      ((uint64_t)cmd->resp.uresp.fwar_db_info.fwar_db_addr_hi << 32);
	}

701 702
	release_psp_cmd_buf(psp);

703 704 705
	return ret;
}

706 707 708
static int psp_boot_config_get(struct amdgpu_device *adev, uint32_t *boot_cfg)
{
	struct psp_context *psp = &adev->psp;
709
	struct psp_gfx_cmd_resp *cmd;
710 711 712 713 714
	int ret;

	if (amdgpu_sriov_vf(adev))
		return 0;

715
	cmd = acquire_psp_cmd_buf(psp);
716 717 718 719 720 721 722 723 724 725

	cmd->cmd_id = GFX_CMD_ID_BOOT_CFG;
	cmd->cmd.boot_cfg.sub_cmd = BOOTCFG_CMD_GET;

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
	if (!ret) {
		*boot_cfg =
			(cmd->resp.uresp.boot_cfg.boot_cfg & BOOT_CONFIG_GECC) ? 1 : 0;
	}

726 727
	release_psp_cmd_buf(psp);

728 729 730
	return ret;
}

731
static int psp_boot_config_set(struct amdgpu_device *adev, uint32_t boot_cfg)
732
{
733
	int ret;
734
	struct psp_context *psp = &adev->psp;
735
	struct psp_gfx_cmd_resp *cmd;
736

737
	if (amdgpu_sriov_vf(adev))
738 739
		return 0;

740
	cmd = acquire_psp_cmd_buf(psp);
741 742 743

	cmd->cmd_id = GFX_CMD_ID_BOOT_CFG;
	cmd->cmd.boot_cfg.sub_cmd = BOOTCFG_CMD_SET;
744 745
	cmd->cmd.boot_cfg.boot_config = boot_cfg;
	cmd->cmd.boot_cfg.boot_config_valid = boot_cfg;
746

747 748 749 750 751
	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

	release_psp_cmd_buf(psp);

	return ret;
752 753
}

754 755
static int psp_rl_load(struct amdgpu_device *adev)
{
756
	int ret;
757
	struct psp_context *psp = &adev->psp;
758
	struct psp_gfx_cmd_resp *cmd;
759

760
	if (!is_psp_fw_valid(psp->rl))
761 762
		return 0;

763 764
	cmd = acquire_psp_cmd_buf(psp);

765
	memset(psp->fw_pri_buf, 0, PSP_1_MEG);
766
	memcpy(psp->fw_pri_buf, psp->rl.start_addr, psp->rl.size_bytes);
767 768 769 770

	cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
	cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(psp->fw_pri_mc_addr);
	cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(psp->fw_pri_mc_addr);
771
	cmd->cmd.cmd_load_ip_fw.fw_size = psp->rl.size_bytes;
772 773
	cmd->cmd.cmd_load_ip_fw.fw_type = GFX_FW_TYPE_REG_LIST;

774 775 776 777 778
	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

	release_psp_cmd_buf(psp);

	return ret;
779 780
}

H
Hawking Zhang 已提交
781 782
static void psp_prep_asd_load_cmd_buf(struct psp_gfx_cmd_resp *cmd,
				uint64_t asd_mc, uint32_t size)
783 784 785 786 787 788
{
	cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
	cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
	cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
	cmd->cmd.cmd_load_ta.app_len = size;

H
Hawking Zhang 已提交
789 790 791
	cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = 0;
	cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = 0;
	cmd->cmd.cmd_load_ta.cmd_buf_len = 0;
H
Huang Rui 已提交
792 793
}

794 795 796
static int psp_asd_load(struct psp_context *psp)
{
	int ret;
797
	struct psp_gfx_cmd_resp *cmd;
798

799 800 801 802
	/* If PSP version doesn't match ASD version, asd loading will be failed.
	 * add workaround to bypass it for sriov now.
	 * TODO: add version check to make it common
	 */
803
	if (amdgpu_sriov_vf(psp->adev) || !psp->asd.size_bytes)
804 805
		return 0;

806 807
	cmd = acquire_psp_cmd_buf(psp);

808
	psp_copy_fw(psp, psp->asd.start_addr, psp->asd.size_bytes);
809

H
Hawking Zhang 已提交
810
	psp_prep_asd_load_cmd_buf(cmd, psp->fw_pri_mc_addr,
811
				  psp->asd.size_bytes);
812 813

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
814
				 psp->fence_buf_mc_addr);
H
Hawking Zhang 已提交
815 816 817 818
	if (!ret) {
		psp->asd_context.asd_initialized = true;
		psp->asd_context.session_id = cmd->resp.session_id;
	}
819

820 821
	release_psp_cmd_buf(psp);

822 823 824
	return ret;
}

825 826
static void psp_prep_ta_unload_cmd_buf(struct psp_gfx_cmd_resp *cmd,
				       uint32_t session_id)
827 828
{
	cmd->cmd_id = GFX_CMD_ID_UNLOAD_TA;
829
	cmd->cmd.cmd_unload_ta.session_id = session_id;
830 831 832 833 834
}

static int psp_asd_unload(struct psp_context *psp)
{
	int ret;
835
	struct psp_gfx_cmd_resp *cmd;
836 837 838 839 840 841 842

	if (amdgpu_sriov_vf(psp->adev))
		return 0;

	if (!psp->asd_context.asd_initialized)
		return 0;

843 844
	cmd = acquire_psp_cmd_buf(psp);

845
	psp_prep_ta_unload_cmd_buf(cmd, psp->asd_context.session_id);
846 847 848 849 850 851

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);
	if (!ret)
		psp->asd_context.asd_initialized = false;

852 853
	release_psp_cmd_buf(psp);

854 855 856
	return ret;
}

857 858 859 860 861 862 863 864 865 866 867
static void psp_prep_reg_prog_cmd_buf(struct psp_gfx_cmd_resp *cmd,
		uint32_t id, uint32_t value)
{
	cmd->cmd_id = GFX_CMD_ID_PROG_REG;
	cmd->cmd.cmd_setup_reg_prog.reg_value = value;
	cmd->cmd.cmd_setup_reg_prog.reg_id = id;
}

int psp_reg_program(struct psp_context *psp, enum psp_reg_prog_id reg,
		uint32_t value)
{
868
	struct psp_gfx_cmd_resp *cmd;
869 870 871 872 873
	int ret = 0;

	if (reg >= PSP_REG_LAST)
		return -EINVAL;

874 875
	cmd = acquire_psp_cmd_buf(psp);

876 877
	psp_prep_reg_prog_cmd_buf(cmd, reg, value);
	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
878 879
	if (ret)
		DRM_ERROR("PSP failed to program reg id %d", reg);
880

881 882
	release_psp_cmd_buf(psp);

883 884 885
	return ret;
}

886 887 888 889 890
static void psp_prep_ta_load_cmd_buf(struct psp_gfx_cmd_resp *cmd,
				     uint64_t ta_bin_mc,
				     uint32_t ta_bin_size,
				     uint64_t ta_shared_mc,
				     uint32_t ta_shared_size)
891
{
892
	cmd->cmd_id				= GFX_CMD_ID_LOAD_TA;
893
	cmd->cmd.cmd_load_ta.app_phy_addr_lo 	= lower_32_bits(ta_bin_mc);
894 895
	cmd->cmd.cmd_load_ta.app_phy_addr_hi	= upper_32_bits(ta_bin_mc);
	cmd->cmd.cmd_load_ta.app_len		= ta_bin_size;
896 897 898

	cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(ta_shared_mc);
	cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(ta_shared_mc);
899
	cmd->cmd.cmd_load_ta.cmd_buf_len	 = ta_shared_size;
900 901
}

902 903 904
static int psp_ta_init_shared_buf(struct psp_context *psp,
				  struct ta_mem_context *mem_ctx,
				  uint32_t shared_mem_size)
905 906 907 908
{
	int ret;

	/*
909 910 911 912 913 914 915 916
	* Allocate 16k memory aligned to 4k from Frame Buffer (local
	* physical) for ta to host memory
	*/
	ret = amdgpu_bo_create_kernel(psp->adev, shared_mem_size, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &mem_ctx->shared_bo,
				      &mem_ctx->shared_mc_addr,
				      &mem_ctx->shared_buf);
917 918 919 920

	return ret;
}

921 922 923 924 925 926 927 928 929 930 931 932
static void psp_ta_free_shared_buf(struct ta_mem_context *mem_ctx)
{
	amdgpu_bo_free_kernel(&mem_ctx->shared_bo, &mem_ctx->shared_mc_addr,
			      &mem_ctx->shared_buf);
}

static int psp_xgmi_init_shared_buf(struct psp_context *psp)
{
	return psp_ta_init_shared_buf(psp, &psp->xgmi_context.context.mem_context,
				      PSP_XGMI_SHARED_MEM_SIZE);
}

933 934 935 936
static void psp_prep_ta_invoke_cmd_buf(struct psp_gfx_cmd_resp *cmd,
				       uint32_t ta_cmd_id,
				       uint32_t session_id)
{
937 938 939
	cmd->cmd_id				= GFX_CMD_ID_INVOKE_CMD;
	cmd->cmd.cmd_invoke_cmd.session_id	= session_id;
	cmd->cmd.cmd_invoke_cmd.ta_cmd_id	= ta_cmd_id;
940 941
}

942
static int psp_ta_invoke(struct psp_context *psp,
943 944 945 946
		  uint32_t ta_cmd_id,
		  uint32_t session_id)
{
	int ret;
947
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
948 949 950 951 952 953

	psp_prep_ta_invoke_cmd_buf(cmd, ta_cmd_id, session_id);

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);

954 955
	release_psp_cmd_buf(psp);

956 957 958
	return ret;
}

959 960 961
static int psp_xgmi_load(struct psp_context *psp)
{
	int ret;
962
	struct psp_gfx_cmd_resp *cmd;
963 964 965 966 967

	/*
	 * TODO: bypass the loading in sriov for now
	 */

968 969
	cmd = acquire_psp_cmd_buf(psp);

970
	psp_copy_fw(psp, psp->xgmi.start_addr, psp->xgmi.size_bytes);
971

972 973
	psp_prep_ta_load_cmd_buf(cmd,
				 psp->fw_pri_mc_addr,
974
				 psp->xgmi.size_bytes,
975
				 psp->xgmi_context.context.mem_context.shared_mc_addr,
976
				 PSP_XGMI_SHARED_MEM_SIZE);
977 978 979 980 981

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);

	if (!ret) {
982 983
		psp->xgmi_context.context.initialized = true;
		psp->xgmi_context.context.session_id = cmd->resp.session_id;
984 985
	}

986 987
	release_psp_cmd_buf(psp);

988 989 990 991 992 993
	return ret;
}

static int psp_xgmi_unload(struct psp_context *psp)
{
	int ret;
994
	struct psp_gfx_cmd_resp *cmd;
995 996
	struct amdgpu_device *adev = psp->adev;

997 998 999
	/* XGMI TA unload currently is not supported on Arcturus/Aldebaran A+A */
	if (adev->asic_type == CHIP_ARCTURUS ||
		(adev->asic_type == CHIP_ALDEBARAN && adev->gmc.xgmi.connected_to_cpu))
1000
		return 0;
1001 1002 1003 1004 1005

	/*
	 * TODO: bypass the unloading in sriov for now
	 */

1006 1007
	cmd = acquire_psp_cmd_buf(psp);

1008
	psp_prep_ta_unload_cmd_buf(cmd, psp->xgmi_context.context.session_id);
1009 1010 1011 1012

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);

1013 1014
	release_psp_cmd_buf(psp);

1015 1016 1017
	return ret;
}

1018 1019
int psp_xgmi_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
1020
	return psp_ta_invoke(psp, ta_cmd_id, psp->xgmi_context.context.session_id);
1021 1022
}

1023
int psp_xgmi_terminate(struct psp_context *psp)
1024 1025 1026
{
	int ret;

1027
	if (!psp->xgmi_context.context.initialized)
1028 1029 1030 1031 1032 1033
		return 0;

	ret = psp_xgmi_unload(psp);
	if (ret)
		return ret;

1034
	psp->xgmi_context.context.initialized = false;
1035 1036

	/* free xgmi shared memory */
1037
	psp_ta_free_shared_buf(&psp->xgmi_context.context.mem_context);
1038 1039 1040 1041

	return 0;
}

1042
int psp_xgmi_initialize(struct psp_context *psp, bool set_extended_data, bool load_ta)
1043 1044 1045 1046
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	int ret;

1047 1048 1049
	if (!psp->ta_fw ||
	    !psp->xgmi.size_bytes ||
	    !psp->xgmi.start_addr)
1050 1051
		return -ENOENT;

1052 1053 1054
	if (!load_ta)
		goto invoke;

1055
	if (!psp->xgmi_context.context.initialized) {
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
		ret = psp_xgmi_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	/* Load XGMI TA */
	ret = psp_xgmi_load(psp);
	if (ret)
		return ret;

1066
invoke:
1067
	/* Initialize XGMI session */
1068
	xgmi_cmd = (struct ta_xgmi_shared_memory *)(psp->xgmi_context.context.mem_context.shared_buf);
1069
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
1070
	xgmi_cmd->flag_extend_link_record = set_extended_data;
1071 1072 1073 1074 1075 1076 1077
	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__INITIALIZE;

	ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);

	return ret;
}

1078 1079 1080 1081 1082
int psp_xgmi_get_hive_id(struct psp_context *psp, uint64_t *hive_id)
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	int ret;

1083
	xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));

	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_HIVE_ID;

	/* Invoke xgmi ta to get hive id */
	ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
	if (ret)
		return ret;

	*hive_id = xgmi_cmd->xgmi_out_message.get_hive_id.hive_id;

	return 0;
}

int psp_xgmi_get_node_id(struct psp_context *psp, uint64_t *node_id)
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	int ret;

1103
	xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));

	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_NODE_ID;

	/* Invoke xgmi ta to get the node id */
	ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
	if (ret)
		return ret;

	*node_id = xgmi_cmd->xgmi_out_message.get_node_id.node_id;

	return 0;
}

1118 1119 1120
static bool psp_xgmi_peer_link_info_supported(struct psp_context *psp)
{
	return psp->adev->asic_type == CHIP_ALDEBARAN &&
1121
				psp->xgmi.feature_version >= 0x2000000b;
1122 1123
}

1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
/*
 * Chips that support extended topology information require the driver to
 * reflect topology information in the opposite direction.  This is
 * because the TA has already exceeded its link record limit and if the
 * TA holds bi-directional information, the driver would have to do
 * multiple fetches instead of just two.
 */
static void psp_xgmi_reflect_topology_info(struct psp_context *psp,
					struct psp_xgmi_node_info node_info)
{
	struct amdgpu_device *mirror_adev;
	struct amdgpu_hive_info *hive;
	uint64_t src_node_id = psp->adev->gmc.xgmi.node_id;
	uint64_t dst_node_id = node_info.node_id;
	uint8_t dst_num_hops = node_info.num_hops;
	uint8_t dst_num_links = node_info.num_links;

	hive = amdgpu_get_xgmi_hive(psp->adev);
	list_for_each_entry(mirror_adev, &hive->device_list, gmc.xgmi.head) {
		struct psp_xgmi_topology_info *mirror_top_info;
		int j;

		if (mirror_adev->gmc.xgmi.node_id != dst_node_id)
			continue;

		mirror_top_info = &mirror_adev->psp.xgmi_context.top_info;
		for (j = 0; j < mirror_top_info->num_nodes; j++) {
			if (mirror_top_info->nodes[j].node_id != src_node_id)
				continue;

			mirror_top_info->nodes[j].num_hops = dst_num_hops;
			/*
			 * prevent 0 num_links value re-reflection since reflection
			 * criteria is based on num_hops (direct or indirect).
			 *
			 */
			if (dst_num_links)
				mirror_top_info->nodes[j].num_links = dst_num_links;

			break;
		}

		break;
	}
}

1170 1171
int psp_xgmi_get_topology_info(struct psp_context *psp,
			       int number_devices,
1172 1173
			       struct psp_xgmi_topology_info *topology,
			       bool get_extended_data)
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	struct ta_xgmi_cmd_get_topology_info_input *topology_info_input;
	struct ta_xgmi_cmd_get_topology_info_output *topology_info_output;
	int i;
	int ret;

	if (!topology || topology->num_nodes > TA_XGMI__MAX_CONNECTED_NODES)
		return -EINVAL;

1184
	xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1185
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
1186
	xgmi_cmd->flag_extend_link_record = get_extended_data;
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208

	/* Fill in the shared memory with topology information as input */
	topology_info_input = &xgmi_cmd->xgmi_in_message.get_topology_info;
	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_GET_TOPOLOGY_INFO;
	topology_info_input->num_nodes = number_devices;

	for (i = 0; i < topology_info_input->num_nodes; i++) {
		topology_info_input->nodes[i].node_id = topology->nodes[i].node_id;
		topology_info_input->nodes[i].num_hops = topology->nodes[i].num_hops;
		topology_info_input->nodes[i].is_sharing_enabled = topology->nodes[i].is_sharing_enabled;
		topology_info_input->nodes[i].sdma_engine = topology->nodes[i].sdma_engine;
	}

	/* Invoke xgmi ta to get the topology information */
	ret = psp_xgmi_invoke(psp, TA_COMMAND_XGMI__GET_GET_TOPOLOGY_INFO);
	if (ret)
		return ret;

	/* Read the output topology information from the shared memory */
	topology_info_output = &xgmi_cmd->xgmi_out_message.get_topology_info;
	topology->num_nodes = xgmi_cmd->xgmi_out_message.get_topology_info.num_nodes;
	for (i = 0; i < topology->num_nodes; i++) {
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
		/* extended data will either be 0 or equal to non-extended data */
		if (topology_info_output->nodes[i].num_hops)
			topology->nodes[i].num_hops = topology_info_output->nodes[i].num_hops;

		/* non-extended data gets everything here so no need to update */
		if (!get_extended_data) {
			topology->nodes[i].node_id = topology_info_output->nodes[i].node_id;
			topology->nodes[i].is_sharing_enabled =
					topology_info_output->nodes[i].is_sharing_enabled;
			topology->nodes[i].sdma_engine =
					topology_info_output->nodes[i].sdma_engine;
		}

1222 1223
	}

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	/* Invoke xgmi ta again to get the link information */
	if (psp_xgmi_peer_link_info_supported(psp)) {
		struct ta_xgmi_cmd_get_peer_link_info_output *link_info_output;

		xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_PEER_LINKS;

		ret = psp_xgmi_invoke(psp, TA_COMMAND_XGMI__GET_PEER_LINKS);

		if (ret)
			return ret;

		link_info_output = &xgmi_cmd->xgmi_out_message.get_link_info;
1236 1237 1238 1239 1240
		for (i = 0; i < topology->num_nodes; i++) {
			/* accumulate num_links on extended data */
			topology->nodes[i].num_links = get_extended_data ?
					topology->nodes[i].num_links +
							link_info_output->nodes[i].num_links :
1241
					link_info_output->nodes[i].num_links;
1242 1243 1244 1245 1246 1247

			/* reflect the topology information for bi-directionality */
			if (psp->xgmi_context.supports_extended_data &&
					get_extended_data && topology->nodes[i].num_hops)
				psp_xgmi_reflect_topology_info(psp, topology->nodes[i]);
		}
1248 1249
	}

1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
	return 0;
}

int psp_xgmi_set_topology_info(struct psp_context *psp,
			       int number_devices,
			       struct psp_xgmi_topology_info *topology)
{
	struct ta_xgmi_shared_memory *xgmi_cmd;
	struct ta_xgmi_cmd_get_topology_info_input *topology_info_input;
	int i;

	if (!topology || topology->num_nodes > TA_XGMI__MAX_CONNECTED_NODES)
		return -EINVAL;

1264
	xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));

	topology_info_input = &xgmi_cmd->xgmi_in_message.get_topology_info;
	xgmi_cmd->cmd_id = TA_COMMAND_XGMI__SET_TOPOLOGY_INFO;
	topology_info_input->num_nodes = number_devices;

	for (i = 0; i < topology_info_input->num_nodes; i++) {
		topology_info_input->nodes[i].node_id = topology->nodes[i].node_id;
		topology_info_input->nodes[i].num_hops = topology->nodes[i].num_hops;
		topology_info_input->nodes[i].is_sharing_enabled = 1;
		topology_info_input->nodes[i].sdma_engine = topology->nodes[i].sdma_engine;
	}

	/* Invoke xgmi ta to set topology information */
	return psp_xgmi_invoke(psp, TA_COMMAND_XGMI__SET_TOPOLOGY_INFO);
}

1282 1283 1284
// ras begin
static int psp_ras_init_shared_buf(struct psp_context *psp)
{
1285 1286
	return psp_ta_init_shared_buf(psp, &psp->ras_context.context.mem_context,
				      PSP_RAS_SHARED_MEM_SIZE);
1287 1288 1289 1290 1291
}

static int psp_ras_load(struct psp_context *psp)
{
	int ret;
1292
	struct psp_gfx_cmd_resp *cmd;
1293
	struct ta_ras_shared_memory *ras_cmd;
1294 1295 1296 1297 1298 1299 1300

	/*
	 * TODO: bypass the loading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1301
	psp_copy_fw(psp, psp->ras.start_addr, psp->ras.size_bytes);
1302

1303
	ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1304 1305 1306 1307 1308 1309

	if (psp->adev->gmc.xgmi.connected_to_cpu)
		ras_cmd->ras_in_message.init_flags.poison_mode_en = 1;
	else
		ras_cmd->ras_in_message.init_flags.dgpu_mode = 1;

1310 1311
	cmd = acquire_psp_cmd_buf(psp);

1312 1313
	psp_prep_ta_load_cmd_buf(cmd,
				 psp->fw_pri_mc_addr,
1314
				 psp->ras.size_bytes,
1315
				 psp->ras_context.context.mem_context.shared_mc_addr,
1316
				 PSP_RAS_SHARED_MEM_SIZE);
1317 1318 1319 1320 1321

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
			psp->fence_buf_mc_addr);

	if (!ret) {
1322
		psp->ras_context.context.session_id = cmd->resp.session_id;
1323 1324

		if (!ras_cmd->ras_status)
1325
			psp->ras_context.context.initialized = true;
1326 1327
		else
			dev_warn(psp->adev->dev, "RAS Init Status: 0x%X\n", ras_cmd->ras_status);
1328 1329
	}

1330 1331
	release_psp_cmd_buf(psp);

1332 1333 1334
	if (ret || ras_cmd->ras_status)
		amdgpu_ras_fini(psp->adev);

1335 1336 1337 1338 1339 1340
	return ret;
}

static int psp_ras_unload(struct psp_context *psp)
{
	int ret;
1341
	struct psp_gfx_cmd_resp *cmd;
1342 1343 1344 1345 1346 1347 1348

	/*
	 * TODO: bypass the unloading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1349 1350
	cmd = acquire_psp_cmd_buf(psp);

1351
	psp_prep_ta_unload_cmd_buf(cmd, psp->ras_context.context.session_id);
1352 1353 1354 1355

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
			psp->fence_buf_mc_addr);

1356 1357
	release_psp_cmd_buf(psp);

1358 1359 1360 1361 1362
	return ret;
}

int psp_ras_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
1363 1364 1365
	struct ta_ras_shared_memory *ras_cmd;
	int ret;

1366
	ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1367

1368 1369 1370 1371 1372 1373
	/*
	 * TODO: bypass the loading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1374
	ret = psp_ta_invoke(psp, ta_cmd_id, psp->ras_context.context.session_id);
1375

1376 1377 1378
	if (amdgpu_ras_intr_triggered())
		return ret;

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
	if (ras_cmd->if_version > RAS_TA_HOST_IF_VER)
	{
		DRM_WARN("RAS: Unsupported Interface");
		return -EINVAL;
	}

	if (!ret) {
		if (ras_cmd->ras_out_message.flags.err_inject_switch_disable_flag) {
			dev_warn(psp->adev->dev, "ECC switch disabled\n");

			ras_cmd->ras_status = TA_RAS_STATUS__ERROR_RAS_NOT_AVAILABLE;
		}
		else if (ras_cmd->ras_out_message.flags.reg_access_failure_flag)
			dev_warn(psp->adev->dev,
				 "RAS internal register access blocked\n");
	}

	return ret;
1397 1398
}

1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
static int psp_ras_status_to_errno(struct amdgpu_device *adev,
					 enum ta_ras_status ras_status)
{
	int ret = -EINVAL;

	switch (ras_status) {
	case TA_RAS_STATUS__SUCCESS:
		ret = 0;
		break;
	case TA_RAS_STATUS__RESET_NEEDED:
		ret = -EAGAIN;
		break;
	case TA_RAS_STATUS__ERROR_RAS_NOT_AVAILABLE:
		dev_warn(adev->dev, "RAS WARN: ras function unavailable\n");
		break;
	case TA_RAS_STATUS__ERROR_ASD_READ_WRITE:
		dev_warn(adev->dev, "RAS WARN: asd read or write failed\n");
		break;
	default:
		dev_err(adev->dev, "RAS ERROR: ras function failed ret 0x%X\n", ret);
	}

	return ret;
}

1424 1425 1426 1427 1428 1429
int psp_ras_enable_features(struct psp_context *psp,
		union ta_ras_cmd_input *info, bool enable)
{
	struct ta_ras_shared_memory *ras_cmd;
	int ret;

1430
	if (!psp->ras_context.context.initialized)
1431 1432
		return -EINVAL;

1433
	ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));

	if (enable)
		ras_cmd->cmd_id = TA_RAS_COMMAND__ENABLE_FEATURES;
	else
		ras_cmd->cmd_id = TA_RAS_COMMAND__DISABLE_FEATURES;

	ras_cmd->ras_in_message = *info;

	ret = psp_ras_invoke(psp, ras_cmd->cmd_id);
	if (ret)
		return -EINVAL;

1447
	return psp_ras_status_to_errno(psp->adev, ras_cmd->ras_status);
1448 1449 1450 1451 1452 1453
}

static int psp_ras_terminate(struct psp_context *psp)
{
	int ret;

1454 1455 1456 1457 1458 1459
	/*
	 * TODO: bypass the terminate in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1460
	if (!psp->ras_context.context.initialized)
1461 1462 1463 1464 1465 1466
		return 0;

	ret = psp_ras_unload(psp);
	if (ret)
		return ret;

1467
	psp->ras_context.context.initialized = false;
1468 1469

	/* free ras shared memory */
1470
	psp_ta_free_shared_buf(&psp->ras_context.context.mem_context);
1471 1472 1473 1474 1475 1476 1477

	return 0;
}

static int psp_ras_initialize(struct psp_context *psp)
{
	int ret;
1478 1479
	uint32_t boot_cfg = 0xFF;
	struct amdgpu_device *adev = psp->adev;
1480

1481 1482 1483
	/*
	 * TODO: bypass the initialize in sriov for now
	 */
1484
	if (amdgpu_sriov_vf(adev))
1485 1486
		return 0;

1487 1488
	if (!adev->psp.ras.size_bytes ||
	    !adev->psp.ras.start_addr) {
1489
		dev_info(adev->dev, "RAS: optional ras ta ucode is not available\n");
1490 1491 1492
		return 0;
	}

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
	if (amdgpu_atomfirmware_dynamic_boot_config_supported(adev)) {
		/* query GECC enablement status from boot config
		 * boot_cfg: 1: GECC is enabled or 0: GECC is disabled
		 */
		ret = psp_boot_config_get(adev, &boot_cfg);
		if (ret)
			dev_warn(adev->dev, "PSP get boot config failed\n");

		if (!amdgpu_ras_is_supported(psp->adev, AMDGPU_RAS_BLOCK__UMC)) {
			if (!boot_cfg) {
				dev_info(adev->dev, "GECC is disabled\n");
			} else {
				/* disable GECC in next boot cycle if ras is
				 * disabled by module parameter amdgpu_ras_enable
				 * and/or amdgpu_ras_mask, or boot_config_get call
				 * is failed
				 */
				ret = psp_boot_config_set(adev, 0);
				if (ret)
					dev_warn(adev->dev, "PSP set boot config failed\n");
				else
					dev_warn(adev->dev, "GECC will be disabled in next boot cycle "
						 "if set amdgpu_ras_enable and/or amdgpu_ras_mask to 0x0\n");
			}
		} else {
			if (1 == boot_cfg) {
				dev_info(adev->dev, "GECC is enabled\n");
			} else {
				/* enable GECC in next boot cycle if it is disabled
				 * in boot config, or force enable GECC if failed to
				 * get boot configuration
				 */
				ret = psp_boot_config_set(adev, BOOT_CONFIG_GECC);
				if (ret)
					dev_warn(adev->dev, "PSP set boot config failed\n");
				else
					dev_warn(adev->dev, "GECC will be enabled in next boot cycle\n");
			}
		}
	}

1534
	if (!psp->ras_context.context.initialized) {
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
		ret = psp_ras_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	ret = psp_ras_load(psp);
	if (ret)
		return ret;

	return 0;
}
1546 1547 1548 1549 1550 1551 1552

int psp_ras_trigger_error(struct psp_context *psp,
			  struct ta_ras_trigger_error_input *info)
{
	struct ta_ras_shared_memory *ras_cmd;
	int ret;

1553
	if (!psp->ras_context.context.initialized)
1554 1555
		return -EINVAL;

1556
	ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));

	ras_cmd->cmd_id = TA_RAS_COMMAND__TRIGGER_ERROR;
	ras_cmd->ras_in_message.trigger_error = *info;

	ret = psp_ras_invoke(psp, ras_cmd->cmd_id);
	if (ret)
		return -EINVAL;

	/* If err_event_athub occurs error inject was successful, however
	   return status from TA is no long reliable */
	if (amdgpu_ras_intr_triggered())
		return 0;

1571
	return psp_ras_status_to_errno(psp->adev, ras_cmd->ras_status);
1572
}
1573 1574
// ras end

B
Bhawanpreet Lakha 已提交
1575 1576 1577
// HDCP start
static int psp_hdcp_init_shared_buf(struct psp_context *psp)
{
1578 1579
	return psp_ta_init_shared_buf(psp, &psp->hdcp_context.context.mem_context,
				      PSP_HDCP_SHARED_MEM_SIZE);
B
Bhawanpreet Lakha 已提交
1580 1581 1582 1583 1584
}

static int psp_hdcp_load(struct psp_context *psp)
{
	int ret;
1585
	struct psp_gfx_cmd_resp *cmd;
B
Bhawanpreet Lakha 已提交
1586 1587 1588 1589 1590 1591 1592

	/*
	 * TODO: bypass the loading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1593 1594
	psp_copy_fw(psp, psp->hdcp.start_addr,
		    psp->hdcp.size_bytes);
B
Bhawanpreet Lakha 已提交
1595

1596 1597
	cmd = acquire_psp_cmd_buf(psp);

1598 1599
	psp_prep_ta_load_cmd_buf(cmd,
				 psp->fw_pri_mc_addr,
1600
				 psp->hdcp.size_bytes,
1601
				 psp->hdcp_context.context.mem_context.shared_mc_addr,
1602
				 PSP_HDCP_SHARED_MEM_SIZE);
B
Bhawanpreet Lakha 已提交
1603 1604 1605 1606

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

	if (!ret) {
1607 1608
		psp->hdcp_context.context.initialized = true;
		psp->hdcp_context.context.session_id = cmd->resp.session_id;
1609
		mutex_init(&psp->hdcp_context.mutex);
B
Bhawanpreet Lakha 已提交
1610 1611
	}

1612 1613
	release_psp_cmd_buf(psp);

B
Bhawanpreet Lakha 已提交
1614 1615 1616 1617 1618 1619
	return ret;
}
static int psp_hdcp_initialize(struct psp_context *psp)
{
	int ret;

1620 1621 1622 1623 1624 1625
	/*
	 * TODO: bypass the initialize in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1626 1627
	if (!psp->hdcp.size_bytes ||
	    !psp->hdcp.start_addr) {
1628
		dev_info(psp->adev->dev, "HDCP: optional hdcp ta ucode is not available\n");
1629 1630 1631
		return 0;
	}

1632
	if (!psp->hdcp_context.context.initialized) {
B
Bhawanpreet Lakha 已提交
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
		ret = psp_hdcp_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	ret = psp_hdcp_load(psp);
	if (ret)
		return ret;

	return 0;
}

static int psp_hdcp_unload(struct psp_context *psp)
{
	int ret;
1648
	struct psp_gfx_cmd_resp *cmd;
B
Bhawanpreet Lakha 已提交
1649 1650 1651 1652 1653 1654 1655

	/*
	 * TODO: bypass the unloading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1656 1657
	cmd = acquire_psp_cmd_buf(psp);

1658
	psp_prep_ta_unload_cmd_buf(cmd, psp->hdcp_context.context.session_id);
B
Bhawanpreet Lakha 已提交
1659 1660 1661

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

1662 1663
	release_psp_cmd_buf(psp);

B
Bhawanpreet Lakha 已提交
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
	return ret;
}

int psp_hdcp_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
	/*
	 * TODO: bypass the loading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1675
	return psp_ta_invoke(psp, ta_cmd_id, psp->hdcp_context.context.session_id);
B
Bhawanpreet Lakha 已提交
1676 1677 1678 1679 1680 1681
}

static int psp_hdcp_terminate(struct psp_context *psp)
{
	int ret;

1682 1683 1684 1685 1686 1687
	/*
	 * TODO: bypass the terminate in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1688 1689
	if (!psp->hdcp_context.context.initialized) {
		if (psp->hdcp_context.context.mem_context.shared_buf)
1690 1691 1692 1693
			goto out;
		else
			return 0;
	}
B
Bhawanpreet Lakha 已提交
1694 1695 1696 1697 1698

	ret = psp_hdcp_unload(psp);
	if (ret)
		return ret;

1699
	psp->hdcp_context.context.initialized = false;
B
Bhawanpreet Lakha 已提交
1700

1701
out:
B
Bhawanpreet Lakha 已提交
1702
	/* free hdcp shared memory */
1703
	psp_ta_free_shared_buf(&psp->hdcp_context.context.mem_context);
B
Bhawanpreet Lakha 已提交
1704 1705 1706 1707 1708

	return 0;
}
// HDCP end

B
Bhawanpreet Lakha 已提交
1709 1710 1711
// DTM start
static int psp_dtm_init_shared_buf(struct psp_context *psp)
{
1712 1713
	return psp_ta_init_shared_buf(psp, &psp->dtm_context.context.mem_context,
				      PSP_DTM_SHARED_MEM_SIZE);
B
Bhawanpreet Lakha 已提交
1714 1715 1716 1717 1718
}

static int psp_dtm_load(struct psp_context *psp)
{
	int ret;
1719
	struct psp_gfx_cmd_resp *cmd;
B
Bhawanpreet Lakha 已提交
1720 1721 1722 1723 1724 1725 1726

	/*
	 * TODO: bypass the loading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1727
	psp_copy_fw(psp, psp->dtm.start_addr, psp->dtm.size_bytes);
B
Bhawanpreet Lakha 已提交
1728

1729 1730
	cmd = acquire_psp_cmd_buf(psp);

1731 1732
	psp_prep_ta_load_cmd_buf(cmd,
				 psp->fw_pri_mc_addr,
1733
				 psp->dtm.size_bytes,
1734
				 psp->dtm_context.context.mem_context.shared_mc_addr,
1735
				 PSP_DTM_SHARED_MEM_SIZE);
B
Bhawanpreet Lakha 已提交
1736 1737 1738 1739

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

	if (!ret) {
1740 1741
		psp->dtm_context.context.initialized = true;
		psp->dtm_context.context.session_id = cmd->resp.session_id;
1742
		mutex_init(&psp->dtm_context.mutex);
B
Bhawanpreet Lakha 已提交
1743 1744
	}

1745 1746
	release_psp_cmd_buf(psp);

B
Bhawanpreet Lakha 已提交
1747 1748 1749 1750 1751 1752 1753
	return ret;
}

static int psp_dtm_initialize(struct psp_context *psp)
{
	int ret;

1754 1755 1756 1757 1758 1759
	/*
	 * TODO: bypass the initialize in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1760 1761
	if (!psp->dtm.size_bytes ||
	    !psp->dtm.start_addr) {
1762
		dev_info(psp->adev->dev, "DTM: optional dtm ta ucode is not available\n");
1763 1764 1765
		return 0;
	}

1766
	if (!psp->dtm_context.context.initialized) {
B
Bhawanpreet Lakha 已提交
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
		ret = psp_dtm_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	ret = psp_dtm_load(psp);
	if (ret)
		return ret;

	return 0;
}

1779 1780 1781
static int psp_dtm_unload(struct psp_context *psp)
{
	int ret;
1782
	struct psp_gfx_cmd_resp *cmd;
1783 1784 1785 1786 1787 1788 1789

	/*
	 * TODO: bypass the unloading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1790 1791
	cmd = acquire_psp_cmd_buf(psp);

1792
	psp_prep_ta_unload_cmd_buf(cmd, psp->dtm_context.context.session_id);
1793 1794 1795

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

1796 1797
	release_psp_cmd_buf(psp);

1798 1799 1800
	return ret;
}

B
Bhawanpreet Lakha 已提交
1801 1802 1803 1804 1805 1806 1807 1808
int psp_dtm_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
	/*
	 * TODO: bypass the loading in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1809
	return psp_ta_invoke(psp, ta_cmd_id, psp->dtm_context.context.session_id);
B
Bhawanpreet Lakha 已提交
1810 1811 1812 1813 1814 1815
}

static int psp_dtm_terminate(struct psp_context *psp)
{
	int ret;

1816 1817 1818 1819 1820 1821
	/*
	 * TODO: bypass the terminate in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1822 1823
	if (!psp->dtm_context.context.initialized) {
		if (psp->dtm_context.context.mem_context.shared_buf)
1824 1825 1826 1827
			goto out;
		else
			return 0;
	}
B
Bhawanpreet Lakha 已提交
1828

1829
	ret = psp_dtm_unload(psp);
B
Bhawanpreet Lakha 已提交
1830 1831 1832
	if (ret)
		return ret;

1833
	psp->dtm_context.context.initialized = false;
B
Bhawanpreet Lakha 已提交
1834

1835
out:
1836 1837
	/* free dtm shared memory */
	psp_ta_free_shared_buf(&psp->dtm_context.context.mem_context);
B
Bhawanpreet Lakha 已提交
1838 1839 1840 1841 1842

	return 0;
}
// DTM end

W
Wenhui Sheng 已提交
1843 1844 1845
// RAP start
static int psp_rap_init_shared_buf(struct psp_context *psp)
{
1846 1847
	return psp_ta_init_shared_buf(psp, &psp->rap_context.context.mem_context,
				      PSP_RAP_SHARED_MEM_SIZE);
W
Wenhui Sheng 已提交
1848 1849 1850 1851 1852
}

static int psp_rap_load(struct psp_context *psp)
{
	int ret;
1853
	struct psp_gfx_cmd_resp *cmd;
W
Wenhui Sheng 已提交
1854

1855
	psp_copy_fw(psp, psp->rap.start_addr, psp->rap.size_bytes);
W
Wenhui Sheng 已提交
1856

1857 1858
	cmd = acquire_psp_cmd_buf(psp);

W
Wenhui Sheng 已提交
1859 1860
	psp_prep_ta_load_cmd_buf(cmd,
				 psp->fw_pri_mc_addr,
1861
				 psp->rap.size_bytes,
1862
				 psp->rap_context.context.mem_context.shared_mc_addr,
W
Wenhui Sheng 已提交
1863 1864 1865 1866 1867
				 PSP_RAP_SHARED_MEM_SIZE);

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

	if (!ret) {
1868 1869
		psp->rap_context.context.initialized = true;
		psp->rap_context.context.session_id = cmd->resp.session_id;
W
Wenhui Sheng 已提交
1870 1871 1872
		mutex_init(&psp->rap_context.mutex);
	}

1873 1874
	release_psp_cmd_buf(psp);

W
Wenhui Sheng 已提交
1875 1876 1877 1878 1879 1880
	return ret;
}

static int psp_rap_unload(struct psp_context *psp)
{
	int ret;
1881
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
W
Wenhui Sheng 已提交
1882

1883
	psp_prep_ta_unload_cmd_buf(cmd, psp->rap_context.context.session_id);
W
Wenhui Sheng 已提交
1884 1885 1886

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

1887 1888
	release_psp_cmd_buf(psp);

W
Wenhui Sheng 已提交
1889 1890 1891 1892 1893 1894
	return ret;
}

static int psp_rap_initialize(struct psp_context *psp)
{
	int ret;
1895
	enum ta_rap_status status = TA_RAP_STATUS__SUCCESS;
W
Wenhui Sheng 已提交
1896 1897 1898 1899 1900 1901 1902

	/*
	 * TODO: bypass the initialize in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

1903 1904
	if (!psp->rap.size_bytes ||
	    !psp->rap.start_addr) {
W
Wenhui Sheng 已提交
1905 1906 1907 1908
		dev_info(psp->adev->dev, "RAP: optional rap ta ucode is not available\n");
		return 0;
	}

1909
	if (!psp->rap_context.context.initialized) {
W
Wenhui Sheng 已提交
1910 1911 1912 1913 1914 1915 1916 1917 1918
		ret = psp_rap_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	ret = psp_rap_load(psp);
	if (ret)
		return ret;

1919 1920
	ret = psp_rap_invoke(psp, TA_CMD_RAP__INITIALIZE, &status);
	if (ret || status != TA_RAP_STATUS__SUCCESS) {
W
Wenhui Sheng 已提交
1921 1922
		psp_rap_unload(psp);

1923
		psp_ta_free_shared_buf(&psp->rap_context.context.mem_context);
W
Wenhui Sheng 已提交
1924

1925
		psp->rap_context.context.initialized = false;
W
Wenhui Sheng 已提交
1926

1927 1928 1929 1930
		dev_warn(psp->adev->dev, "RAP TA initialize fail (%d) status %d.\n",
			 ret, status);

		return ret;
W
Wenhui Sheng 已提交
1931 1932 1933 1934 1935 1936 1937 1938 1939
	}

	return 0;
}

static int psp_rap_terminate(struct psp_context *psp)
{
	int ret;

1940
	if (!psp->rap_context.context.initialized)
W
Wenhui Sheng 已提交
1941 1942 1943 1944
		return 0;

	ret = psp_rap_unload(psp);

1945
	psp->rap_context.context.initialized = false;
W
Wenhui Sheng 已提交
1946 1947

	/* free rap shared memory */
1948
	psp_ta_free_shared_buf(&psp->rap_context.context.mem_context);
W
Wenhui Sheng 已提交
1949 1950 1951 1952

	return ret;
}

1953
int psp_rap_invoke(struct psp_context *psp, uint32_t ta_cmd_id, enum ta_rap_status *status)
W
Wenhui Sheng 已提交
1954 1955
{
	struct ta_rap_shared_memory *rap_cmd;
1956
	int ret = 0;
W
Wenhui Sheng 已提交
1957

1958
	if (!psp->rap_context.context.initialized)
1959
		return 0;
W
Wenhui Sheng 已提交
1960 1961 1962 1963 1964 1965 1966 1967

	if (ta_cmd_id != TA_CMD_RAP__INITIALIZE &&
	    ta_cmd_id != TA_CMD_RAP__VALIDATE_L0)
		return -EINVAL;

	mutex_lock(&psp->rap_context.mutex);

	rap_cmd = (struct ta_rap_shared_memory *)
1968
		  psp->rap_context.context.mem_context.shared_buf;
W
Wenhui Sheng 已提交
1969 1970 1971 1972 1973
	memset(rap_cmd, 0, sizeof(struct ta_rap_shared_memory));

	rap_cmd->cmd_id = ta_cmd_id;
	rap_cmd->validation_method_id = METHOD_A;

1974
	ret = psp_ta_invoke(psp, rap_cmd->cmd_id, psp->rap_context.context.session_id);
1975 1976 1977 1978 1979
	if (ret)
		goto out_unlock;

	if (status)
		*status = rap_cmd->rap_status;
W
Wenhui Sheng 已提交
1980

1981
out_unlock:
W
Wenhui Sheng 已提交
1982 1983
	mutex_unlock(&psp->rap_context.mutex);

1984
	return ret;
W
Wenhui Sheng 已提交
1985 1986 1987
}
// RAP end

1988 1989 1990
/* securedisplay start */
static int psp_securedisplay_init_shared_buf(struct psp_context *psp)
{
1991 1992 1993
	return psp_ta_init_shared_buf(
		psp, &psp->securedisplay_context.context.mem_context,
		PSP_SECUREDISPLAY_SHARED_MEM_SIZE);
1994 1995 1996 1997 1998
}

static int psp_securedisplay_load(struct psp_context *psp)
{
	int ret;
1999
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
2000 2001

	memset(psp->fw_pri_buf, 0, PSP_1_MEG);
2002
	memcpy(psp->fw_pri_buf, psp->securedisplay.start_addr, psp->securedisplay.size_bytes);
2003 2004 2005

	psp_prep_ta_load_cmd_buf(cmd,
				 psp->fw_pri_mc_addr,
2006
				 psp->securedisplay.size_bytes,
2007
				 psp->securedisplay_context.context.mem_context.shared_mc_addr,
2008 2009 2010 2011
				 PSP_SECUREDISPLAY_SHARED_MEM_SIZE);

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

2012
	if (!ret) {
2013 2014
		psp->securedisplay_context.context.initialized = true;
		psp->securedisplay_context.context.session_id = cmd->resp.session_id;
2015 2016
		mutex_init(&psp->securedisplay_context.mutex);
	}
2017

2018
	release_psp_cmd_buf(psp);
2019 2020 2021 2022 2023 2024 2025

	return ret;
}

static int psp_securedisplay_unload(struct psp_context *psp)
{
	int ret;
2026
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
2027

2028
	psp_prep_ta_unload_cmd_buf(cmd, psp->securedisplay_context.context.session_id);
2029 2030 2031

	ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);

2032 2033
	release_psp_cmd_buf(psp);

2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	return ret;
}

static int psp_securedisplay_initialize(struct psp_context *psp)
{
	int ret;
	struct securedisplay_cmd *securedisplay_cmd;

	/*
	 * TODO: bypass the initialize in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

2048 2049
	if (!psp->securedisplay.size_bytes ||
	    !psp->securedisplay.start_addr) {
2050 2051 2052 2053
		dev_info(psp->adev->dev, "SECUREDISPLAY: securedisplay ta ucode is not available\n");
		return 0;
	}

2054
	if (!psp->securedisplay_context.context.initialized) {
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
		ret = psp_securedisplay_init_shared_buf(psp);
		if (ret)
			return ret;
	}

	ret = psp_securedisplay_load(psp);
	if (ret)
		return ret;

	psp_prep_securedisplay_cmd_buf(psp, &securedisplay_cmd,
			TA_SECUREDISPLAY_COMMAND__QUERY_TA);

	ret = psp_securedisplay_invoke(psp, TA_SECUREDISPLAY_COMMAND__QUERY_TA);
	if (ret) {
		psp_securedisplay_unload(psp);

2071
		psp_ta_free_shared_buf(&psp->securedisplay_context.context.mem_context);
2072

2073
		psp->securedisplay_context.context.initialized = false;
2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097

		dev_err(psp->adev->dev, "SECUREDISPLAY TA initialize fail.\n");
		return -EINVAL;
	}

	if (securedisplay_cmd->status != TA_SECUREDISPLAY_STATUS__SUCCESS) {
		psp_securedisplay_parse_resp_status(psp, securedisplay_cmd->status);
		dev_err(psp->adev->dev, "SECUREDISPLAY: query securedisplay TA failed. ret 0x%x\n",
			securedisplay_cmd->securedisplay_out_message.query_ta.query_cmd_ret);
	}

	return 0;
}

static int psp_securedisplay_terminate(struct psp_context *psp)
{
	int ret;

	/*
	 * TODO:bypass the terminate in sriov for now
	 */
	if (amdgpu_sriov_vf(psp->adev))
		return 0;

2098
	if (!psp->securedisplay_context.context.initialized)
2099 2100 2101 2102 2103 2104
		return 0;

	ret = psp_securedisplay_unload(psp);
	if (ret)
		return ret;

2105
	psp->securedisplay_context.context.initialized = false;
2106 2107

	/* free securedisplay shared memory */
2108
	psp_ta_free_shared_buf(&psp->securedisplay_context.context.mem_context);
2109 2110 2111 2112 2113 2114 2115 2116

	return ret;
}

int psp_securedisplay_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
{
	int ret;

2117
	if (!psp->securedisplay_context.context.initialized)
2118 2119 2120 2121 2122 2123 2124 2125
		return -EINVAL;

	if (ta_cmd_id != TA_SECUREDISPLAY_COMMAND__QUERY_TA &&
	    ta_cmd_id != TA_SECUREDISPLAY_COMMAND__SEND_ROI_CRC)
		return -EINVAL;

	mutex_lock(&psp->securedisplay_context.mutex);

2126
	ret = psp_ta_invoke(psp, ta_cmd_id, psp->securedisplay_context.context.session_id);
2127 2128 2129 2130 2131 2132 2133

	mutex_unlock(&psp->securedisplay_context.mutex);

	return ret;
}
/* SECUREDISPLAY end */

2134
static int psp_hw_start(struct psp_context *psp)
2135
{
2136
	struct amdgpu_device *adev = psp->adev;
2137 2138
	int ret;

2139
	if (!amdgpu_sriov_vf(adev)) {
2140
		if ((is_psp_fw_valid(psp->kdb)) &&
2141 2142 2143 2144
		    (psp->funcs->bootloader_load_kdb != NULL)) {
			ret = psp_bootloader_load_kdb(psp);
			if (ret) {
				DRM_ERROR("PSP load kdb failed!\n");
2145 2146 2147 2148
				return ret;
			}
		}

2149 2150
		if ((is_psp_fw_valid(psp->spl)) &&
		    (psp->funcs->bootloader_load_spl != NULL)) {
2151 2152 2153
			ret = psp_bootloader_load_spl(psp);
			if (ret) {
				DRM_ERROR("PSP load spl failed!\n");
2154 2155 2156 2157
				return ret;
			}
		}

2158 2159 2160 2161
		if ((is_psp_fw_valid(psp->sys)) &&
		    (psp->funcs->bootloader_load_sysdrv != NULL)) {
			ret = psp_bootloader_load_sysdrv(psp);
			if (ret) {
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
				DRM_ERROR("PSP load sys drv failed!\n");
				return ret;
			}
		}

		if ((is_psp_fw_valid(psp->soc_drv)) &&
		    (psp->funcs->bootloader_load_soc_drv != NULL)) {
			ret = psp_bootloader_load_soc_drv(psp);
			if (ret) {
				DRM_ERROR("PSP load soc drv failed!\n");
				return ret;
			}
		}

		if ((is_psp_fw_valid(psp->intf_drv)) &&
		    (psp->funcs->bootloader_load_intf_drv != NULL)) {
			ret = psp_bootloader_load_intf_drv(psp);
			if (ret) {
				DRM_ERROR("PSP load intf drv failed!\n");
				return ret;
			}
		}

		if ((is_psp_fw_valid(psp->dbg_drv)) &&
		    (psp->funcs->bootloader_load_dbg_drv != NULL)) {
			ret = psp_bootloader_load_dbg_drv(psp);
			if (ret) {
				DRM_ERROR("PSP load dbg drv failed!\n");
2190 2191
				return ret;
			}
2192
		}
2193

2194 2195 2196 2197 2198 2199 2200
		if ((is_psp_fw_valid(psp->sos)) &&
		    (psp->funcs->bootloader_load_sos != NULL)) {
			ret = psp_bootloader_load_sos(psp);
			if (ret) {
				DRM_ERROR("PSP load sos failed!\n");
				return ret;
			}
2201
		}
2202
	}
2203

2204
	ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
2205 2206
	if (ret) {
		DRM_ERROR("PSP create ring failed!\n");
2207
		return ret;
2208
	}
2209

2210 2211 2212 2213 2214 2215
	ret = psp_tmr_init(psp);
	if (ret) {
		DRM_ERROR("PSP tmr init failed!\n");
		return ret;
	}

2216
	/*
2217
	 * For ASICs with DF Cstate management centralized
2218 2219 2220
	 * to PMFW, TMR setup should be performed after PMFW
	 * loaded and before other non-psp firmware loaded.
	 */
2221 2222 2223
	if (psp->pmfw_centralized_cstate_management) {
		ret = psp_load_smu_fw(psp);
		if (ret)
2224
			return ret;
2225 2226 2227 2228 2229 2230
	}

	ret = psp_tmr_load(psp);
	if (ret) {
		DRM_ERROR("PSP load tmr failed!\n");
		return ret;
2231
	}
2232

2233 2234 2235
	return 0;
}

2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
static int psp_get_fw_type(struct amdgpu_firmware_info *ucode,
			   enum psp_gfx_fw_type *type)
{
	switch (ucode->ucode_id) {
	case AMDGPU_UCODE_ID_SDMA0:
		*type = GFX_FW_TYPE_SDMA0;
		break;
	case AMDGPU_UCODE_ID_SDMA1:
		*type = GFX_FW_TYPE_SDMA1;
		break;
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
	case AMDGPU_UCODE_ID_SDMA2:
		*type = GFX_FW_TYPE_SDMA2;
		break;
	case AMDGPU_UCODE_ID_SDMA3:
		*type = GFX_FW_TYPE_SDMA3;
		break;
	case AMDGPU_UCODE_ID_SDMA4:
		*type = GFX_FW_TYPE_SDMA4;
		break;
	case AMDGPU_UCODE_ID_SDMA5:
		*type = GFX_FW_TYPE_SDMA5;
		break;
	case AMDGPU_UCODE_ID_SDMA6:
		*type = GFX_FW_TYPE_SDMA6;
		break;
	case AMDGPU_UCODE_ID_SDMA7:
		*type = GFX_FW_TYPE_SDMA7;
		break;
2264 2265 2266 2267 2268 2269
	case AMDGPU_UCODE_ID_CP_MES:
		*type = GFX_FW_TYPE_CP_MES;
		break;
	case AMDGPU_UCODE_ID_CP_MES_DATA:
		*type = GFX_FW_TYPE_MES_STACK;
		break;
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
	case AMDGPU_UCODE_ID_CP_CE:
		*type = GFX_FW_TYPE_CP_CE;
		break;
	case AMDGPU_UCODE_ID_CP_PFP:
		*type = GFX_FW_TYPE_CP_PFP;
		break;
	case AMDGPU_UCODE_ID_CP_ME:
		*type = GFX_FW_TYPE_CP_ME;
		break;
	case AMDGPU_UCODE_ID_CP_MEC1:
		*type = GFX_FW_TYPE_CP_MEC;
		break;
	case AMDGPU_UCODE_ID_CP_MEC1_JT:
		*type = GFX_FW_TYPE_CP_MEC_ME1;
		break;
	case AMDGPU_UCODE_ID_CP_MEC2:
		*type = GFX_FW_TYPE_CP_MEC;
		break;
	case AMDGPU_UCODE_ID_CP_MEC2_JT:
		*type = GFX_FW_TYPE_CP_MEC_ME2;
		break;
	case AMDGPU_UCODE_ID_RLC_G:
		*type = GFX_FW_TYPE_RLC_G;
		break;
	case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL:
		*type = GFX_FW_TYPE_RLC_RESTORE_LIST_SRM_CNTL;
		break;
	case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM:
		*type = GFX_FW_TYPE_RLC_RESTORE_LIST_GPM_MEM;
		break;
	case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM:
		*type = GFX_FW_TYPE_RLC_RESTORE_LIST_SRM_MEM;
		break;
2303 2304 2305 2306 2307 2308
	case AMDGPU_UCODE_ID_RLC_IRAM:
		*type = GFX_FW_TYPE_RLC_IRAM;
		break;
	case AMDGPU_UCODE_ID_RLC_DRAM:
		*type = GFX_FW_TYPE_RLC_DRAM_BOOT;
		break;
2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
	case AMDGPU_UCODE_ID_SMC:
		*type = GFX_FW_TYPE_SMU;
		break;
	case AMDGPU_UCODE_ID_UVD:
		*type = GFX_FW_TYPE_UVD;
		break;
	case AMDGPU_UCODE_ID_UVD1:
		*type = GFX_FW_TYPE_UVD1;
		break;
	case AMDGPU_UCODE_ID_VCE:
		*type = GFX_FW_TYPE_VCE;
		break;
	case AMDGPU_UCODE_ID_VCN:
		*type = GFX_FW_TYPE_VCN;
		break;
2324 2325 2326
	case AMDGPU_UCODE_ID_VCN1:
		*type = GFX_FW_TYPE_VCN1;
		break;
2327 2328 2329 2330 2331 2332
	case AMDGPU_UCODE_ID_DMCU_ERAM:
		*type = GFX_FW_TYPE_DMCU_ERAM;
		break;
	case AMDGPU_UCODE_ID_DMCU_INTV:
		*type = GFX_FW_TYPE_DMCU_ISR;
		break;
2333 2334 2335 2336 2337 2338
	case AMDGPU_UCODE_ID_VCN0_RAM:
		*type = GFX_FW_TYPE_VCN0_RAM;
		break;
	case AMDGPU_UCODE_ID_VCN1_RAM:
		*type = GFX_FW_TYPE_VCN1_RAM;
		break;
2339 2340 2341
	case AMDGPU_UCODE_ID_DMCUB:
		*type = GFX_FW_TYPE_DMUB;
		break;
2342 2343 2344 2345 2346 2347 2348 2349
	case AMDGPU_UCODE_ID_MAXIMUM:
	default:
		return -EINVAL;
	}

	return 0;
}

2350 2351 2352 2353
static void psp_print_fw_hdr(struct psp_context *psp,
			     struct amdgpu_firmware_info *ucode)
{
	struct amdgpu_device *adev = psp->adev;
2354
	struct common_firmware_header *hdr;
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364

	switch (ucode->ucode_id) {
	case AMDGPU_UCODE_ID_SDMA0:
	case AMDGPU_UCODE_ID_SDMA1:
	case AMDGPU_UCODE_ID_SDMA2:
	case AMDGPU_UCODE_ID_SDMA3:
	case AMDGPU_UCODE_ID_SDMA4:
	case AMDGPU_UCODE_ID_SDMA5:
	case AMDGPU_UCODE_ID_SDMA6:
	case AMDGPU_UCODE_ID_SDMA7:
2365 2366 2367
		hdr = (struct common_firmware_header *)
			adev->sdma.instance[ucode->ucode_id - AMDGPU_UCODE_ID_SDMA0].fw->data;
		amdgpu_ucode_print_sdma_hdr(hdr);
2368 2369
		break;
	case AMDGPU_UCODE_ID_CP_CE:
2370 2371
		hdr = (struct common_firmware_header *)adev->gfx.ce_fw->data;
		amdgpu_ucode_print_gfx_hdr(hdr);
2372 2373
		break;
	case AMDGPU_UCODE_ID_CP_PFP:
2374 2375
		hdr = (struct common_firmware_header *)adev->gfx.pfp_fw->data;
		amdgpu_ucode_print_gfx_hdr(hdr);
2376 2377
		break;
	case AMDGPU_UCODE_ID_CP_ME:
2378 2379
		hdr = (struct common_firmware_header *)adev->gfx.me_fw->data;
		amdgpu_ucode_print_gfx_hdr(hdr);
2380 2381
		break;
	case AMDGPU_UCODE_ID_CP_MEC1:
2382 2383
		hdr = (struct common_firmware_header *)adev->gfx.mec_fw->data;
		amdgpu_ucode_print_gfx_hdr(hdr);
2384 2385
		break;
	case AMDGPU_UCODE_ID_RLC_G:
2386 2387
		hdr = (struct common_firmware_header *)adev->gfx.rlc_fw->data;
		amdgpu_ucode_print_rlc_hdr(hdr);
2388 2389
		break;
	case AMDGPU_UCODE_ID_SMC:
2390 2391
		hdr = (struct common_firmware_header *)adev->pm.fw->data;
		amdgpu_ucode_print_smc_hdr(hdr);
2392 2393 2394 2395 2396 2397
		break;
	default:
		break;
	}
}

2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
static int psp_prep_load_ip_fw_cmd_buf(struct amdgpu_firmware_info *ucode,
				       struct psp_gfx_cmd_resp *cmd)
{
	int ret;
	uint64_t fw_mem_mc_addr = ucode->mc_addr;

	cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
	cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
	cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
	cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;

	ret = psp_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
	if (ret)
		DRM_ERROR("Unknown firmware type\n");

	return ret;
}

2416
static int psp_execute_non_psp_fw_load(struct psp_context *psp,
2417
			          struct amdgpu_firmware_info *ucode)
2418 2419
{
	int ret = 0;
2420
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
2421

2422 2423 2424 2425 2426
	ret = psp_prep_load_ip_fw_cmd_buf(ucode, cmd);
	if (!ret) {
		ret = psp_cmd_submit_buf(psp, ucode, cmd,
					 psp->fence_buf_mc_addr);
	}
2427

2428
	release_psp_cmd_buf(psp);
2429 2430 2431 2432

	return ret;
}

2433 2434 2435
static int psp_load_smu_fw(struct psp_context *psp)
{
	int ret;
2436
	struct amdgpu_device *adev = psp->adev;
2437
	struct amdgpu_firmware_info *ucode =
2438
			&adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
2439
	struct amdgpu_ras *ras = psp->ras_context.ras;
2440 2441 2442 2443

	if (!ucode->fw || amdgpu_sriov_vf(psp->adev))
		return 0;

2444
	if ((amdgpu_in_reset(adev) &&
2445
	     ras && adev->ras_enabled &&
2446
	     (adev->asic_type == CHIP_ARCTURUS ||
2447
	      adev->asic_type == CHIP_VEGA20))) {
2448 2449 2450 2451 2452 2453
		ret = amdgpu_dpm_set_mp1_state(adev, PP_MP1_STATE_UNLOAD);
		if (ret) {
			DRM_WARN("Failed to set MP1 state prepare for reload\n");
		}
	}

2454
	ret = psp_execute_non_psp_fw_load(psp, ucode);
2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499

	if (ret)
		DRM_ERROR("PSP load smu failed!\n");

	return ret;
}

static bool fw_load_skip_check(struct psp_context *psp,
			       struct amdgpu_firmware_info *ucode)
{
	if (!ucode->fw)
		return true;

	if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
	    (psp_smu_reload_quirk(psp) ||
	     psp->autoload_supported ||
	     psp->pmfw_centralized_cstate_management))
		return true;

	if (amdgpu_sriov_vf(psp->adev) &&
	   (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA2
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA3
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA4
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA5
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA6
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA7
	    || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G
	    || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL
	    || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM
	    || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM
	    || ucode->ucode_id == AMDGPU_UCODE_ID_SMC))
		/*skip ucode loading in SRIOV VF */
		return true;

	if (psp->autoload_supported &&
	    (ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC1_JT ||
	     ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC2_JT))
		/* skip mec JT when autoload is enabled */
		return true;

	return false;
}

2500 2501 2502 2503 2504 2505 2506 2507 2508
int psp_load_fw_list(struct psp_context *psp,
		     struct amdgpu_firmware_info **ucode_list, int ucode_count)
{
	int ret = 0, i;
	struct amdgpu_firmware_info *ucode;

	for (i = 0; i < ucode_count; ++i) {
		ucode = ucode_list[i];
		psp_print_fw_hdr(psp, ucode);
2509
		ret = psp_execute_non_psp_fw_load(psp, ucode);
2510 2511 2512 2513 2514 2515
		if (ret)
			return ret;
	}
	return ret;
}

2516
static int psp_load_non_psp_fw(struct psp_context *psp)
2517 2518
{
	int i, ret;
2519
	struct amdgpu_firmware_info *ucode;
2520
	struct amdgpu_device *adev = psp->adev;
2521

2522 2523 2524
	if (psp->autoload_supported &&
	    !psp->pmfw_centralized_cstate_management) {
		ret = psp_load_smu_fw(psp);
2525 2526 2527 2528
		if (ret)
			return ret;
	}

2529 2530 2531 2532
	for (i = 0; i < adev->firmware.max_ucodes; i++) {
		ucode = &adev->firmware.ucode[i];

		if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
2533 2534 2535 2536
		    !fw_load_skip_check(psp, ucode)) {
			ret = psp_load_smu_fw(psp);
			if (ret)
				return ret;
2537
			continue;
2538
		}
2539

2540
		if (fw_load_skip_check(psp, ucode))
2541
			continue;
2542

2543
		if (psp->autoload_supported &&
2544 2545
		    (adev->asic_type >= CHIP_SIENNA_CICHLID &&
		     adev->asic_type <= CHIP_DIMGREY_CAVEFISH) &&
2546 2547 2548 2549 2550 2551 2552
		    (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1 ||
		     ucode->ucode_id == AMDGPU_UCODE_ID_SDMA2 ||
		     ucode->ucode_id == AMDGPU_UCODE_ID_SDMA3))
			/* PSP only receive one SDMA fw for sienna_cichlid,
			 * as all four sdma fw are same */
			continue;

2553 2554
		psp_print_fw_hdr(psp, ucode);

2555
		ret = psp_execute_non_psp_fw_load(psp, ucode);
2556
		if (ret)
2557
			return ret;
2558

2559
		/* Start rlc autoload after psp recieved all the gfx firmware */
2560
		if (psp->autoload_supported && ucode->ucode_id == (amdgpu_sriov_vf(adev) ?
2561
		    AMDGPU_UCODE_ID_CP_MEC2 : AMDGPU_UCODE_ID_RLC_G)) {
2562
			ret = psp_rlc_autoload_start(psp);
2563 2564 2565 2566 2567
			if (ret) {
				DRM_ERROR("Failed to start rlc autoload\n");
				return ret;
			}
		}
2568 2569
	}

2570 2571 2572 2573 2574 2575
	return 0;
}

static int psp_load_fw(struct amdgpu_device *adev)
{
	int ret;
2576 2577
	struct psp_context *psp = &adev->psp;

2578
	if (amdgpu_sriov_vf(adev) && amdgpu_in_reset(adev)) {
2579
		psp_ring_stop(psp, PSP_RING_TYPE__KM); /* should not destroy ring, only stop */
2580
		goto skip_memalloc;
2581
	}
2582

2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
	if (amdgpu_sriov_vf(adev)) {
		ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
						AMDGPU_GEM_DOMAIN_VRAM,
						&psp->fw_pri_bo,
						&psp->fw_pri_mc_addr,
						&psp->fw_pri_buf);
	} else {
		ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
						AMDGPU_GEM_DOMAIN_GTT,
						&psp->fw_pri_bo,
						&psp->fw_pri_mc_addr,
						&psp->fw_pri_buf);
	}

2597 2598
	if (ret)
		goto failed;
2599 2600

	ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
2601 2602 2603 2604
					AMDGPU_GEM_DOMAIN_VRAM,
					&psp->fence_buf_bo,
					&psp->fence_buf_mc_addr,
					&psp->fence_buf);
2605
	if (ret)
2606
		goto failed;
2607 2608 2609 2610 2611

	ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
				      (void **)&psp->cmd_buf_mem);
2612
	if (ret)
2613
		goto failed;
2614 2615 2616

	memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);

2617
	ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
2618 2619
	if (ret) {
		DRM_ERROR("PSP ring init failed!\n");
2620
		goto failed;
2621
	}
2622

2623
skip_memalloc:
2624
	ret = psp_hw_start(psp);
2625
	if (ret)
2626
		goto failed;
2627

2628
	ret = psp_load_non_psp_fw(psp);
2629
	if (ret)
2630
		goto failed;
2631

2632 2633 2634 2635 2636 2637
	ret = psp_asd_load(psp);
	if (ret) {
		DRM_ERROR("PSP load asd failed!\n");
		return ret;
	}

2638 2639 2640 2641 2642 2643
	ret = psp_rl_load(adev);
	if (ret) {
		DRM_ERROR("PSP load RL failed!\n");
		return ret;
	}

2644
	if (psp->ta_fw) {
2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
		ret = psp_ras_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
					"RAS: Failed to initialize RAS\n");

		ret = psp_hdcp_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"HDCP: Failed to initialize HDCP\n");

		ret = psp_dtm_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"DTM: Failed to initialize DTM\n");
W
Wenhui Sheng 已提交
2659 2660 2661 2662 2663

		ret = psp_rap_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"RAP: Failed to initialize RAP\n");
2664 2665 2666 2667 2668

		ret = psp_securedisplay_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"SECUREDISPLAY: Failed to initialize SECUREDISPLAY\n");
2669 2670
	}

2671 2672 2673
	return 0;

failed:
2674 2675 2676 2677 2678
	/*
	 * all cleanup jobs (xgmi terminate, ras terminate,
	 * ring destroy, cmd/fence/fw buffers destory,
	 * psp->cmd destory) are delayed to psp_hw_fini
	 */
2679 2680 2681 2682 2683 2684 2685 2686 2687
	return ret;
}

static int psp_hw_init(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	mutex_lock(&adev->firmware.mutex);
2688 2689 2690 2691 2692 2693 2694
	/*
	 * This sequence is just used on hw_init only once, no need on
	 * resume.
	 */
	ret = amdgpu_ucode_init_bo(adev);
	if (ret)
		goto failed;
2695 2696 2697 2698 2699 2700 2701 2702

	ret = psp_load_fw(adev);
	if (ret) {
		DRM_ERROR("PSP firmware loading failed\n");
		goto failed;
	}

	mutex_unlock(&adev->firmware.mutex);
2703
	return 0;
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715

failed:
	adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
	mutex_unlock(&adev->firmware.mutex);
	return -EINVAL;
}

static int psp_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct psp_context *psp = &adev->psp;

2716
	if (psp->ta_fw) {
2717
		psp_ras_terminate(psp);
2718
		psp_securedisplay_terminate(psp);
W
Wenhui Sheng 已提交
2719
		psp_rap_terminate(psp);
B
Bhawanpreet Lakha 已提交
2720
		psp_dtm_terminate(psp);
B
Bhawanpreet Lakha 已提交
2721 2722
		psp_hdcp_terminate(psp);
	}
2723

2724 2725
	psp_asd_unload(psp);

2726
	psp_tmr_terminate(psp);
2727
	psp_ring_destroy(psp, PSP_RING_TYPE__KM);
2728

H
Huang Rui 已提交
2729 2730 2731 2732
	amdgpu_bo_free_kernel(&psp->fw_pri_bo,
			      &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
	amdgpu_bo_free_kernel(&psp->fence_buf_bo,
			      &psp->fence_buf_mc_addr, &psp->fence_buf);
2733 2734
	amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
			      (void **)&psp->cmd_buf_mem);
2735

2736 2737 2738 2739 2740
	return 0;
}

static int psp_suspend(void *handle)
{
E
Evan Quan 已提交
2741 2742 2743 2744
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	struct psp_context *psp = &adev->psp;

2745
	if (adev->gmc.xgmi.num_physical_nodes > 1 &&
2746
	    psp->xgmi_context.context.initialized) {
2747 2748 2749 2750 2751 2752 2753
		ret = psp_xgmi_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate xgmi ta\n");
			return ret;
		}
	}

2754
	if (psp->ta_fw) {
2755 2756 2757 2758 2759
		ret = psp_ras_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate ras ta\n");
			return ret;
		}
B
Bhawanpreet Lakha 已提交
2760 2761 2762 2763 2764
		ret = psp_hdcp_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate hdcp ta\n");
			return ret;
		}
B
Bhawanpreet Lakha 已提交
2765 2766 2767 2768 2769
		ret = psp_dtm_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate dtm ta\n");
			return ret;
		}
W
Wenhui Sheng 已提交
2770 2771 2772 2773 2774
		ret = psp_rap_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate rap ta\n");
			return ret;
		}
2775 2776 2777 2778 2779
		ret = psp_securedisplay_terminate(psp);
		if (ret) {
			DRM_ERROR("Failed to terminate securedisplay ta\n");
			return ret;
		}
2780 2781
	}

2782 2783 2784 2785 2786 2787
	ret = psp_asd_unload(psp);
	if (ret) {
		DRM_ERROR("Failed to unload asd\n");
		return ret;
	}

2788 2789
	ret = psp_tmr_terminate(psp);
	if (ret) {
2790
		DRM_ERROR("Failed to terminate tmr\n");
2791 2792 2793
		return ret;
	}

E
Evan Quan 已提交
2794 2795 2796 2797 2798 2799
	ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
	if (ret) {
		DRM_ERROR("PSP ring stop failed\n");
		return ret;
	}

2800 2801 2802 2803 2804 2805 2806
	return 0;
}

static int psp_resume(void *handle)
{
	int ret;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2807
	struct psp_context *psp = &adev->psp;
2808

2809 2810
	DRM_INFO("PSP is resuming...\n");

2811 2812 2813 2814 2815 2816
	if (psp->mem_train_ctx.enable_mem_training) {
		ret = psp_mem_training(psp, PSP_MEM_TRAIN_RESUME);
		if (ret) {
			DRM_ERROR("Failed to process memory training!\n");
			return ret;
		}
2817 2818
	}

2819 2820
	mutex_lock(&adev->firmware.mutex);

2821
	ret = psp_hw_start(psp);
2822
	if (ret)
2823 2824
		goto failed;

2825
	ret = psp_load_non_psp_fw(psp);
2826 2827
	if (ret)
		goto failed;
2828

2829 2830 2831 2832 2833 2834 2835
	ret = psp_asd_load(psp);
	if (ret) {
		DRM_ERROR("PSP load asd failed!\n");
		goto failed;
	}

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
2836
		ret = psp_xgmi_initialize(psp, false, true);
2837 2838 2839 2840 2841 2842 2843 2844
		/* Warning the XGMI seesion initialize failure
		 * Instead of stop driver initialization
		 */
		if (ret)
			dev_err(psp->adev->dev,
				"XGMI: Failed to initialize XGMI session\n");
	}

2845
	if (psp->ta_fw) {
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
		ret = psp_ras_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
					"RAS: Failed to initialize RAS\n");

		ret = psp_hdcp_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"HDCP: Failed to initialize HDCP\n");

		ret = psp_dtm_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"DTM: Failed to initialize DTM\n");
W
Wenhui Sheng 已提交
2860 2861 2862 2863 2864

		ret = psp_rap_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"RAP: Failed to initialize RAP\n");
2865 2866 2867 2868 2869

		ret = psp_securedisplay_initialize(psp);
		if (ret)
			dev_err(psp->adev->dev,
				"SECUREDISPLAY: Failed to initialize SECUREDISPLAY\n");
2870 2871
	}

2872 2873
	mutex_unlock(&adev->firmware.mutex);

2874 2875 2876 2877 2878
	return 0;

failed:
	DRM_ERROR("PSP resume failed\n");
	mutex_unlock(&adev->firmware.mutex);
2879 2880 2881
	return ret;
}

2882
int psp_gpu_reset(struct amdgpu_device *adev)
2883
{
2884 2885
	int ret;

2886 2887 2888
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
		return 0;

2889 2890 2891 2892 2893
	mutex_lock(&adev->psp.mutex);
	ret = psp_mode1_reset(&adev->psp);
	mutex_unlock(&adev->psp.mutex);

	return ret;
2894 2895
}

2896 2897 2898
int psp_rlc_autoload_start(struct psp_context *psp)
{
	int ret;
2899
	struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
2900 2901 2902 2903 2904

	cmd->cmd_id = GFX_CMD_ID_AUTOLOAD_RLC;

	ret = psp_cmd_submit_buf(psp, NULL, cmd,
				 psp->fence_buf_mc_addr);
2905

2906 2907
	release_psp_cmd_buf(psp);

2908 2909 2910
	return ret;
}

2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
int psp_update_vcn_sram(struct amdgpu_device *adev, int inst_idx,
			uint64_t cmd_gpu_addr, int cmd_size)
{
	struct amdgpu_firmware_info ucode = {0};

	ucode.ucode_id = inst_idx ? AMDGPU_UCODE_ID_VCN1_RAM :
		AMDGPU_UCODE_ID_VCN0_RAM;
	ucode.mc_addr = cmd_gpu_addr;
	ucode.ucode_size = cmd_size;

2921
	return psp_execute_non_psp_fw_load(&adev->psp, &ucode);
2922 2923
}

2924 2925 2926 2927 2928 2929
int psp_ring_cmd_submit(struct psp_context *psp,
			uint64_t cmd_buf_mc_addr,
			uint64_t fence_mc_addr,
			int index)
{
	unsigned int psp_write_ptr_reg = 0;
2930
	struct psp_gfx_rb_frame *write_frame;
2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
	struct psp_ring *ring = &psp->km_ring;
	struct psp_gfx_rb_frame *ring_buffer_start = ring->ring_mem;
	struct psp_gfx_rb_frame *ring_buffer_end = ring_buffer_start +
		ring->ring_size / sizeof(struct psp_gfx_rb_frame) - 1;
	struct amdgpu_device *adev = psp->adev;
	uint32_t ring_size_dw = ring->ring_size / 4;
	uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;

	/* KM (GPCOM) prepare write pointer */
	psp_write_ptr_reg = psp_ring_get_wptr(psp);

	/* Update KM RB frame pointer to new frame */
	/* write_frame ptr increments by size of rb_frame in bytes */
	/* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
	if ((psp_write_ptr_reg % ring_size_dw) == 0)
		write_frame = ring_buffer_start;
	else
		write_frame = ring_buffer_start + (psp_write_ptr_reg / rb_frame_size_dw);
	/* Check invalid write_frame ptr address */
	if ((write_frame < ring_buffer_start) || (ring_buffer_end < write_frame)) {
		DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
			  ring_buffer_start, ring_buffer_end, write_frame);
		DRM_ERROR("write_frame is pointing to address out of bounds\n");
		return -EINVAL;
	}

	/* Initialize KM RB frame */
	memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));

	/* Update KM RB frame */
	write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
	write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
	write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
	write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
	write_frame->fence_value = index;
2966
	amdgpu_device_flush_hdp(adev, NULL);
2967 2968 2969 2970 2971 2972 2973

	/* Update the write Pointer in DWORDs */
	psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
	psp_ring_set_wptr(psp, psp_write_ptr_reg);
	return 0;
}

2974 2975 2976 2977
int psp_init_asd_microcode(struct psp_context *psp,
			   const char *chip_name)
{
	struct amdgpu_device *adev = psp->adev;
2978
	char fw_name[PSP_FW_NAME_LEN];
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
	const struct psp_firmware_header_v1_0 *asd_hdr;
	int err = 0;

	if (!chip_name) {
		dev_err(adev->dev, "invalid chip name for asd microcode\n");
		return -EINVAL;
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
	err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
	if (err)
		goto out;

	err = amdgpu_ucode_validate(adev->psp.asd_fw);
	if (err)
		goto out;

	asd_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
2997 2998 2999 3000
	adev->psp.asd.fw_version = le32_to_cpu(asd_hdr->header.ucode_version);
	adev->psp.asd.feature_version = le32_to_cpu(asd_hdr->sos.fw_version);
	adev->psp.asd.size_bytes = le32_to_cpu(asd_hdr->header.ucode_size_bytes);
	adev->psp.asd.start_addr = (uint8_t *)asd_hdr +
3001 3002 3003 3004 3005 3006 3007 3008 3009
				le32_to_cpu(asd_hdr->header.ucode_array_offset_bytes);
	return 0;
out:
	dev_err(adev->dev, "fail to initialize asd microcode\n");
	release_firmware(adev->psp.asd_fw);
	adev->psp.asd_fw = NULL;
	return err;
}

3010 3011 3012 3013
int psp_init_toc_microcode(struct psp_context *psp,
			   const char *chip_name)
{
	struct amdgpu_device *adev = psp->adev;
3014
	char fw_name[PSP_FW_NAME_LEN];
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	const struct psp_firmware_header_v1_0 *toc_hdr;
	int err = 0;

	if (!chip_name) {
		dev_err(adev->dev, "invalid chip name for toc microcode\n");
		return -EINVAL;
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_toc.bin", chip_name);
	err = request_firmware(&adev->psp.toc_fw, fw_name, adev->dev);
	if (err)
		goto out;

	err = amdgpu_ucode_validate(adev->psp.toc_fw);
	if (err)
		goto out;

	toc_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.toc_fw->data;
3033 3034 3035 3036
	adev->psp.toc.fw_version = le32_to_cpu(toc_hdr->header.ucode_version);
	adev->psp.toc.feature_version = le32_to_cpu(toc_hdr->sos.fw_version);
	adev->psp.toc.size_bytes = le32_to_cpu(toc_hdr->header.ucode_size_bytes);
	adev->psp.toc.start_addr = (uint8_t *)toc_hdr +
3037 3038 3039 3040 3041 3042 3043 3044 3045
				le32_to_cpu(toc_hdr->header.ucode_array_offset_bytes);
	return 0;
out:
	dev_err(adev->dev, "fail to request/validate toc microcode\n");
	release_firmware(adev->psp.toc_fw);
	adev->psp.toc_fw = NULL;
	return err;
}

3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
static int parse_sos_bin_descriptor(struct psp_context *psp,
				   const struct psp_fw_bin_desc *desc,
				   const struct psp_firmware_header_v2_0 *sos_hdr)
{
	uint8_t *ucode_start_addr  = NULL;

	if (!psp || !desc || !sos_hdr)
		return -EINVAL;

	ucode_start_addr  = (uint8_t *)sos_hdr +
			    le32_to_cpu(desc->offset_bytes) +
			    le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);

	switch (desc->fw_type) {
	case PSP_FW_TYPE_PSP_SOS:
		psp->sos.fw_version        = le32_to_cpu(desc->fw_version);
		psp->sos.feature_version   = le32_to_cpu(desc->fw_version);
		psp->sos.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->sos.start_addr 	   = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_SYS_DRV:
		psp->sys.fw_version        = le32_to_cpu(desc->fw_version);
		psp->sys.feature_version   = le32_to_cpu(desc->fw_version);
		psp->sys.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->sys.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_KDB:
		psp->kdb.fw_version        = le32_to_cpu(desc->fw_version);
		psp->kdb.feature_version   = le32_to_cpu(desc->fw_version);
		psp->kdb.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->kdb.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_TOC:
		psp->toc.fw_version        = le32_to_cpu(desc->fw_version);
		psp->toc.feature_version   = le32_to_cpu(desc->fw_version);
		psp->toc.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->toc.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_SPL:
		psp->spl.fw_version        = le32_to_cpu(desc->fw_version);
		psp->spl.feature_version   = le32_to_cpu(desc->fw_version);
		psp->spl.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->spl.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_RL:
		psp->rl.fw_version         = le32_to_cpu(desc->fw_version);
		psp->rl.feature_version    = le32_to_cpu(desc->fw_version);
		psp->rl.size_bytes         = le32_to_cpu(desc->size_bytes);
		psp->rl.start_addr         = ucode_start_addr;
		break;
3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
	case PSP_FW_TYPE_PSP_SOC_DRV:
		psp->soc_drv.fw_version         = le32_to_cpu(desc->fw_version);
		psp->soc_drv.feature_version    = le32_to_cpu(desc->fw_version);
		psp->soc_drv.size_bytes         = le32_to_cpu(desc->size_bytes);
		psp->soc_drv.start_addr         = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_INTF_DRV:
		psp->intf_drv.fw_version        = le32_to_cpu(desc->fw_version);
		psp->intf_drv.feature_version   = le32_to_cpu(desc->fw_version);
		psp->intf_drv.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->intf_drv.start_addr        = ucode_start_addr;
		break;
	case PSP_FW_TYPE_PSP_DBG_DRV:
		psp->dbg_drv.fw_version         = le32_to_cpu(desc->fw_version);
		psp->dbg_drv.feature_version    = le32_to_cpu(desc->fw_version);
		psp->dbg_drv.size_bytes         = le32_to_cpu(desc->size_bytes);
		psp->dbg_drv.start_addr         = ucode_start_addr;
		break;
3114 3115 3116 3117 3118 3119 3120 3121
	default:
		dev_warn(psp->adev->dev, "Unsupported PSP FW type: %d\n", desc->fw_type);
		break;
	}

	return 0;
}

3122 3123 3124 3125
static int psp_init_sos_base_fw(struct amdgpu_device *adev)
{
	const struct psp_firmware_header_v1_0 *sos_hdr;
	const struct psp_firmware_header_v1_3 *sos_hdr_v1_3;
3126
	uint8_t *ucode_array_start_addr;
3127 3128

	sos_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
3129 3130
	ucode_array_start_addr = (uint8_t *)sos_hdr +
		le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);
3131 3132

	if (adev->gmc.xgmi.connected_to_cpu || (adev->asic_type != CHIP_ALDEBARAN)) {
3133 3134
		adev->psp.sos.fw_version = le32_to_cpu(sos_hdr->header.ucode_version);
		adev->psp.sos.feature_version = le32_to_cpu(sos_hdr->sos.fw_version);
3135

3136 3137
		adev->psp.sys.size_bytes = le32_to_cpu(sos_hdr->sos.offset_bytes);
		adev->psp.sys.start_addr = ucode_array_start_addr;
3138

3139 3140
		adev->psp.sos.size_bytes = le32_to_cpu(sos_hdr->sos.size_bytes);
		adev->psp.sos.start_addr = ucode_array_start_addr +
3141
				le32_to_cpu(sos_hdr->sos.offset_bytes);
3142
		adev->psp.xgmi_context.supports_extended_data = false;
3143 3144 3145 3146
	} else {
		/* Load alternate PSP SOS FW */
		sos_hdr_v1_3 = (const struct psp_firmware_header_v1_3 *)adev->psp.sos_fw->data;

3147 3148
		adev->psp.sos.fw_version = le32_to_cpu(sos_hdr_v1_3->sos_aux.fw_version);
		adev->psp.sos.feature_version = le32_to_cpu(sos_hdr_v1_3->sos_aux.fw_version);
3149

3150 3151
		adev->psp.sys.size_bytes = le32_to_cpu(sos_hdr_v1_3->sys_drv_aux.size_bytes);
		adev->psp.sys.start_addr = ucode_array_start_addr +
3152 3153
			le32_to_cpu(sos_hdr_v1_3->sys_drv_aux.offset_bytes);

3154 3155
		adev->psp.sos.size_bytes = le32_to_cpu(sos_hdr_v1_3->sos_aux.size_bytes);
		adev->psp.sos.start_addr = ucode_array_start_addr +
3156
			le32_to_cpu(sos_hdr_v1_3->sos_aux.offset_bytes);
3157
		adev->psp.xgmi_context.supports_extended_data = true;
3158 3159
	}

3160
	if ((adev->psp.sys.size_bytes == 0) || (adev->psp.sos.size_bytes == 0)) {
3161 3162 3163 3164 3165 3166 3167
		dev_warn(adev->dev, "PSP SOS FW not available");
		return -EINVAL;
	}

	return 0;
}

3168 3169 3170 3171
int psp_init_sos_microcode(struct psp_context *psp,
			   const char *chip_name)
{
	struct amdgpu_device *adev = psp->adev;
3172
	char fw_name[PSP_FW_NAME_LEN];
3173 3174 3175
	const struct psp_firmware_header_v1_0 *sos_hdr;
	const struct psp_firmware_header_v1_1 *sos_hdr_v1_1;
	const struct psp_firmware_header_v1_2 *sos_hdr_v1_2;
3176
	const struct psp_firmware_header_v1_3 *sos_hdr_v1_3;
3177
	const struct psp_firmware_header_v2_0 *sos_hdr_v2_0;
3178
	int err = 0;
3179
	uint8_t *ucode_array_start_addr;
3180
	int fw_index = 0;
3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196

	if (!chip_name) {
		dev_err(adev->dev, "invalid chip name for sos microcode\n");
		return -EINVAL;
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sos.bin", chip_name);
	err = request_firmware(&adev->psp.sos_fw, fw_name, adev->dev);
	if (err)
		goto out;

	err = amdgpu_ucode_validate(adev->psp.sos_fw);
	if (err)
		goto out;

	sos_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
3197 3198
	ucode_array_start_addr = (uint8_t *)sos_hdr +
		le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);
3199 3200 3201 3202
	amdgpu_ucode_print_psp_hdr(&sos_hdr->header);

	switch (sos_hdr->header.header_version_major) {
	case 1:
3203 3204 3205 3206
		err = psp_init_sos_base_fw(adev);
		if (err)
			goto out;

3207 3208
		if (sos_hdr->header.header_version_minor == 1) {
			sos_hdr_v1_1 = (const struct psp_firmware_header_v1_1 *)adev->psp.sos_fw->data;
3209 3210
			adev->psp.toc.size_bytes = le32_to_cpu(sos_hdr_v1_1->toc.size_bytes);
			adev->psp.toc.start_addr = (uint8_t *)adev->psp.sys.start_addr +
3211
					le32_to_cpu(sos_hdr_v1_1->toc.offset_bytes);
3212 3213
			adev->psp.kdb.size_bytes = le32_to_cpu(sos_hdr_v1_1->kdb.size_bytes);
			adev->psp.kdb.start_addr = (uint8_t *)adev->psp.sys.start_addr +
3214
					le32_to_cpu(sos_hdr_v1_1->kdb.offset_bytes);
3215 3216 3217
		}
		if (sos_hdr->header.header_version_minor == 2) {
			sos_hdr_v1_2 = (const struct psp_firmware_header_v1_2 *)adev->psp.sos_fw->data;
3218 3219
			adev->psp.kdb.size_bytes = le32_to_cpu(sos_hdr_v1_2->kdb.size_bytes);
			adev->psp.kdb.start_addr = (uint8_t *)adev->psp.sys.start_addr +
3220
						    le32_to_cpu(sos_hdr_v1_2->kdb.offset_bytes);
3221
		}
3222 3223
		if (sos_hdr->header.header_version_minor == 3) {
			sos_hdr_v1_3 = (const struct psp_firmware_header_v1_3 *)adev->psp.sos_fw->data;
3224 3225
			adev->psp.toc.size_bytes = le32_to_cpu(sos_hdr_v1_3->v1_1.toc.size_bytes);
			adev->psp.toc.start_addr = ucode_array_start_addr +
3226
				le32_to_cpu(sos_hdr_v1_3->v1_1.toc.offset_bytes);
3227 3228
			adev->psp.kdb.size_bytes = le32_to_cpu(sos_hdr_v1_3->v1_1.kdb.size_bytes);
			adev->psp.kdb.start_addr = ucode_array_start_addr +
3229
				le32_to_cpu(sos_hdr_v1_3->v1_1.kdb.offset_bytes);
3230 3231
			adev->psp.spl.size_bytes = le32_to_cpu(sos_hdr_v1_3->spl.size_bytes);
			adev->psp.spl.start_addr = ucode_array_start_addr +
3232
				le32_to_cpu(sos_hdr_v1_3->spl.offset_bytes);
3233 3234
			adev->psp.rl.size_bytes = le32_to_cpu(sos_hdr_v1_3->rl.size_bytes);
			adev->psp.rl.start_addr = ucode_array_start_addr +
3235
				le32_to_cpu(sos_hdr_v1_3->rl.offset_bytes);
3236
		}
3237
		break;
3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254
	case 2:
		sos_hdr_v2_0 = (const struct psp_firmware_header_v2_0 *)adev->psp.sos_fw->data;

		if (le32_to_cpu(sos_hdr_v2_0->psp_fw_bin_count) >= UCODE_MAX_PSP_PACKAGING) {
			dev_err(adev->dev, "packed SOS count exceeds maximum limit\n");
			err = -EINVAL;
			goto out;
		}

		for (fw_index = 0; fw_index < le32_to_cpu(sos_hdr_v2_0->psp_fw_bin_count); fw_index++) {
			err = parse_sos_bin_descriptor(psp,
						       &sos_hdr_v2_0->psp_fw_bin[fw_index],
						       sos_hdr_v2_0);
			if (err)
				goto out;
		}
		break;
3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271
	default:
		dev_err(adev->dev,
			"unsupported psp sos firmware\n");
		err = -EINVAL;
		goto out;
	}

	return 0;
out:
	dev_err(adev->dev,
		"failed to init sos firmware\n");
	release_firmware(adev->psp.sos_fw);
	adev->psp.sos_fw = NULL;

	return err;
}

3272
static int parse_ta_bin_descriptor(struct psp_context *psp,
3273
				   const struct psp_fw_bin_desc *desc,
3274
				   const struct ta_firmware_header_v2_0 *ta_hdr)
3275 3276 3277 3278 3279 3280
{
	uint8_t *ucode_start_addr  = NULL;

	if (!psp || !desc || !ta_hdr)
		return -EINVAL;

3281 3282 3283
	ucode_start_addr  = (uint8_t *)ta_hdr +
			    le32_to_cpu(desc->offset_bytes) +
			    le32_to_cpu(ta_hdr->header.ucode_array_offset_bytes);
3284 3285 3286

	switch (desc->fw_type) {
	case TA_FW_TYPE_PSP_ASD:
3287 3288 3289 3290
		psp->asd.fw_version        = le32_to_cpu(desc->fw_version);
		psp->asd.feature_version   = le32_to_cpu(desc->fw_version);
		psp->asd.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->asd.start_addr 	   = ucode_start_addr;
3291 3292
		break;
	case TA_FW_TYPE_PSP_XGMI:
3293 3294 3295
		psp->xgmi.feature_version  = le32_to_cpu(desc->fw_version);
		psp->xgmi.size_bytes       = le32_to_cpu(desc->size_bytes);
		psp->xgmi.start_addr       = ucode_start_addr;
3296 3297
		break;
	case TA_FW_TYPE_PSP_RAS:
3298 3299 3300
		psp->ras.feature_version   = le32_to_cpu(desc->fw_version);
		psp->ras.size_bytes        = le32_to_cpu(desc->size_bytes);
		psp->ras.start_addr        = ucode_start_addr;
3301 3302
		break;
	case TA_FW_TYPE_PSP_HDCP:
3303 3304 3305
		psp->hdcp.feature_version  = le32_to_cpu(desc->fw_version);
		psp->hdcp.size_bytes       = le32_to_cpu(desc->size_bytes);
		psp->hdcp.start_addr       = ucode_start_addr;
3306 3307
		break;
	case TA_FW_TYPE_PSP_DTM:
3308 3309 3310
		psp->dtm.feature_version  = le32_to_cpu(desc->fw_version);
		psp->dtm.size_bytes       = le32_to_cpu(desc->size_bytes);
		psp->dtm.start_addr       = ucode_start_addr;
3311
		break;
W
Wenhui Sheng 已提交
3312
	case TA_FW_TYPE_PSP_RAP:
3313 3314 3315
		psp->rap.feature_version  = le32_to_cpu(desc->fw_version);
		psp->rap.size_bytes       = le32_to_cpu(desc->size_bytes);
		psp->rap.start_addr       = ucode_start_addr;
W
Wenhui Sheng 已提交
3316
		break;
3317
	case TA_FW_TYPE_PSP_SECUREDISPLAY:
3318 3319 3320
		psp->securedisplay.feature_version  = le32_to_cpu(desc->fw_version);
		psp->securedisplay.size_bytes       = le32_to_cpu(desc->size_bytes);
		psp->securedisplay.start_addr       = ucode_start_addr;
3321
		break;
3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
	default:
		dev_warn(psp->adev->dev, "Unsupported TA type: %d\n", desc->fw_type);
		break;
	}

	return 0;
}

int psp_init_ta_microcode(struct psp_context *psp,
			  const char *chip_name)
{
	struct amdgpu_device *adev = psp->adev;
3334
	char fw_name[PSP_FW_NAME_LEN];
3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
	const struct ta_firmware_header_v2_0 *ta_hdr;
	int err = 0;
	int ta_index = 0;

	if (!chip_name) {
		dev_err(adev->dev, "invalid chip name for ta microcode\n");
		return -EINVAL;
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ta.bin", chip_name);
	err = request_firmware(&adev->psp.ta_fw, fw_name, adev->dev);
	if (err)
		goto out;

	err = amdgpu_ucode_validate(adev->psp.ta_fw);
	if (err)
		goto out;

	ta_hdr = (const struct ta_firmware_header_v2_0 *)adev->psp.ta_fw->data;

	if (le16_to_cpu(ta_hdr->header.header_version_major) != 2) {
		dev_err(adev->dev, "unsupported TA header version\n");
		err = -EINVAL;
		goto out;
	}

3361
	if (le32_to_cpu(ta_hdr->ta_fw_bin_count) >= UCODE_MAX_PSP_PACKAGING) {
3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
		dev_err(adev->dev, "packed TA count exceeds maximum limit\n");
		err = -EINVAL;
		goto out;
	}

	for (ta_index = 0; ta_index < le32_to_cpu(ta_hdr->ta_fw_bin_count); ta_index++) {
		err = parse_ta_bin_descriptor(psp,
					      &ta_hdr->ta_fw_bin[ta_index],
					      ta_hdr);
		if (err)
			goto out;
	}

	return 0;
out:
	dev_err(adev->dev, "fail to initialize ta microcode\n");
	release_firmware(adev->psp.ta_fw);
	adev->psp.ta_fw = NULL;
	return err;
}

3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394
static int psp_set_clockgating_state(void *handle,
				     enum amd_clockgating_state state)
{
	return 0;
}

static int psp_set_powergating_state(void *handle,
				     enum amd_powergating_state state)
{
	return 0;
}

3395 3396 3397 3398 3399
static ssize_t psp_usbc_pd_fw_sysfs_read(struct device *dev,
					 struct device_attribute *attr,
					 char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
3400
	struct amdgpu_device *adev = drm_to_adev(ddev);
3401 3402 3403
	uint32_t fw_ver;
	int ret;

3404 3405 3406 3407 3408
	if (!adev->ip_blocks[AMD_IP_BLOCK_TYPE_PSP].status.late_initialized) {
		DRM_INFO("PSP block is not ready yet.");
		return -EBUSY;
	}

3409 3410 3411 3412 3413 3414 3415 3416 3417
	mutex_lock(&adev->psp.mutex);
	ret = psp_read_usbc_pd_fw(&adev->psp, &fw_ver);
	mutex_unlock(&adev->psp.mutex);

	if (ret) {
		DRM_ERROR("Failed to read USBC PD FW, err = %d", ret);
		return ret;
	}

3418
	return sysfs_emit(buf, "%x\n", fw_ver);
3419 3420 3421 3422 3423 3424 3425 3426
}

static ssize_t psp_usbc_pd_fw_sysfs_write(struct device *dev,
						       struct device_attribute *attr,
						       const char *buf,
						       size_t count)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
3427
	struct amdgpu_device *adev = drm_to_adev(ddev);
3428
	int ret, idx;
3429 3430
	char fw_name[100];
	const struct firmware *usbc_pd_fw;
3431 3432 3433
	struct amdgpu_bo *fw_buf_bo = NULL;
	uint64_t fw_pri_mc_addr;
	void *fw_pri_cpu_addr;
3434

3435 3436 3437 3438
	if (!adev->ip_blocks[AMD_IP_BLOCK_TYPE_PSP].status.late_initialized) {
		DRM_INFO("PSP block is not ready yet.");
		return -EBUSY;
	}
3439

3440 3441 3442
	if (!drm_dev_enter(ddev, &idx))
		return -ENODEV;

3443 3444 3445 3446 3447
	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s", buf);
	ret = request_firmware(&usbc_pd_fw, fw_name, adev->dev);
	if (ret)
		goto fail;

3448 3449 3450 3451 3452 3453
	/* LFB address which is aligned to 1MB boundary per PSP request */
	ret = amdgpu_bo_create_kernel(adev, usbc_pd_fw->size, 0x100000,
						AMDGPU_GEM_DOMAIN_VRAM,
						&fw_buf_bo,
						&fw_pri_mc_addr,
						&fw_pri_cpu_addr);
3454 3455 3456
	if (ret)
		goto rel_buf;

3457
	memcpy_toio(fw_pri_cpu_addr, usbc_pd_fw->data, usbc_pd_fw->size);
3458 3459

	mutex_lock(&adev->psp.mutex);
3460
	ret = psp_load_usbc_pd_fw(&adev->psp, fw_pri_mc_addr);
3461 3462
	mutex_unlock(&adev->psp.mutex);

3463 3464
	amdgpu_bo_free_kernel(&fw_buf_bo, &fw_pri_mc_addr, &fw_pri_cpu_addr);

3465 3466 3467 3468 3469
rel_buf:
	release_firmware(usbc_pd_fw);
fail:
	if (ret) {
		DRM_ERROR("Failed to load USBC PD FW, err = %d", ret);
3470
		count = ret;
3471 3472
	}

3473
	drm_dev_exit(idx);
3474 3475 3476
	return count;
}

3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489
void psp_copy_fw(struct psp_context *psp, uint8_t *start_addr, uint32_t bin_size)
{
	int idx;

	if (!drm_dev_enter(&psp->adev->ddev, &idx))
		return;

	memset(psp->fw_pri_buf, 0, PSP_1_MEG);
	memcpy(psp->fw_pri_buf, start_addr, bin_size);

	drm_dev_exit(idx);
}

3490 3491 3492 3493
static DEVICE_ATTR(usbc_pd_fw, S_IRUGO | S_IWUSR,
		   psp_usbc_pd_fw_sysfs_read,
		   psp_usbc_pd_fw_sysfs_write);

3494 3495 3496 3497
int is_psp_fw_valid(struct psp_bin_desc bin)
{
	return bin.size_bytes;
}
3498

3499 3500 3501
const struct amd_ip_funcs psp_ip_funcs = {
	.name = "psp",
	.early_init = psp_early_init,
3502
	.late_init = NULL,
3503 3504 3505 3506 3507 3508 3509
	.sw_init = psp_sw_init,
	.sw_fini = psp_sw_fini,
	.hw_init = psp_hw_init,
	.hw_fini = psp_hw_fini,
	.suspend = psp_suspend,
	.resume = psp_resume,
	.is_idle = NULL,
3510
	.check_soft_reset = NULL,
3511
	.wait_for_idle = NULL,
3512
	.soft_reset = NULL,
3513 3514 3515 3516
	.set_clockgating_state = psp_set_clockgating_state,
	.set_powergating_state = psp_set_powergating_state,
};

3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
static int psp_sysfs_init(struct amdgpu_device *adev)
{
	int ret = device_create_file(adev->dev, &dev_attr_usbc_pd_fw);

	if (ret)
		DRM_ERROR("Failed to create USBC PD FW control file!");

	return ret;
}

static void psp_sysfs_fini(struct amdgpu_device *adev)
{
	device_remove_file(adev->dev, &dev_attr_usbc_pd_fw);
}

3532 3533 3534 3535 3536 3537 3538 3539
const struct amdgpu_ip_block_version psp_v3_1_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 3,
	.minor = 1,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};
H
Huang Rui 已提交
3540 3541 3542 3543 3544 3545 3546 3547 3548

const struct amdgpu_ip_block_version psp_v10_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 10,
	.minor = 0,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};
3549 3550 3551 3552 3553 3554 3555 3556 3557

const struct amdgpu_ip_block_version psp_v11_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 11,
	.minor = 0,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};
3558

3559 3560 3561 3562 3563 3564 3565 3566
const struct amdgpu_ip_block_version psp_v11_0_8_ip_block = {
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 11,
	.minor = 0,
	.rev = 8,
	.funcs = &psp_ip_funcs,
};

3567 3568 3569 3570 3571 3572 3573 3574
const struct amdgpu_ip_block_version psp_v12_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 12,
	.minor = 0,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};
3575 3576 3577 3578 3579 3580 3581 3582

const struct amdgpu_ip_block_version psp_v13_0_ip_block = {
	.type = AMD_IP_BLOCK_TYPE_PSP,
	.major = 13,
	.minor = 0,
	.rev = 0,
	.funcs = &psp_ip_funcs,
};