mach-imx6q.c 6.8 KB
Newer Older
1
/*
2
 * Copyright 2011-2013 Freescale Semiconductor, Inc.
3 4 5 6 7 8 9 10 11 12
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13 14
#include <linux/clk.h>
#include <linux/clkdev.h>
15
#include <linux/cpu.h>
16
#include <linux/delay.h>
R
Robert Lee 已提交
17
#include <linux/export.h>
18
#include <linux/init.h>
19
#include <linux/io.h>
20
#include <linux/irq.h>
21
#include <linux/irqchip.h>
22
#include <linux/of.h>
23
#include <linux/of_address.h>
24 25
#include <linux/of_irq.h>
#include <linux/of_platform.h>
26
#include <linux/opp.h>
27
#include <linux/phy.h>
28
#include <linux/reboot.h>
29
#include <linux/regmap.h>
30
#include <linux/micrel_phy.h>
31
#include <linux/mfd/syscon.h>
32
#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
33
#include <asm/mach/arch.h>
34
#include <asm/mach/map.h>
35
#include <asm/system_misc.h>
36

37
#include "common.h"
38
#include "cpuidle.h"
39
#include "hardware.h"
R
Robert Lee 已提交
40

S
Shawn Guo 已提交
41 42 43
static void __init imx6q_init_revision(void)
{
	u32 rev = imx_anatop_get_digprog();
44
	u32 chip_revision;
45 46 47

	switch (rev & 0xff) {
	case 0:
S
Shawn Guo 已提交
48 49
		chip_revision = IMX_CHIP_REVISION_1_0;
		break;
50
	case 1:
S
Shawn Guo 已提交
51 52
		chip_revision = IMX_CHIP_REVISION_1_1;
		break;
53
	case 2:
S
Shawn Guo 已提交
54 55
		chip_revision = IMX_CHIP_REVISION_1_2;
		break;
56
	default:
S
Shawn Guo 已提交
57
		chip_revision = IMX_CHIP_REVISION_UNKNOWN;
58
	}
S
Shawn Guo 已提交
59 60

	mxc_set_cpu_type(rev >> 16 & 0xff);
61
	imx_set_soc_revision(chip_revision);
62 63
}

64
static void imx6q_restart(enum reboot_mode mode, const char *cmd)
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
{
	struct device_node *np;
	void __iomem *wdog_base;

	np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
	wdog_base = of_iomap(np, 0);
	if (!wdog_base)
		goto soft;

	imx_src_prepare_restart();

	/* enable wdog */
	writew_relaxed(1 << 2, wdog_base);
	/* write twice to ensure the request will not get ignored */
	writew_relaxed(1 << 2, wdog_base);

	/* wait for reset to assert ... */
	mdelay(500);

	pr_err("Watchdog reset failed to assert reset\n");

	/* delay to allow the serial port to show the message */
	mdelay(50);

soft:
	/* we'll take a jump through zero as a poor second */
	soft_restart(0);
}

94 95 96
/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
static int ksz9021rn_phy_fixup(struct phy_device *phydev)
{
97
	if (IS_BUILTIN(CONFIG_PHYLIB)) {
98
		/* min rx data delay */
99 100 101
		phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
			0x8000 | MICREL_KSZ9021_RGMII_RX_DATA_PAD_SCEW);
		phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0x0000);
102

103
		/* max rx/tx clock delay, min rx/tx control delay */
104 105 106 107 108
		phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
			0x8000 | MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW);
		phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0xf0f0);
		phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
			MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW);
109
	}
110 111 112 113

	return 0;
}

114
static void mmd_write_reg(struct phy_device *dev, int device, int reg, int val)
115
{
116 117 118 119
	phy_write(dev, 0x0d, device);
	phy_write(dev, 0x0e, reg);
	phy_write(dev, 0x0d, (1 << 14) | device);
	phy_write(dev, 0x0e, val);
120 121
}

122
static int ksz9031rn_phy_fixup(struct phy_device *dev)
123
{
124 125 126 127 128 129 130 131 132
	/*
	 * min rx data delay, max rx/tx clock delay,
	 * min rx/tx control delay
	 */
	mmd_write_reg(dev, 2, 4, 0);
	mmd_write_reg(dev, 2, 5, 0);
	mmd_write_reg(dev, 2, 8, 0x003ff);

	return 0;
133 134
}

135
static int ar8031_phy_fixup(struct phy_device *dev)
136
{
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
	u16 val;

	/* To enable AR8031 output a 125MHz clk from CLK_25M */
	phy_write(dev, 0xd, 0x7);
	phy_write(dev, 0xe, 0x8016);
	phy_write(dev, 0xd, 0x4007);

	val = phy_read(dev, 0xe);
	val &= 0xffe3;
	val |= 0x18;
	phy_write(dev, 0xe, val);

	/* introduce tx clock delay */
	phy_write(dev, 0x1d, 0x5);
	val = phy_read(dev, 0x1e);
	val |= 0x0100;
	phy_write(dev, 0x1e, val);

	return 0;
156 157
}

158 159
#define PHY_ID_AR8031	0x004dd074

160
static void __init imx6q_enet_phy_init(void)
161
{
162
	if (IS_BUILTIN(CONFIG_PHYLIB)) {
163
		phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
164
				ksz9021rn_phy_fixup);
165 166
		phy_register_fixup_for_uid(PHY_ID_KSZ9031, MICREL_PHY_ID_MASK,
				ksz9031rn_phy_fixup);
167 168
		phy_register_fixup_for_uid(PHY_ID_AR8031, 0xffffffff,
				ar8031_phy_fixup);
169
	}
170 171
}

172 173 174 175 176 177
static void __init imx6q_1588_init(void)
{
	struct regmap *gpr;

	gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
	if (!IS_ERR(gpr))
178 179 180
		regmap_update_bits(gpr, IOMUXC_GPR1,
				IMX6Q_GPR1_ENET_CLK_SEL_MASK,
				IMX6Q_GPR1_ENET_CLK_SEL_ANATOP);
181 182 183 184
	else
		pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");

}
185

186 187
static void __init imx6q_init_machine(void)
{
188
	imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q",
189
			      imx_get_soc_revision());
190

191
	imx6q_enet_phy_init();
192

193 194
	of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);

195
	imx_anatop_init();
196
	imx6q_pm_init();
197
	imx6q_1588_init();
198 199
}

200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
#define OCOTP_CFG3			0x440
#define OCOTP_CFG3_SPEED_SHIFT		16
#define OCOTP_CFG3_SPEED_1P2GHZ		0x3

static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
{
	struct device_node *np;
	void __iomem *base;
	u32 val;

	np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
	if (!np) {
		pr_warn("failed to find ocotp node\n");
		return;
	}

	base = of_iomap(np, 0);
	if (!base) {
		pr_warn("failed to map ocotp\n");
		goto put_node;
	}

	val = readl_relaxed(base + OCOTP_CFG3);
	val >>= OCOTP_CFG3_SPEED_SHIFT;
	if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
		if (opp_disable(cpu_dev, 1200000000))
			pr_warn("failed to disable 1.2 GHz OPP\n");

put_node:
	of_node_put(np);
}

232
static void __init imx6q_opp_init(void)
233 234
{
	struct device_node *np;
235
	struct device *cpu_dev = get_cpu_device(0);
236

237 238 239 240
	if (!cpu_dev) {
		pr_warn("failed to get cpu0 device\n");
		return;
	}
241
	np = of_node_get(cpu_dev->of_node);
242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	if (!np) {
		pr_warn("failed to find cpu0 node\n");
		return;
	}

	if (of_init_opp_table(cpu_dev)) {
		pr_warn("failed to init OPP table\n");
		goto put_node;
	}

	imx6q_opp_check_1p2ghz(cpu_dev);

put_node:
	of_node_put(np);
}

258
static struct platform_device imx6q_cpufreq_pdev = {
259 260 261
	.name = "imx6q-cpufreq",
};

R
Robert Lee 已提交
262 263
static void __init imx6q_init_late(void)
{
264 265 266 267
	/*
	 * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
	 * to run cpuidle on them.
	 */
268
	if (imx_get_soc_revision() > IMX_CHIP_REVISION_1_1)
269
		imx6q_cpuidle_init();
270 271

	if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
272
		imx6q_opp_init();
273 274
		platform_device_register(&imx6q_cpufreq_pdev);
	}
R
Robert Lee 已提交
275 276
}

277 278
static void __init imx6q_map_io(void)
{
279
	debug_ll_io_init();
280 281 282 283 284
	imx_scu_map_io();
}

static void __init imx6q_init_irq(void)
{
S
Shawn Guo 已提交
285
	imx6q_init_revision();
286
	imx_init_l2cache();
287 288
	imx_src_init();
	imx_gpc_init();
289
	irqchip_init();
290 291 292
}

static const char *imx6q_dt_compat[] __initdata = {
S
Shawn Guo 已提交
293
	"fsl,imx6dl",
294
	"fsl,imx6q",
295 296 297
	NULL,
};

S
Shawn Guo 已提交
298
DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)")
299
	.smp		= smp_ops(imx_smp_ops),
300 301 302
	.map_io		= imx6q_map_io,
	.init_irq	= imx6q_init_irq,
	.init_machine	= imx6q_init_machine,
R
Robert Lee 已提交
303
	.init_late      = imx6q_init_late,
304
	.dt_compat	= imx6q_dt_compat,
305
	.restart	= imx6q_restart,
306
MACHINE_END