mach-imx6q.c 8.0 KB
Newer Older
1
/*
2
 * Copyright 2011-2013 Freescale Semiconductor, Inc.
3 4 5 6 7 8 9 10 11 12
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13
#include <linux/clk.h>
14
#include <linux/clk-provider.h>
15
#include <linux/clkdev.h>
16
#include <linux/clocksource.h>
17
#include <linux/cpu.h>
18
#include <linux/delay.h>
R
Robert Lee 已提交
19
#include <linux/export.h>
20
#include <linux/init.h>
21
#include <linux/io.h>
22
#include <linux/irq.h>
23
#include <linux/irqchip.h>
24
#include <linux/of.h>
25
#include <linux/of_address.h>
26 27
#include <linux/of_irq.h>
#include <linux/of_platform.h>
28
#include <linux/opp.h>
29
#include <linux/phy.h>
30
#include <linux/reboot.h>
31
#include <linux/regmap.h>
32
#include <linux/micrel_phy.h>
33
#include <linux/mfd/syscon.h>
34 35
#include <asm/hardware/cache-l2x0.h>
#include <asm/mach/arch.h>
36
#include <asm/mach/map.h>
37
#include <asm/system_misc.h>
38

39
#include "common.h"
40
#include "cpuidle.h"
41
#include "hardware.h"
R
Robert Lee 已提交
42

S
Shawn Guo 已提交
43
static u32 chip_revision;
44

45
int imx6q_revision(void)
46
{
S
Shawn Guo 已提交
47 48
	return chip_revision;
}
49

S
Shawn Guo 已提交
50 51 52
static void __init imx6q_init_revision(void)
{
	u32 rev = imx_anatop_get_digprog();
53 54 55

	switch (rev & 0xff) {
	case 0:
S
Shawn Guo 已提交
56 57
		chip_revision = IMX_CHIP_REVISION_1_0;
		break;
58
	case 1:
S
Shawn Guo 已提交
59 60
		chip_revision = IMX_CHIP_REVISION_1_1;
		break;
61
	case 2:
S
Shawn Guo 已提交
62 63
		chip_revision = IMX_CHIP_REVISION_1_2;
		break;
64
	default:
S
Shawn Guo 已提交
65
		chip_revision = IMX_CHIP_REVISION_UNKNOWN;
66
	}
S
Shawn Guo 已提交
67 68

	mxc_set_cpu_type(rev >> 16 & 0xff);
69 70
}

71
static void imx6q_restart(enum reboot_mode mode, const char *cmd)
72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
{
	struct device_node *np;
	void __iomem *wdog_base;

	np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
	wdog_base = of_iomap(np, 0);
	if (!wdog_base)
		goto soft;

	imx_src_prepare_restart();

	/* enable wdog */
	writew_relaxed(1 << 2, wdog_base);
	/* write twice to ensure the request will not get ignored */
	writew_relaxed(1 << 2, wdog_base);

	/* wait for reset to assert ... */
	mdelay(500);

	pr_err("Watchdog reset failed to assert reset\n");

	/* delay to allow the serial port to show the message */
	mdelay(50);

soft:
	/* we'll take a jump through zero as a poor second */
	soft_restart(0);
}

101 102 103
/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
static int ksz9021rn_phy_fixup(struct phy_device *phydev)
{
104
	if (IS_BUILTIN(CONFIG_PHYLIB)) {
105 106 107
		/* min rx data delay */
		phy_write(phydev, 0x0b, 0x8105);
		phy_write(phydev, 0x0c, 0x0000);
108

109 110 111 112 113
		/* max rx/tx clock delay, min rx/tx control delay */
		phy_write(phydev, 0x0b, 0x8104);
		phy_write(phydev, 0x0c, 0xf0f0);
		phy_write(phydev, 0x0b, 0x104);
	}
114 115 116 117

	return 0;
}

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
static void __init imx6q_sabrelite_cko1_setup(void)
{
	struct clk *cko1_sel, *ahb, *cko1;
	unsigned long rate;

	cko1_sel = clk_get_sys(NULL, "cko1_sel");
	ahb = clk_get_sys(NULL, "ahb");
	cko1 = clk_get_sys(NULL, "cko1");
	if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
		pr_err("cko1 setup failed!\n");
		goto put_clk;
	}
	clk_set_parent(cko1_sel, ahb);
	rate = clk_round_rate(cko1, 16000000);
	clk_set_rate(cko1, rate);
put_clk:
	if (!IS_ERR(cko1_sel))
		clk_put(cko1_sel);
	if (!IS_ERR(ahb))
		clk_put(ahb);
	if (!IS_ERR(cko1))
		clk_put(cko1);
}

142 143
static void __init imx6q_sabrelite_init(void)
{
144
	if (IS_BUILTIN(CONFIG_PHYLIB))
145
		phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
146
				ksz9021rn_phy_fixup);
147
	imx6q_sabrelite_cko1_setup();
148 149
}

150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
static void __init imx6q_sabresd_cko1_setup(void)
{
	struct clk *cko1_sel, *pll4, *pll4_post, *cko1;
	unsigned long rate;

	cko1_sel = clk_get_sys(NULL, "cko1_sel");
	pll4 = clk_get_sys(NULL, "pll4_audio");
	pll4_post = clk_get_sys(NULL, "pll4_post_div");
	cko1 = clk_get_sys(NULL, "cko1");
	if (IS_ERR(cko1_sel) || IS_ERR(pll4)
			|| IS_ERR(pll4_post) || IS_ERR(cko1)) {
		pr_err("cko1 setup failed!\n");
		goto put_clk;
	}
	/*
	 * Setting pll4 at 768MHz (24MHz * 32)
	 * So its child clock can get 24MHz easily
	 */
	clk_set_rate(pll4, 768000000);

	clk_set_parent(cko1_sel, pll4_post);
	rate = clk_round_rate(cko1, 24000000);
	clk_set_rate(cko1, rate);
put_clk:
	if (!IS_ERR(cko1_sel))
		clk_put(cko1_sel);
	if (!IS_ERR(pll4_post))
		clk_put(pll4_post);
	if (!IS_ERR(pll4))
		clk_put(pll4);
	if (!IS_ERR(cko1))
		clk_put(cko1);
}

static void __init imx6q_sabresd_init(void)
{
	imx6q_sabresd_cko1_setup();
}

189 190 191 192 193 194 195 196 197 198 199
static void __init imx6q_1588_init(void)
{
	struct regmap *gpr;

	gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
	if (!IS_ERR(gpr))
		regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
	else
		pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");

}
200 201
static void __init imx6q_usb_init(void)
{
202
	imx_anatop_usb_chrg_detect_disable();
203 204
}

205 206
static void __init imx6q_init_machine(void)
{
207
	if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
208
		imx6q_sabrelite_init();
209 210 211
	else if (of_machine_is_compatible("fsl,imx6q-sabresd") ||
			of_machine_is_compatible("fsl,imx6dl-sabresd"))
		imx6q_sabresd_init();
212

213 214
	of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);

215
	imx_anatop_init();
216
	imx6q_pm_init();
217
	imx6q_usb_init();
218
	imx6q_1588_init();
219 220
}

221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
#define OCOTP_CFG3			0x440
#define OCOTP_CFG3_SPEED_SHIFT		16
#define OCOTP_CFG3_SPEED_1P2GHZ		0x3

static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
{
	struct device_node *np;
	void __iomem *base;
	u32 val;

	np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
	if (!np) {
		pr_warn("failed to find ocotp node\n");
		return;
	}

	base = of_iomap(np, 0);
	if (!base) {
		pr_warn("failed to map ocotp\n");
		goto put_node;
	}

	val = readl_relaxed(base + OCOTP_CFG3);
	val >>= OCOTP_CFG3_SPEED_SHIFT;
	if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
		if (opp_disable(cpu_dev, 1200000000))
			pr_warn("failed to disable 1.2 GHz OPP\n");

put_node:
	of_node_put(np);
}

static void __init imx6q_opp_init(struct device *cpu_dev)
{
	struct device_node *np;

	np = of_find_node_by_path("/cpus/cpu@0");
	if (!np) {
		pr_warn("failed to find cpu0 node\n");
		return;
	}

	cpu_dev->of_node = np;
	if (of_init_opp_table(cpu_dev)) {
		pr_warn("failed to init OPP table\n");
		goto put_node;
	}

	imx6q_opp_check_1p2ghz(cpu_dev);

put_node:
	of_node_put(np);
}

275
static struct platform_device imx6q_cpufreq_pdev = {
276 277 278
	.name = "imx6q-cpufreq",
};

R
Robert Lee 已提交
279 280
static void __init imx6q_init_late(void)
{
281 282 283 284 285 286
	/*
	 * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
	 * to run cpuidle on them.
	 */
	if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
		imx6q_cpuidle_init();
287 288 289 290 291

	if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
		imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
		platform_device_register(&imx6q_cpufreq_pdev);
	}
R
Robert Lee 已提交
292 293
}

294 295
static void __init imx6q_map_io(void)
{
296
	debug_ll_io_init();
297 298 299
	imx_scu_map_io();
}

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
#ifdef CONFIG_CACHE_L2X0
static void __init imx6q_init_l2cache(void)
{
	void __iomem *l2x0_base;
	struct device_node *np;
	unsigned int val;

	np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache");
	if (!np)
		goto out;

	l2x0_base = of_iomap(np, 0);
	if (!l2x0_base) {
		of_node_put(np);
		goto out;
	}

	/* Configure the L2 PREFETCH and POWER registers */
	val = readl_relaxed(l2x0_base + L2X0_PREFETCH_CTRL);
	val |= 0x70800000;
	writel_relaxed(val, l2x0_base + L2X0_PREFETCH_CTRL);
	val = L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN;
	writel_relaxed(val, l2x0_base + L2X0_POWER_CTRL);

	iounmap(l2x0_base);
	of_node_put(np);

out:
	l2x0_of_init(0, ~0UL);
}
#else
static inline void imx6q_init_l2cache(void) {}
#endif

334 335
static void __init imx6q_init_irq(void)
{
S
Shawn Guo 已提交
336
	imx6q_init_revision();
337
	imx6q_init_l2cache();
338 339
	imx_src_init();
	imx_gpc_init();
340
	irqchip_init();
341 342 343 344
}

static void __init imx6q_timer_init(void)
{
345
	of_clk_init(NULL);
346
	clocksource_of_init();
S
Shawn Guo 已提交
347 348
	imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q",
			      imx6q_revision());
349 350 351
}

static const char *imx6q_dt_compat[] __initdata = {
S
Shawn Guo 已提交
352
	"fsl,imx6dl",
353
	"fsl,imx6q",
354 355 356
	NULL,
};

S
Shawn Guo 已提交
357
DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)")
358
	.smp		= smp_ops(imx_smp_ops),
359 360
	.map_io		= imx6q_map_io,
	.init_irq	= imx6q_init_irq,
S
Stephen Warren 已提交
361
	.init_time	= imx6q_timer_init,
362
	.init_machine	= imx6q_init_machine,
R
Robert Lee 已提交
363
	.init_late      = imx6q_init_late,
364
	.dt_compat	= imx6q_dt_compat,
365
	.restart	= imx6q_restart,
366
MACHINE_END