nand.h 27.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  linux/include/linux/mtd/nand.h
 *
D
David Woodhouse 已提交
4 5 6
 *  Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
 *                        Steven J. Hill <sjhill@realitydiluted.com>
 *		          Thomas Gleixner <tglx@linutronix.de>
L
Linus Torvalds 已提交
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
12 13
 * Info:
 *	Contains standard defines and IDs for NAND flash devices
L
Linus Torvalds 已提交
14
 *
15 16
 * Changelog:
 *	See git changelog.
L
Linus Torvalds 已提交
17 18 19 20 21 22 23
 */
#ifndef __LINUX_MTD_NAND_H
#define __LINUX_MTD_NAND_H

#include <linux/wait.h>
#include <linux/spinlock.h>
#include <linux/mtd/mtd.h>
24
#include <linux/mtd/flashchip.h>
A
Alessandro Rubini 已提交
25
#include <linux/mtd/bbm.h>
L
Linus Torvalds 已提交
26 27

struct mtd_info;
28
struct nand_flash_dev;
L
Linus Torvalds 已提交
29
/* Scan and identify a NAND device */
S
Sebastian Andrzej Siewior 已提交
30 31 32 33 34
extern int nand_scan(struct mtd_info *mtd, int max_chips);
/*
 * Separate phases of nand_scan(), allowing board driver to intervene
 * and override command or ECC setup according to flash type.
 */
35 36
extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
			   struct nand_flash_dev *table);
37 38
extern int nand_scan_tail(struct mtd_info *mtd);

L
Linus Torvalds 已提交
39
/* Free resources held by the NAND device */
S
Sebastian Andrzej Siewior 已提交
40
extern void nand_release(struct mtd_info *mtd);
L
Linus Torvalds 已提交
41

42 43 44
/* Internal helper for board drivers which need to override command function */
extern void nand_wait_ready(struct mtd_info *mtd);

45
/* locks all blocks present in the device */
46 47
extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);

48
/* unlocks specified locked blocks */
49 50
extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);

L
Linus Torvalds 已提交
51 52 53
/* The maximum number of NAND chips in an array */
#define NAND_MAX_CHIPS		8

S
Sebastian Andrzej Siewior 已提交
54 55
/*
 * This constant declares the max. oobsize / page, which
L
Linus Torvalds 已提交
56 57 58
 * is supported now. If you add a chip with bigger oobsize/page
 * adjust this accordingly.
 */
H
Huang Shijie 已提交
59
#define NAND_MAX_OOBSIZE	744
60
#define NAND_MAX_PAGESIZE	8192
L
Linus Torvalds 已提交
61 62 63

/*
 * Constants for hardware specific CLE/ALE/NCE function
64 65 66 67
 *
 * These are bits which can be or'ed to set/clear multiple
 * bits in one go.
 */
L
Linus Torvalds 已提交
68
/* Select the chip by setting nCE to low */
69
#define NAND_NCE		0x01
L
Linus Torvalds 已提交
70
/* Select the command latch by setting CLE to high */
71
#define NAND_CLE		0x02
L
Linus Torvalds 已提交
72
/* Select the address latch by setting ALE to high */
73 74 75 76 77
#define NAND_ALE		0x04

#define NAND_CTRL_CLE		(NAND_NCE | NAND_CLE)
#define NAND_CTRL_ALE		(NAND_NCE | NAND_ALE)
#define NAND_CTRL_CHANGE	0x80
L
Linus Torvalds 已提交
78 79 80 81 82 83

/*
 * Standard NAND flash commands
 */
#define NAND_CMD_READ0		0
#define NAND_CMD_READ1		1
84
#define NAND_CMD_RNDOUT		5
L
Linus Torvalds 已提交
85 86 87 88 89
#define NAND_CMD_PAGEPROG	0x10
#define NAND_CMD_READOOB	0x50
#define NAND_CMD_ERASE1		0x60
#define NAND_CMD_STATUS		0x70
#define NAND_CMD_SEQIN		0x80
90
#define NAND_CMD_RNDIN		0x85
L
Linus Torvalds 已提交
91 92
#define NAND_CMD_READID		0x90
#define NAND_CMD_ERASE2		0xd0
93
#define NAND_CMD_PARAM		0xec
94 95
#define NAND_CMD_GET_FEATURES	0xee
#define NAND_CMD_SET_FEATURES	0xef
L
Linus Torvalds 已提交
96 97
#define NAND_CMD_RESET		0xff

98 99 100 101
#define NAND_CMD_LOCK		0x2a
#define NAND_CMD_UNLOCK1	0x23
#define NAND_CMD_UNLOCK2	0x24

L
Linus Torvalds 已提交
102 103
/* Extended commands for large page devices */
#define NAND_CMD_READSTART	0x30
104
#define NAND_CMD_RNDOUTSTART	0xE0
L
Linus Torvalds 已提交
105 106
#define NAND_CMD_CACHEDPROG	0x15

107 108
#define NAND_CMD_NONE		-1

L
Linus Torvalds 已提交
109 110 111 112 113 114 115
/* Status bits */
#define NAND_STATUS_FAIL	0x01
#define NAND_STATUS_FAIL_N1	0x02
#define NAND_STATUS_TRUE_READY	0x20
#define NAND_STATUS_READY	0x40
#define NAND_STATUS_WP		0x80

116
/*
L
Linus Torvalds 已提交
117 118
 * Constants for ECC_MODES
 */
T
Thomas Gleixner 已提交
119 120 121 122 123
typedef enum {
	NAND_ECC_NONE,
	NAND_ECC_SOFT,
	NAND_ECC_HW,
	NAND_ECC_HW_SYNDROME,
124
	NAND_ECC_HW_OOB_FIRST,
125
	NAND_ECC_SOFT_BCH,
T
Thomas Gleixner 已提交
126
} nand_ecc_modes_t;
L
Linus Torvalds 已提交
127 128 129

/*
 * Constants for Hardware ECC
130
 */
L
Linus Torvalds 已提交
131 132 133 134
/* Reset Hardware ECC for read */
#define NAND_ECC_READ		0
/* Reset Hardware ECC for write */
#define NAND_ECC_WRITE		1
135
/* Enable Hardware ECC before syndrome is read back from flash */
L
Linus Torvalds 已提交
136 137
#define NAND_ECC_READSYN	2

138 139 140 141
/* Bit mask for flags passed to do_nand_read_ecc */
#define NAND_GET_DEVICE		0x80


S
Sebastian Andrzej Siewior 已提交
142 143 144 145
/*
 * Option constants for bizarre disfunctionality and real
 * features.
 */
146
/* Buswidth is 16 bit */
L
Linus Torvalds 已提交
147 148 149
#define NAND_BUSWIDTH_16	0x00000002
/* Chip has cache program function */
#define NAND_CACHEPRG		0x00000008
150 151 152 153 154 155 156
/*
 * Chip requires ready check on read (for auto-incremented sequential read).
 * True only for small page devices; large page devices do not support
 * autoincrement.
 */
#define NAND_NEED_READRDY	0x00000100

157 158 159
/* Chip does not allow subpage writes */
#define NAND_NO_SUBPAGE_WRITE	0x00000200

160 161 162 163 164 165
/* Device is one of 'new' xD cards that expose fake nand command set */
#define NAND_BROKEN_XD		0x00000400

/* Device behaves just like nand, but is readonly */
#define NAND_ROM		0x00000800

166 167 168
/* Device supports subpage reads */
#define NAND_SUBPAGE_READ	0x00001000

L
Linus Torvalds 已提交
169
/* Options valid for Samsung large page devices */
170
#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
L
Linus Torvalds 已提交
171 172 173

/* Macros to identify the above */
#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
174
#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
L
Linus Torvalds 已提交
175 176

/* Non chip related options */
177
/* This option skips the bbt scan during initialization. */
178
#define NAND_SKIP_BBTSCAN	0x00010000
S
Sebastian Andrzej Siewior 已提交
179 180 181 182
/*
 * This option is defined if the board driver allocates its own buffers
 * (e.g. because it needs them DMA-coherent).
 */
183
#define NAND_OWN_BUFFERS	0x00020000
184
/* Chip may not exist, so silence any errors in scan */
185
#define NAND_SCAN_SILENT_NODEV	0x00040000
186 187 188 189 190 191 192
/*
 * Autodetect nand buswidth with readid/onfi.
 * This suppose the driver will configure the hardware in 8 bits mode
 * when calling nand_scan_ident, and update its configuration
 * before calling nand_scan_tail.
 */
#define NAND_BUSWIDTH_AUTO      0x00080000
193

L
Linus Torvalds 已提交
194
/* Options set by nand scan */
T
Thomas Gleixner 已提交
195
/* Nand scan has allocated controller struct */
196
#define NAND_CONTROLLER_ALLOC	0x80000000
L
Linus Torvalds 已提交
197

198 199 200
/* Cell info constants */
#define NAND_CI_CHIPNR_MSK	0x03
#define NAND_CI_CELLTYPE_MSK	0x0C
201
#define NAND_CI_CELLTYPE_SHIFT	2
L
Linus Torvalds 已提交
202 203 204 205

/* Keep gcc happy */
struct nand_chip;

206 207 208 209
/* ONFI features */
#define ONFI_FEATURE_16_BIT_BUS		(1 << 0)
#define ONFI_FEATURE_EXT_PARAM_PAGE	(1 << 7)

210 211 212 213 214 215 216 217 218
/* ONFI timing mode, used in both asynchronous and synchronous mode */
#define ONFI_TIMING_MODE_0		(1 << 0)
#define ONFI_TIMING_MODE_1		(1 << 1)
#define ONFI_TIMING_MODE_2		(1 << 2)
#define ONFI_TIMING_MODE_3		(1 << 3)
#define ONFI_TIMING_MODE_4		(1 << 4)
#define ONFI_TIMING_MODE_5		(1 << 5)
#define ONFI_TIMING_MODE_UNKNOWN	(1 << 6)

219 220 221
/* ONFI feature address */
#define ONFI_FEATURE_ADDR_TIMING_MODE	0x1

222 223 224
/* Vendor-specific feature address (Micron) */
#define ONFI_FEATURE_ADDR_READ_RETRY	0x89

225 226 227
/* ONFI subfeature parameters length */
#define ONFI_SUBFEATURE_PARAM_LEN	4

228 229 230
/* ONFI optional commands SET/GET FEATURES supported? */
#define ONFI_OPT_CMD_SET_GET_FEATURES	(1 << 2)

231 232
struct nand_onfi_params {
	/* rev info and features block */
233 234 235 236 237
	/* 'O' 'N' 'F' 'I'  */
	u8 sig[4];
	__le16 revision;
	__le16 features;
	__le16 opt_cmd;
238 239 240 241
	u8 reserved0[2];
	__le16 ext_param_page_length; /* since ONFI 2.1 */
	u8 num_of_param_pages;        /* since ONFI 2.1 */
	u8 reserved1[17];
242 243

	/* manufacturer information block */
244 245 246 247 248
	char manufacturer[12];
	char model[20];
	u8 jedec_id;
	__le16 date_code;
	u8 reserved2[13];
249 250

	/* memory organization block */
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
	__le32 byte_per_page;
	__le16 spare_bytes_per_page;
	__le32 data_bytes_per_ppage;
	__le16 spare_bytes_per_ppage;
	__le32 pages_per_block;
	__le32 blocks_per_lun;
	u8 lun_count;
	u8 addr_cycles;
	u8 bits_per_cell;
	__le16 bb_per_lun;
	__le16 block_endurance;
	u8 guaranteed_good_blocks;
	__le16 guaranteed_block_endurance;
	u8 programs_per_page;
	u8 ppage_attr;
	u8 ecc_bits;
	u8 interleaved_bits;
	u8 interleaved_ops;
	u8 reserved3[13];
270 271

	/* electrical parameter block */
272 273 274 275 276 277 278 279 280 281 282 283 284
	u8 io_pin_capacitance_max;
	__le16 async_timing_mode;
	__le16 program_cache_timing_mode;
	__le16 t_prog;
	__le16 t_bers;
	__le16 t_r;
	__le16 t_ccs;
	__le16 src_sync_timing_mode;
	__le16 src_ssync_features;
	__le16 clk_pin_capacitance_typ;
	__le16 io_pin_capacitance_typ;
	__le16 input_pin_capacitance_typ;
	u8 input_pin_capacitance_max;
285
	u8 driver_strength_support;
286 287 288
	__le16 t_int_r;
	__le16 t_ald;
	u8 reserved4[7];
289 290

	/* vendor */
291 292
	__le16 vendor_revision;
	u8 vendor[88];
293 294

	__le16 crc;
B
Brian Norris 已提交
295
} __packed;
296 297 298

#define ONFI_CRC_BASE	0x4F4E

299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
/* Extended ECC information Block Definition (since ONFI 2.1) */
struct onfi_ext_ecc_info {
	u8 ecc_bits;
	u8 codeword_size;
	__le16 bb_per_lun;
	__le16 block_endurance;
	u8 reserved[2];
} __packed;

#define ONFI_SECTION_TYPE_0	0	/* Unused section. */
#define ONFI_SECTION_TYPE_1	1	/* for additional sections. */
#define ONFI_SECTION_TYPE_2	2	/* for ECC information. */
struct onfi_ext_section {
	u8 type;
	u8 length;
} __packed;

#define ONFI_EXT_SECTION_MAX 8

/* Extended Parameter Page Definition (since ONFI 2.1) */
struct onfi_ext_param_page {
	__le16 crc;
	u8 sig[4];             /* 'E' 'P' 'P' 'S' */
	u8 reserved0[10];
	struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];

	/*
	 * The actual size of the Extended Parameter Page is in
	 * @ext_param_page_length of nand_onfi_params{}.
	 * The following are the variable length sections.
	 * So we do not add any fields below. Please see the ONFI spec.
	 */
} __packed;

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
struct nand_onfi_vendor_micron {
	u8 two_plane_read;
	u8 read_cache;
	u8 read_unique_id;
	u8 dq_imped;
	u8 dq_imped_num_settings;
	u8 dq_imped_feat_addr;
	u8 rb_pulldown_strength;
	u8 rb_pulldown_strength_feat_addr;
	u8 rb_pulldown_strength_num_settings;
	u8 otp_mode;
	u8 otp_page_start;
	u8 otp_data_prot_addr;
	u8 otp_num_pages;
	u8 otp_feat_addr;
	u8 read_retry_options;
	u8 reserved[72];
	u8 param_revision;
} __packed;

L
Linus Torvalds 已提交
353
/**
R
Randy Dunlap 已提交
354
 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
355
 * @lock:               protection lock
L
Linus Torvalds 已提交
356
 * @active:		the mtd device which holds the controller currently
S
Sebastian Andrzej Siewior 已提交
357 358 359
 * @wq:			wait queue to sleep on if a NAND operation is in
 *			progress used instead of the per chip wait queue
 *			when a hw controller is available.
L
Linus Torvalds 已提交
360 361
 */
struct nand_hw_control {
362
	spinlock_t lock;
L
Linus Torvalds 已提交
363
	struct nand_chip *active;
364
	wait_queue_head_t wq;
L
Linus Torvalds 已提交
365 366
};

T
Thomas Gleixner 已提交
367
/**
368 369 370 371 372
 * struct nand_ecc_ctrl - Control structure for ECC
 * @mode:	ECC mode
 * @steps:	number of ECC steps per page
 * @size:	data bytes per ECC step
 * @bytes:	ECC bytes per step
373
 * @strength:	max number of correctible bits per ECC step
374 375 376
 * @total:	total number of ECC bytes per page
 * @prepad:	padding information for syndrome based ECC generators
 * @postpad:	padding information for syndrome based ECC generators
R
Randy Dunlap 已提交
377
 * @layout:	ECC layout control struct pointer
378 379
 * @priv:	pointer to private ECC control data
 * @hwctl:	function to control hardware ECC generator. Must only
T
Thomas Gleixner 已提交
380
 *		be provided if an hardware ECC is available
381 382
 * @calculate:	function for ECC calculation or readback from ECC hardware
 * @correct:	function for ECC correction, matching to ECC generator (sw/hw)
383 384
 * @read_page_raw:	function to read a raw page without ECC
 * @write_page_raw:	function to write a raw page without ECC
385
 * @read_page:	function to read a page according to the ECC generator
386 387 388 389
 *		requirements; returns maximum number of bitflips corrected in
 *		any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
 * @read_subpage:	function to read parts of the page covered by ECC;
 *			returns same as read_page()
390
 * @write_subpage:	function to write parts of the page covered by ECC.
391
 * @write_page:	function to write a page according to the ECC generator
S
Sebastian Andrzej Siewior 已提交
392
 *		requirements.
393
 * @write_oob_raw:	function to write chip OOB data without ECC
394
 * @read_oob_raw:	function to read chip OOB data without ECC
R
Randy Dunlap 已提交
395 396
 * @read_oob:	function to read chip OOB data
 * @write_oob:	function to write chip OOB data
T
Thomas Gleixner 已提交
397 398
 */
struct nand_ecc_ctrl {
399 400 401 402 403
	nand_ecc_modes_t mode;
	int steps;
	int size;
	int bytes;
	int total;
404
	int strength;
405 406
	int prepad;
	int postpad;
407
	struct nand_ecclayout	*layout;
408
	void *priv;
409 410 411 412 413 414
	void (*hwctl)(struct mtd_info *mtd, int mode);
	int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
			uint8_t *ecc_code);
	int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
			uint8_t *calc_ecc);
	int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
415
			uint8_t *buf, int oob_required, int page);
416
	int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
417
			const uint8_t *buf, int oob_required);
418
	int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
419
			uint8_t *buf, int oob_required, int page);
420 421
	int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
			uint32_t offs, uint32_t len, uint8_t *buf);
422 423 424
	int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
			uint32_t offset, uint32_t data_len,
			const uint8_t *data_buf, int oob_required);
425
	int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
426
			const uint8_t *buf, int oob_required);
427 428
	int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
			int page);
429
	int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
430 431
			int page);
	int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
432 433
	int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
			int page);
434 435 436 437
};

/**
 * struct nand_buffers - buffer structure for read/write
438 439
 * @ecccalc:	buffer for calculated ECC
 * @ecccode:	buffer for ECC read from flash
440 441 442 443 444 445 446 447
 * @databuf:	buffer for data - dynamically sized
 *
 * Do not change the order of buffers. databuf and oobrbuf must be in
 * consecutive order.
 */
struct nand_buffers {
	uint8_t	ecccalc[NAND_MAX_OOBSIZE];
	uint8_t	ecccode[NAND_MAX_OOBSIZE];
448
	uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
T
Thomas Gleixner 已提交
449 450
};

L
Linus Torvalds 已提交
451 452
/**
 * struct nand_chip - NAND Private Flash Chip Data
S
Sebastian Andrzej Siewior 已提交
453 454 455 456
 * @IO_ADDR_R:		[BOARDSPECIFIC] address to read the 8 I/O lines of the
 *			flash device
 * @IO_ADDR_W:		[BOARDSPECIFIC] address to write the 8 I/O lines of the
 *			flash device.
L
Linus Torvalds 已提交
457 458
 * @read_byte:		[REPLACEABLE] read one byte from the chip
 * @read_word:		[REPLACEABLE] read one word from the chip
459 460
 * @write_byte:		[REPLACEABLE] write a single byte to the chip on the
 *			low 8 I/O lines
L
Linus Torvalds 已提交
461 462 463
 * @write_buf:		[REPLACEABLE] write data from the buffer to the chip
 * @read_buf:		[REPLACEABLE] read data from the chip into the buffer
 * @select_chip:	[REPLACEABLE] select chip nr
464 465
 * @block_bad:		[REPLACEABLE] check if a block is bad, using OOB markers
 * @block_markbad:	[REPLACEABLE] mark a block bad
L
Lucas De Marchi 已提交
466
 * @cmd_ctrl:		[BOARDSPECIFIC] hardwarespecific function for controlling
467
 *			ALE/CLE/nCE. Also used to write command and address
L
Lucas De Marchi 已提交
468
 * @init_size:		[BOARDSPECIFIC] hardwarespecific function for setting
469 470 471
 *			mtd->oobsize, mtd->writesize and so on.
 *			@id_data contains the 8 bytes values of NAND_CMD_READID.
 *			Return with the bus width.
472
 * @dev_ready:		[BOARDSPECIFIC] hardwarespecific function for accessing
S
Sebastian Andrzej Siewior 已提交
473 474 475 476 477 478 479
 *			device ready/busy line. If set to NULL no access to
 *			ready/busy is available and the ready/busy information
 *			is read from the chip status register.
 * @cmdfunc:		[REPLACEABLE] hardwarespecific function for writing
 *			commands to the chip.
 * @waitfunc:		[REPLACEABLE] hardwarespecific function for wait on
 *			ready.
480 481
 * @setup_read_retry:	[FLASHSPECIFIC] flash (vendor) specific function for
 *			setting the read-retry mode. Mostly needed for MLC NAND.
482
 * @ecc:		[BOARDSPECIFIC] ECC control structure
R
Randy Dunlap 已提交
483 484
 * @buffers:		buffer structure for read/write
 * @hwcontrol:		platform-specific hardware control structure
S
Sebastian Andrzej Siewior 已提交
485 486
 * @erase_cmd:		[INTERN] erase command write function, selectable due
 *			to AND support.
L
Linus Torvalds 已提交
487
 * @scan_bbt:		[REPLACEABLE] function to scan bad block table
L
Lucas De Marchi 已提交
488
 * @chip_delay:		[BOARDSPECIFIC] chip dependent delay for transferring
S
Sebastian Andrzej Siewior 已提交
489
 *			data from array to read regs (tR).
490
 * @state:		[INTERN] the current state of the NAND device
491 492
 * @oob_poi:		"poison value buffer," used for laying out OOB data
 *			before writing
S
Sebastian Andrzej Siewior 已提交
493 494
 * @page_shift:		[INTERN] number of address bits in a page (column
 *			address bits).
L
Linus Torvalds 已提交
495 496 497
 * @phys_erase_shift:	[INTERN] number of address bits in a physical eraseblock
 * @bbt_erase_shift:	[INTERN] number of address bits in a bbt entry
 * @chip_shift:		[INTERN] number of address bits in one chip
S
Sebastian Andrzej Siewior 已提交
498 499 500
 * @options:		[BOARDSPECIFIC] various chip options. They can partly
 *			be set to inform nand_scan about special functionality.
 *			See the defines for further explanation.
501 502 503
 * @bbt_options:	[INTERN] bad block specific options. All options used
 *			here must come from bbm.h. By default, these options
 *			will be copied to the appropriate nand_bbt_descr's.
S
Sebastian Andrzej Siewior 已提交
504 505
 * @badblockpos:	[INTERN] position of the bad block marker in the oob
 *			area.
506 507 508
 * @badblockbits:	[INTERN] minimum number of set bits in a good block's
 *			bad block marker position; i.e., BBM == 11110111b is
 *			not bad when badblockbits == 7
509
 * @bits_per_cell:	[INTERN] number of bits per cell. i.e., 1 means SLC.
510 511 512 513 514 515
 * @ecc_strength_ds:	[INTERN] ECC correctability from the datasheet.
 *			Minimum amount of bit errors per @ecc_step_ds guaranteed
 *			to be correctable. If unknown, set to zero.
 * @ecc_step_ds:	[INTERN] ECC step required by the @ecc_strength_ds,
 *                      also from the datasheet. It is the recommended ECC step
 *			size, if known; if unknown, set to zero.
L
Linus Torvalds 已提交
516 517 518
 * @numchips:		[INTERN] number of physical chips
 * @chipsize:		[INTERN] the size of one chip for multichip arrays
 * @pagemask:		[INTERN] page number mask = number of (pages / chip) - 1
S
Sebastian Andrzej Siewior 已提交
519 520
 * @pagebuf:		[INTERN] holds the pagenumber which is currently in
 *			data_buf.
521 522
 * @pagebuf_bitflips:	[INTERN] holds the bitflip count for the page which is
 *			currently in data_buf.
523
 * @subpagesize:	[INTERN] holds the subpagesize
S
Sebastian Andrzej Siewior 已提交
524 525 526 527
 * @onfi_version:	[INTERN] holds the chip ONFI version (BCD encoded),
 *			non 0 if ONFI supported.
 * @onfi_params:	[INTERN] holds the ONFI page parameter when ONFI is
 *			supported, 0 otherwise.
528
 * @read_retries:	[INTERN] the number of read retry modes supported
529 530
 * @onfi_set_features:	[REPLACEABLE] set the features for ONFI nand
 * @onfi_get_features:	[REPLACEABLE] get the features for ONFI nand
L
Linus Torvalds 已提交
531
 * @bbt:		[INTERN] bad block table pointer
S
Sebastian Andrzej Siewior 已提交
532 533
 * @bbt_td:		[REPLACEABLE] bad block table descriptor for flash
 *			lookup.
L
Linus Torvalds 已提交
534
 * @bbt_md:		[REPLACEABLE] bad block table mirror descriptor
S
Sebastian Andrzej Siewior 已提交
535 536 537
 * @badblock_pattern:	[REPLACEABLE] bad block scan pattern used for initial
 *			bad block scan.
 * @controller:		[REPLACEABLE] a pointer to a hardware controller
538
 *			structure which is shared among multiple independent
S
Sebastian Andrzej Siewior 已提交
539
 *			devices.
540
 * @priv:		[OPTIONAL] pointer to private chip data
S
Sebastian Andrzej Siewior 已提交
541 542 543
 * @errstat:		[OPTIONAL] hardware specific function to perform
 *			additional error status checks (determine if errors are
 *			correctable).
544
 * @write_page:		[REPLACEABLE] High-level page write function
L
Linus Torvalds 已提交
545
 */
546

L
Linus Torvalds 已提交
547
struct nand_chip {
548 549 550 551 552
	void __iomem *IO_ADDR_R;
	void __iomem *IO_ADDR_W;

	uint8_t (*read_byte)(struct mtd_info *mtd);
	u16 (*read_word)(struct mtd_info *mtd);
553
	void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
	void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
	void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
	void (*select_chip)(struct mtd_info *mtd, int chip);
	int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
	int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
	void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
	int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
			u8 *id_data);
	int (*dev_ready)(struct mtd_info *mtd);
	void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
			int page_addr);
	int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
	void (*erase_cmd)(struct mtd_info *mtd, int page);
	int (*scan_bbt)(struct mtd_info *mtd);
	int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
			int status, int page);
	int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
571 572
			uint32_t offset, int data_len, const uint8_t *buf,
			int oob_required, int page, int cached, int raw);
573 574 575 576
	int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
			int feature_addr, uint8_t *subfeature_para);
	int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
			int feature_addr, uint8_t *subfeature_para);
577
	int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
578 579 580

	int chip_delay;
	unsigned int options;
581
	unsigned int bbt_options;
582 583 584 585 586 587 588 589 590

	int page_shift;
	int phys_erase_shift;
	int bbt_erase_shift;
	int chip_shift;
	int numchips;
	uint64_t chipsize;
	int pagemask;
	int pagebuf;
591
	unsigned int pagebuf_bitflips;
592
	int subpagesize;
593
	uint8_t bits_per_cell;
594 595
	uint16_t ecc_strength_ds;
	uint16_t ecc_step_ds;
596 597 598 599
	int badblockpos;
	int badblockbits;

	int onfi_version;
600 601
	struct nand_onfi_params	onfi_params;

602 603
	int read_retries;

604
	flstate_t state;
605

606 607
	uint8_t *oob_poi;
	struct nand_hw_control *controller;
608 609

	struct nand_ecc_ctrl ecc;
610
	struct nand_buffers *buffers;
611 612
	struct nand_hw_control hwcontrol;

613 614 615
	uint8_t *bbt;
	struct nand_bbt_descr *bbt_td;
	struct nand_bbt_descr *bbt_md;
616

617
	struct nand_bbt_descr *badblock_pattern;
618

619
	void *priv;
L
Linus Torvalds 已提交
620 621 622 623 624 625 626 627 628 629 630
};

/*
 * NAND Flash Manufacturer ID Codes
 */
#define NAND_MFR_TOSHIBA	0x98
#define NAND_MFR_SAMSUNG	0xec
#define NAND_MFR_FUJITSU	0x04
#define NAND_MFR_NATIONAL	0x8f
#define NAND_MFR_RENESAS	0x07
#define NAND_MFR_STMICRO	0x20
631
#define NAND_MFR_HYNIX		0xad
632
#define NAND_MFR_MICRON		0x2c
633
#define NAND_MFR_AMD		0x01
634
#define NAND_MFR_MACRONIX	0xc2
635
#define NAND_MFR_EON		0x92
636
#define NAND_MFR_SANDISK	0x45
637
#define NAND_MFR_INTEL		0x89
L
Linus Torvalds 已提交
638

639 640 641
/* The maximum expected count of bytes in the NAND ID sequence */
#define NAND_MAX_ID_LEN 8

642 643 644
/*
 * A helper for defining older NAND chips where the second ID byte fully
 * defined the chip, including the geometry (chip size, eraseblock size, page
645
 * size). All these chips have 512 bytes NAND page size.
646
 */
647 648 649
#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts)          \
	{ .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
	  .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
650 651 652 653 654 655 656 657 658 659 660

/*
 * A helper for defining newer chips which report their page size and
 * eraseblock size via the extended ID bytes.
 *
 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
 * device ID now only represented a particular total chip size (and voltage,
 * buswidth), and the page size, eraseblock size, and OOB size could vary while
 * using the same device ID.
 */
661 662
#define EXTENDED_ID_NAND(nm, devid, chipsz, opts)                      \
	{ .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
663 664
	  .options = (opts) }

665 666 667 668 669
#define NAND_ECC_INFO(_strength, _step)	\
			{ .strength_ds = (_strength), .step_ds = (_step) }
#define NAND_ECC_STRENGTH(type)		((type)->ecc.strength_ds)
#define NAND_ECC_STEP(type)		((type)->ecc.step_ds)

L
Linus Torvalds 已提交
670 671
/**
 * struct nand_flash_dev - NAND Flash Device ID Structure
672 673
 * @name: a human-readable name of the NAND chip
 * @dev_id: the device ID (the second byte of the full chip ID array)
674 675 676 677 678
 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
 *          memory address as @id[0])
 * @dev_id: device ID part of the full chip ID array (refers the same memory
 *          address as @id[1])
 * @id: full device ID array
679 680 681 682
 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
 *            well as the eraseblock size) is determined from the extended NAND
 *            chip ID array)
 * @chipsize: total chip size in MiB
683
 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
684
 * @options: stores various chip bit options
685 686
 * @id_len: The valid length of the @id.
 * @oobsize: OOB size
687 688 689 690 691 692
 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
 *                   @ecc_strength_ds in nand_chip{}.
 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
 *               @ecc_step_ds in nand_chip{}, also from the datasheet.
 *               For example, the "4bit ECC for each 512Byte" can be set with
 *               NAND_ECC_INFO(4, 512).
L
Linus Torvalds 已提交
693 694 695
 */
struct nand_flash_dev {
	char *name;
696 697 698 699 700
	union {
		struct {
			uint8_t mfr_id;
			uint8_t dev_id;
		};
701
		uint8_t id[NAND_MAX_ID_LEN];
702
	};
703 704 705 706
	unsigned int pagesize;
	unsigned int chipsize;
	unsigned int erasesize;
	unsigned int options;
707 708
	uint16_t id_len;
	uint16_t oobsize;
709 710 711 712
	struct {
		uint16_t strength_ds;
		uint16_t step_ds;
	} ecc;
L
Linus Torvalds 已提交
713 714 715 716 717
};

/**
 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
 * @name:	Manufacturer name
718
 * @id:		manufacturer ID code of device.
L
Linus Torvalds 已提交
719 720 721
*/
struct nand_manufacturers {
	int id;
S
Sebastian Andrzej Siewior 已提交
722
	char *name;
L
Linus Torvalds 已提交
723 724 725 726 727
};

extern struct nand_flash_dev nand_flash_ids[];
extern struct nand_manufacturers nand_manuf_ids[];

728 729
extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
extern int nand_default_bbt(struct mtd_info *mtd);
730
extern int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
731 732 733 734
extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
			   int allowbbt);
extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
S
Sebastian Andrzej Siewior 已提交
735
			size_t *retlen, uint8_t *buf);
L
Linus Torvalds 已提交
736

737 738 739
/**
 * struct platform_nand_chip - chip level device structure
 * @nr_chips:		max. number of chips to scan for
R
Randy Dunlap 已提交
740
 * @chip_offset:	chip number offset
741
 * @nr_partitions:	number of partitions pointed to by partitions (or zero)
742 743 744
 * @partitions:		mtd partition list
 * @chip_delay:		R/B delay value in us
 * @options:		Option flags, e.g. 16bit buswidth
745
 * @bbt_options:	BBT option flags, e.g. NAND_BBT_USE_FLASH
746
 * @ecclayout:		ECC layout info structure
747
 * @part_probe_types:	NULL-terminated array of probe types
748 749
 */
struct platform_nand_chip {
750 751 752 753 754 755 756
	int nr_chips;
	int chip_offset;
	int nr_partitions;
	struct mtd_partition *partitions;
	struct nand_ecclayout *ecclayout;
	int chip_delay;
	unsigned int options;
757
	unsigned int bbt_options;
758
	const char **part_probe_types;
759 760
};

761 762 763
/* Keep gcc happy */
struct platform_device;

764 765
/**
 * struct platform_nand_ctrl - controller level device structure
766 767
 * @probe:		platform specific function to probe/setup hardware
 * @remove:		platform specific function to remove/teardown hardware
768 769 770
 * @hwcontrol:		platform specific hardware control structure
 * @dev_ready:		platform specific function to read ready/busy pin
 * @select_chip:	platform specific chip select function
771 772
 * @cmd_ctrl:		platform specific function for controlling
 *			ALE/CLE/nCE. Also used to write command and address
773 774
 * @write_buf:		platform specific function for write buffer
 * @read_buf:		platform specific function for read buffer
775
 * @read_byte:		platform specific function to read one byte from chip
R
Randy Dunlap 已提交
776
 * @priv:		private data to transport driver specific settings
777 778 779 780
 *
 * All fields are optional and depend on the hardware driver requirements
 */
struct platform_nand_ctrl {
781 782 783 784 785 786 787 788
	int (*probe)(struct platform_device *pdev);
	void (*remove)(struct platform_device *pdev);
	void (*hwcontrol)(struct mtd_info *mtd, int cmd);
	int (*dev_ready)(struct mtd_info *mtd);
	void (*select_chip)(struct mtd_info *mtd, int chip);
	void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
	void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
	void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
789
	unsigned char (*read_byte)(struct mtd_info *mtd);
790
	void *priv;
791 792
};

793 794 795 796 797 798
/**
 * struct platform_nand_data - container structure for platform-specific data
 * @chip:		chip level chip structure
 * @ctrl:		controller level device structure
 */
struct platform_nand_data {
799 800
	struct platform_nand_chip chip;
	struct platform_nand_ctrl ctrl;
801 802
};

803 804 805 806 807 808 809 810 811
/* Some helpers to access the data structures */
static inline
struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
{
	struct nand_chip *chip = mtd->priv;

	return chip->priv;
}

812 813 814 815 816 817
/* return the supported features. */
static inline int onfi_feature(struct nand_chip *chip)
{
	return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
}

818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
/* return the supported asynchronous timing mode. */
static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
{
	if (!chip->onfi_version)
		return ONFI_TIMING_MODE_UNKNOWN;
	return le16_to_cpu(chip->onfi_params.async_timing_mode);
}

/* return the supported synchronous timing mode. */
static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
{
	if (!chip->onfi_version)
		return ONFI_TIMING_MODE_UNKNOWN;
	return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
}

834 835 836 837 838 839 840
/*
 * Check if it is a SLC nand.
 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
 * We do not distinguish the MLC and TLC now.
 */
static inline bool nand_is_slc(struct nand_chip *chip)
{
841
	return chip->bits_per_cell == 1;
842
}
L
Linus Torvalds 已提交
843
#endif /* __LINUX_MTD_NAND_H */