nand.h 21.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  linux/include/linux/mtd/nand.h
 *
4
 *  Copyright (c) 2000 David Woodhouse <dwmw2@infradead.org>
L
Linus Torvalds 已提交
5 6 7 8 9 10 11
 *                     Steven J. Hill <sjhill@realitydiluted.com>
 *		       Thomas Gleixner <tglx@linutronix.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
12 13
 * Info:
 *	Contains standard defines and IDs for NAND flash devices
L
Linus Torvalds 已提交
14
 *
15 16
 * Changelog:
 *	See git changelog.
L
Linus Torvalds 已提交
17 18 19 20 21 22 23 24 25 26 27
 */
#ifndef __LINUX_MTD_NAND_H
#define __LINUX_MTD_NAND_H

#include <linux/wait.h>
#include <linux/spinlock.h>
#include <linux/mtd/mtd.h>

struct mtd_info;
/* Scan and identify a NAND device */
extern int nand_scan (struct mtd_info *mtd, int max_chips);
28 29 30 31 32
/* Separate phases of nand_scan(), allowing board driver to intervene
 * and override command or ECC setup according to flash type */
extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
extern int nand_scan_tail(struct mtd_info *mtd);

L
Linus Torvalds 已提交
33 34 35
/* Free resources held by the NAND device */
extern void nand_release (struct mtd_info *mtd);

36 37 38
/* Internal helper for board drivers which need to override command function */
extern void nand_wait_ready(struct mtd_info *mtd);

L
Linus Torvalds 已提交
39 40 41 42 43 44 45
/* The maximum number of NAND chips in an array */
#define NAND_MAX_CHIPS		8

/* This constant declares the max. oobsize / page, which
 * is supported now. If you add a chip with bigger oobsize/page
 * adjust this accordingly.
 */
46 47
#define NAND_MAX_OOBSIZE	128
#define NAND_MAX_PAGESIZE	4096
L
Linus Torvalds 已提交
48 49 50

/*
 * Constants for hardware specific CLE/ALE/NCE function
51 52 53 54
 *
 * These are bits which can be or'ed to set/clear multiple
 * bits in one go.
 */
L
Linus Torvalds 已提交
55
/* Select the chip by setting nCE to low */
56
#define NAND_NCE		0x01
L
Linus Torvalds 已提交
57
/* Select the command latch by setting CLE to high */
58
#define NAND_CLE		0x02
L
Linus Torvalds 已提交
59
/* Select the address latch by setting ALE to high */
60 61 62 63 64
#define NAND_ALE		0x04

#define NAND_CTRL_CLE		(NAND_NCE | NAND_CLE)
#define NAND_CTRL_ALE		(NAND_NCE | NAND_ALE)
#define NAND_CTRL_CHANGE	0x80
L
Linus Torvalds 已提交
65 66 67 68 69 70

/*
 * Standard NAND flash commands
 */
#define NAND_CMD_READ0		0
#define NAND_CMD_READ1		1
71
#define NAND_CMD_RNDOUT		5
L
Linus Torvalds 已提交
72 73 74 75 76 77
#define NAND_CMD_PAGEPROG	0x10
#define NAND_CMD_READOOB	0x50
#define NAND_CMD_ERASE1		0x60
#define NAND_CMD_STATUS		0x70
#define NAND_CMD_STATUS_MULTI	0x71
#define NAND_CMD_SEQIN		0x80
78
#define NAND_CMD_RNDIN		0x85
L
Linus Torvalds 已提交
79 80 81 82 83 84
#define NAND_CMD_READID		0x90
#define NAND_CMD_ERASE2		0xd0
#define NAND_CMD_RESET		0xff

/* Extended commands for large page devices */
#define NAND_CMD_READSTART	0x30
85
#define NAND_CMD_RNDOUTSTART	0xE0
L
Linus Torvalds 已提交
86 87
#define NAND_CMD_CACHEDPROG	0x15

88
/* Extended commands for AG-AND device */
89 90
/*
 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
 *       there is no way to distinguish that from NAND_CMD_READ0
 *       until the remaining sequence of commands has been completed
 *       so add a high order bit and mask it off in the command.
 */
#define NAND_CMD_DEPLETE1	0x100
#define NAND_CMD_DEPLETE2	0x38
#define NAND_CMD_STATUS_MULTI	0x71
#define NAND_CMD_STATUS_ERROR	0x72
/* multi-bank error status (banks 0-3) */
#define NAND_CMD_STATUS_ERROR0	0x73
#define NAND_CMD_STATUS_ERROR1	0x74
#define NAND_CMD_STATUS_ERROR2	0x75
#define NAND_CMD_STATUS_ERROR3	0x76
#define NAND_CMD_STATUS_RESET	0x7f
#define NAND_CMD_STATUS_CLEAR	0xff

107 108
#define NAND_CMD_NONE		-1

L
Linus Torvalds 已提交
109 110 111 112 113 114 115
/* Status bits */
#define NAND_STATUS_FAIL	0x01
#define NAND_STATUS_FAIL_N1	0x02
#define NAND_STATUS_TRUE_READY	0x20
#define NAND_STATUS_READY	0x40
#define NAND_STATUS_WP		0x80

116
/*
L
Linus Torvalds 已提交
117 118
 * Constants for ECC_MODES
 */
T
Thomas Gleixner 已提交
119 120 121 122 123 124
typedef enum {
	NAND_ECC_NONE,
	NAND_ECC_SOFT,
	NAND_ECC_HW,
	NAND_ECC_HW_SYNDROME,
} nand_ecc_modes_t;
L
Linus Torvalds 已提交
125 126 127

/*
 * Constants for Hardware ECC
128
 */
L
Linus Torvalds 已提交
129 130 131 132 133 134 135
/* Reset Hardware ECC for read */
#define NAND_ECC_READ		0
/* Reset Hardware ECC for write */
#define NAND_ECC_WRITE		1
/* Enable Hardware ECC before syndrom is read back from flash */
#define NAND_ECC_READSYN	2

136 137 138 139
/* Bit mask for flags passed to do_nand_read_ecc */
#define NAND_GET_DEVICE		0x80


L
Linus Torvalds 已提交
140 141 142 143 144 145 146 147 148 149 150 151 152
/* Option constants for bizarre disfunctionality and real
*  features
*/
/* Chip can not auto increment pages */
#define NAND_NO_AUTOINCR	0x00000001
/* Buswitdh is 16 bit */
#define NAND_BUSWIDTH_16	0x00000002
/* Device supports partial programming without padding */
#define NAND_NO_PADDING		0x00000004
/* Chip has cache program function */
#define NAND_CACHEPRG		0x00000008
/* Chip has copy back function */
#define NAND_COPYBACK		0x00000010
153
/* AND Chip which has 4 banks and a confusing page / block
L
Linus Torvalds 已提交
154 155 156 157
 * assignment. See Renesas datasheet for further information */
#define NAND_IS_AND		0x00000020
/* Chip has a array of 4 pages which can be read without
 * additional ready /busy waits */
158
#define NAND_4PAGE_ARRAY	0x00000040
159 160 161 162
/* Chip requires that BBT is periodically rewritten to prevent
 * bits from adjacent blocks from 'leaking' in altering data.
 * This happens with the Renesas AG-AND chips, possibly others.  */
#define BBT_AUTO_REFRESH	0x00000080
163 164 165 166
/* Chip does not require ready check on read. True
 * for all large page devices, as they do not support
 * autoincrement.*/
#define NAND_NO_READRDY		0x00000100
167 168 169
/* Chip does not allow subpage writes */
#define NAND_NO_SUBPAGE_WRITE	0x00000200

L
Linus Torvalds 已提交
170 171 172 173 174 175 176 177 178 179

/* Options valid for Samsung large page devices */
#define NAND_SAMSUNG_LP_OPTIONS \
	(NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)

/* Macros to identify the above */
#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
180 181 182
/* Large page NAND with SOFT_ECC should support subpage reads */
#define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
					&& (chip->page_shift > 9))
L
Linus Torvalds 已提交
183 184 185 186 187 188 189 190

/* Mask to zero out the chip options, which come from the id table */
#define NAND_CHIPOPTIONS_MSK	(0x0000ffff & ~NAND_NO_AUTOINCR)

/* Non chip related options */
/* Use a flash based bad block table. This option is passed to the
 * default bad block table function. */
#define NAND_USE_FLASH_BBT	0x00010000
191
/* This option skips the bbt scan during initialization. */
192
#define NAND_SKIP_BBTSCAN	0x00020000
193 194 195
/* This option is defined if the board driver allocates its own buffers
   (e.g. because it needs them DMA-coherent */
#define NAND_OWN_BUFFERS	0x00040000
L
Linus Torvalds 已提交
196
/* Options set by nand scan */
T
Thomas Gleixner 已提交
197
/* Nand scan has allocated controller struct */
198
#define NAND_CONTROLLER_ALLOC	0x80000000
L
Linus Torvalds 已提交
199

200 201 202
/* Cell info constants */
#define NAND_CI_CHIPNR_MSK	0x03
#define NAND_CI_CELLTYPE_MSK	0x0C
L
Linus Torvalds 已提交
203 204 205 206 207 208 209 210 211 212 213 214

/*
 * nand_state_t - chip states
 * Enumeration for NAND flash chip state
 */
typedef enum {
	FL_READY,
	FL_READING,
	FL_WRITING,
	FL_ERASING,
	FL_SYNCING,
	FL_CACHEDPRG,
215
	FL_PM_SUSPENDED,
L
Linus Torvalds 已提交
216 217 218 219 220 221
} nand_state_t;

/* Keep gcc happy */
struct nand_chip;

/**
R
Randy Dunlap 已提交
222
 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
223
 * @lock:               protection lock
L
Linus Torvalds 已提交
224
 * @active:		the mtd device which holds the controller currently
225 226
 * @wq:			wait queue to sleep on if a NAND operation is in progress
 *                      used instead of the per chip wait queue when a hw controller is available
L
Linus Torvalds 已提交
227 228 229 230
 */
struct nand_hw_control {
	spinlock_t	 lock;
	struct nand_chip *active;
231
	wait_queue_head_t wq;
L
Linus Torvalds 已提交
232 233
};

T
Thomas Gleixner 已提交
234 235 236 237 238 239
/**
 * struct nand_ecc_ctrl - Control structure for ecc
 * @mode:	ecc mode
 * @steps:	number of ecc steps per page
 * @size:	data bytes per ecc step
 * @bytes:	ecc bytes per step
240 241 242
 * @total:	total number of ecc bytes per page
 * @prepad:	padding information for syndrome based ecc generators
 * @postpad:	padding information for syndrome based ecc generators
R
Randy Dunlap 已提交
243
 * @layout:	ECC layout control struct pointer
T
Thomas Gleixner 已提交
244 245 246 247
 * @hwctl:	function to control hardware ecc generator. Must only
 *		be provided if an hardware ECC is available
 * @calculate:	function for ecc calculation or readback from ecc hardware
 * @correct:	function for ecc correction, matching to ecc generator (sw/hw)
248 249
 * @read_page_raw:	function to read a raw page without ECC
 * @write_page_raw:	function to write a raw page without ECC
250
 * @read_page:	function to read a page according to the ecc generator requirements
251
 * @read_subpage:	function to read parts of the page covered by ECC.
252
 * @write_page:	function to write a page according to the ecc generator requirements
R
Randy Dunlap 已提交
253 254
 * @read_oob:	function to read chip OOB data
 * @write_oob:	function to write chip OOB data
T
Thomas Gleixner 已提交
255 256 257 258 259 260
 */
struct nand_ecc_ctrl {
	nand_ecc_modes_t	mode;
	int			steps;
	int			size;
	int			bytes;
261 262 263
	int			total;
	int			prepad;
	int			postpad;
264
	struct nand_ecclayout	*layout;
265
	void			(*hwctl)(struct mtd_info *mtd, int mode);
T
Thomas Gleixner 已提交
266 267 268 269 270 271
	int			(*calculate)(struct mtd_info *mtd,
					     const uint8_t *dat,
					     uint8_t *ecc_code);
	int			(*correct)(struct mtd_info *mtd, uint8_t *dat,
					   uint8_t *read_ecc,
					   uint8_t *calc_ecc);
272 273 274 275 276 277
	int			(*read_page_raw)(struct mtd_info *mtd,
						 struct nand_chip *chip,
						 uint8_t *buf);
	void			(*write_page_raw)(struct mtd_info *mtd,
						  struct nand_chip *chip,
						  const uint8_t *buf);
278 279 280
	int			(*read_page)(struct mtd_info *mtd,
					     struct nand_chip *chip,
					     uint8_t *buf);
281 282 283 284
	int			(*read_subpage)(struct mtd_info *mtd,
					     struct nand_chip *chip,
					     uint32_t offs, uint32_t len,
					     uint8_t *buf);
285
	void			(*write_page)(struct mtd_info *mtd,
286
					      struct nand_chip *chip,
287
					      const uint8_t *buf);
288 289 290 291 292 293 294
	int			(*read_oob)(struct mtd_info *mtd,
					    struct nand_chip *chip,
					    int page,
					    int sndcmd);
	int			(*write_oob)(struct mtd_info *mtd,
					     struct nand_chip *chip,
					     int page);
295 296 297 298 299 300 301 302 303 304 305 306 307 308
};

/**
 * struct nand_buffers - buffer structure for read/write
 * @ecccalc:	buffer for calculated ecc
 * @ecccode:	buffer for ecc read from flash
 * @databuf:	buffer for data - dynamically sized
 *
 * Do not change the order of buffers. databuf and oobrbuf must be in
 * consecutive order.
 */
struct nand_buffers {
	uint8_t	ecccalc[NAND_MAX_OOBSIZE];
	uint8_t	ecccode[NAND_MAX_OOBSIZE];
309
	uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
T
Thomas Gleixner 已提交
310 311
};

L
Linus Torvalds 已提交
312 313
/**
 * struct nand_chip - NAND Private Flash Chip Data
314 315
 * @IO_ADDR_R:		[BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
 * @IO_ADDR_W:		[BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
L
Linus Torvalds 已提交
316 317 318 319 320 321 322 323
 * @read_byte:		[REPLACEABLE] read one byte from the chip
 * @read_word:		[REPLACEABLE] read one word from the chip
 * @write_buf:		[REPLACEABLE] write data from the buffer to the chip
 * @read_buf:		[REPLACEABLE] read data from the chip into the buffer
 * @verify_buf:		[REPLACEABLE] verify buffer contents against the chip data
 * @select_chip:	[REPLACEABLE] select chip nr
 * @block_bad:		[REPLACEABLE] check, if the block is bad
 * @block_markbad:	[REPLACEABLE] mark the block bad
324 325
 * @cmd_ctrl:		[BOARDSPECIFIC] hardwarespecific funtion for controlling
 *			ALE/CLE/nCE. Also used to write command and address
L
Linus Torvalds 已提交
326 327 328 329 330
 * @dev_ready:		[BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
 *			If set to NULL no access to ready/busy is available and the ready/busy information
 *			is read from the chip status register
 * @cmdfunc:		[REPLACEABLE] hardwarespecific function for writing commands to the chip
 * @waitfunc:		[REPLACEABLE] hardwarespecific function for wait on ready
T
Thomas Gleixner 已提交
331
 * @ecc:		[BOARDSPECIFIC] ecc control ctructure
R
Randy Dunlap 已提交
332 333 334
 * @buffers:		buffer structure for read/write
 * @hwcontrol:		platform-specific hardware control structure
 * @ops:		oob operation operands
L
Linus Torvalds 已提交
335 336 337
 * @erase_cmd:		[INTERN] erase command write function, selectable due to AND support
 * @scan_bbt:		[REPLACEABLE] function to scan bad block table
 * @chip_delay:		[BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
338
 * @state:		[INTERN] the current state of the NAND device
R
Randy Dunlap 已提交
339
 * @oob_poi:		poison value buffer
L
Linus Torvalds 已提交
340 341 342 343 344 345 346
 * @page_shift:		[INTERN] number of address bits in a page (column address bits)
 * @phys_erase_shift:	[INTERN] number of address bits in a physical eraseblock
 * @bbt_erase_shift:	[INTERN] number of address bits in a bbt entry
 * @chip_shift:		[INTERN] number of address bits in one chip
 * @options:		[BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
 *			special functionality. See the defines for further explanation
 * @badblockpos:	[INTERN] position of the bad block marker in the oob area
347
 * @cellinfo:		[INTERN] MLC/multichip data from chip ident
L
Linus Torvalds 已提交
348 349 350 351
 * @numchips:		[INTERN] number of physical chips
 * @chipsize:		[INTERN] the size of one chip for multichip arrays
 * @pagemask:		[INTERN] page number mask = number of (pages / chip) - 1
 * @pagebuf:		[INTERN] holds the pagenumber which is currently in data_buf
352
 * @subpagesize:	[INTERN] holds the subpagesize
353
 * @ecclayout:		[REPLACEABLE] the default ecc placement scheme
L
Linus Torvalds 已提交
354 355 356
 * @bbt:		[INTERN] bad block table pointer
 * @bbt_td:		[REPLACEABLE] bad block table descriptor for flash lookup
 * @bbt_md:		[REPLACEABLE] bad block table mirror descriptor
357
 * @badblock_pattern:	[REPLACEABLE] bad block scan pattern used for initial bad block scan
T
Thomas Gleixner 已提交
358 359
 * @controller:		[REPLACEABLE] a pointer to a hardware controller structure
 *			which is shared among multiple independend devices
L
Linus Torvalds 已提交
360
 * @priv:		[OPTIONAL] pointer to private chip date
361
 * @errstat:		[OPTIONAL] hardware specific function to perform additional error status checks
362
 *			(determine if errors are correctable)
363
 * @write_page:		[REPLACEABLE] High-level page write function
L
Linus Torvalds 已提交
364
 */
365

L
Linus Torvalds 已提交
366 367
struct nand_chip {
	void  __iomem	*IO_ADDR_R;
368
	void  __iomem	*IO_ADDR_W;
369

370
	uint8_t		(*read_byte)(struct mtd_info *mtd);
L
Linus Torvalds 已提交
371
	u16		(*read_word)(struct mtd_info *mtd);
372 373 374
	void		(*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
	void		(*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
	int		(*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
L
Linus Torvalds 已提交
375 376 377
	void		(*select_chip)(struct mtd_info *mtd, int chip);
	int		(*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
	int		(*block_markbad)(struct mtd_info *mtd, loff_t ofs);
378 379
	void		(*cmd_ctrl)(struct mtd_info *mtd, int dat,
				    unsigned int ctrl);
380 381
	int		(*dev_ready)(struct mtd_info *mtd);
	void		(*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
382
	int		(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
L
Linus Torvalds 已提交
383 384
	void		(*erase_cmd)(struct mtd_info *mtd, int page);
	int		(*scan_bbt)(struct mtd_info *mtd);
385
	int		(*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
386 387
	int		(*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
				      const uint8_t *buf, int page, int cached, int raw);
388

389
	int		chip_delay;
390 391
	unsigned int	options;

392
	int		page_shift;
L
Linus Torvalds 已提交
393 394 395 396
	int		phys_erase_shift;
	int		bbt_erase_shift;
	int		chip_shift;
	int		numchips;
397
	uint64_t	chipsize;
L
Linus Torvalds 已提交
398 399
	int		pagemask;
	int		pagebuf;
400 401
	int		subpagesize;
	uint8_t		cellinfo;
402 403 404 405 406 407
	int		badblockpos;

	nand_state_t	state;

	uint8_t		*oob_poi;
	struct nand_hw_control  *controller;
408
	struct nand_ecclayout	*ecclayout;
409 410

	struct nand_ecc_ctrl ecc;
411
	struct nand_buffers *buffers;
412 413
	struct nand_hw_control hwcontrol;

414 415
	struct mtd_oob_ops ops;

L
Linus Torvalds 已提交
416 417 418
	uint8_t		*bbt;
	struct nand_bbt_descr	*bbt_td;
	struct nand_bbt_descr	*bbt_md;
419

L
Linus Torvalds 已提交
420
	struct nand_bbt_descr	*badblock_pattern;
421

L
Linus Torvalds 已提交
422 423 424 425 426 427 428 429 430 431 432 433
	void		*priv;
};

/*
 * NAND Flash Manufacturer ID Codes
 */
#define NAND_MFR_TOSHIBA	0x98
#define NAND_MFR_SAMSUNG	0xec
#define NAND_MFR_FUJITSU	0x04
#define NAND_MFR_NATIONAL	0x8f
#define NAND_MFR_RENESAS	0x07
#define NAND_MFR_STMICRO	0x20
434
#define NAND_MFR_HYNIX		0xad
435
#define NAND_MFR_MICRON		0x2c
436
#define NAND_MFR_AMD		0x01
L
Linus Torvalds 已提交
437 438 439

/**
 * struct nand_flash_dev - NAND Flash Device ID Structure
440 441 442
 * @name:	Identify the device type
 * @id:		device ID code
 * @pagesize:	Pagesize in bytes. Either 256 or 512 or 0
443
 *		If the pagesize is 0, then the real pagesize
L
Linus Torvalds 已提交
444 445
 *		and the eraseize are determined from the
 *		extended id bytes in the chip
446 447
 * @erasesize:	Size of an erase block in the flash device.
 * @chipsize:	Total chipsize in Mega Bytes
L
Linus Torvalds 已提交
448 449 450 451 452 453 454 455 456 457 458 459 460 461
 * @options:	Bitfield to store chip relevant options
 */
struct nand_flash_dev {
	char *name;
	int id;
	unsigned long pagesize;
	unsigned long chipsize;
	unsigned long erasesize;
	unsigned long options;
};

/**
 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
 * @name:	Manufacturer name
462
 * @id:		manufacturer ID code of device.
L
Linus Torvalds 已提交
463 464 465 466 467 468 469 470 471
*/
struct nand_manufacturers {
	int id;
	char * name;
};

extern struct nand_flash_dev nand_flash_ids[];
extern struct nand_manufacturers nand_manuf_ids[];

472
/**
L
Linus Torvalds 已提交
473 474 475 476 477 478 479 480 481 482
 * struct nand_bbt_descr - bad block table descriptor
 * @options:	options for this descriptor
 * @pages:	the page(s) where we find the bbt, used with option BBT_ABSPAGE
 *		when bbt is searched, then we store the found bbts pages here.
 *		Its an array and supports up to 8 chips now
 * @offs:	offset of the pattern in the oob area of the page
 * @veroffs:	offset of the bbt version counter in the oob are of the page
 * @version:	version read from the bbt page during scan
 * @len:	length of the pattern, if 0 no pattern check is performed
 * @maxblocks:	maximum number of blocks to search for a bbt. This number of
483
 *		blocks is reserved at the end of the device where the tables are
L
Linus Torvalds 已提交
484 485 486
 *		written.
 * @reserved_block_code: if non-0, this pattern denotes a reserved (rather than
 *              bad) block in the stored bbt
487
 * @pattern:	pattern to identify bad block table or factory marked good /
L
Linus Torvalds 已提交
488 489
 *		bad blocks, can be NULL, if len = 0
 *
490
 * Descriptor for the bad block table marker and the descriptor for the
L
Linus Torvalds 已提交
491 492 493 494 495 496 497 498 499 500 501
 * pattern which identifies good and bad blocks. The assumption is made
 * that the pattern and the version count are always located in the oob area
 * of the first block.
 */
struct nand_bbt_descr {
	int	options;
	int	pages[NAND_MAX_CHIPS];
	int	offs;
	int	veroffs;
	uint8_t	version[NAND_MAX_CHIPS];
	int	len;
502
	int	maxblocks;
L
Linus Torvalds 已提交
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
	int	reserved_block_code;
	uint8_t	*pattern;
};

/* Options for the bad block table descriptors */

/* The number of bits used per block in the bbt on the device */
#define NAND_BBT_NRBITS_MSK	0x0000000F
#define NAND_BBT_1BIT		0x00000001
#define NAND_BBT_2BIT		0x00000002
#define NAND_BBT_4BIT		0x00000004
#define NAND_BBT_8BIT		0x00000008
/* The bad block table is in the last good block of the device */
#define	NAND_BBT_LASTBLOCK	0x00000010
/* The bbt is at the given page, else we must scan for the bbt */
#define NAND_BBT_ABSPAGE	0x00000020
/* The bbt is at the given page, else we must scan for the bbt */
#define NAND_BBT_SEARCH		0x00000040
/* bbt is stored per chip on multichip devices */
#define NAND_BBT_PERCHIP	0x00000080
/* bbt has a version counter at offset veroffs */
#define NAND_BBT_VERSION	0x00000100
/* Create a bbt if none axists */
#define NAND_BBT_CREATE		0x00000200
/* Search good / bad pattern through all pages of a block */
#define NAND_BBT_SCANALLPAGES	0x00000400
/* Scan block empty during good / bad block scan */
#define NAND_BBT_SCANEMPTY	0x00000800
/* Write bbt if neccecary */
#define NAND_BBT_WRITE		0x00001000
/* Read and write back block contents when writing bbt */
#define NAND_BBT_SAVECONTENT	0x00002000
/* Search good / bad pattern on the first and the second page */
#define NAND_BBT_SCAN2NDPAGE	0x00004000

/* The maximum number of blocks to scan for a bbt */
#define NAND_BBT_SCAN_MAXBLOCKS	4

541 542 543 544 545 546 547 548
extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
extern int nand_default_bbt(struct mtd_info *mtd);
extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
			   int allowbbt);
extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
			size_t * retlen, uint8_t * buf);
L
Linus Torvalds 已提交
549 550 551 552 553 554 555

/*
* Constants for oob configuration
*/
#define NAND_SMALL_BADBLOCK_POS		5
#define NAND_LARGE_BADBLOCK_POS		0

556 557 558
/**
 * struct platform_nand_chip - chip level device structure
 * @nr_chips:		max. number of chips to scan for
R
Randy Dunlap 已提交
559
 * @chip_offset:	chip number offset
560
 * @nr_partitions:	number of partitions pointed to by partitions (or zero)
561 562 563
 * @partitions:		mtd partition list
 * @chip_delay:		R/B delay value in us
 * @options:		Option flags, e.g. 16bit buswidth
564
 * @ecclayout:		ecc layout info structure
565
 * @part_probe_types:	NULL-terminated array of probe types
566 567 568 569 570 571 572
 * @priv:		hardware controller specific settings
 */
struct platform_nand_chip {
	int			nr_chips;
	int			chip_offset;
	int			nr_partitions;
	struct mtd_partition	*partitions;
573
	struct nand_ecclayout	*ecclayout;
574
	int			chip_delay;
575
	unsigned int		options;
576
	const char		**part_probe_types;
577 578 579 580 581 582 583 584
	void			*priv;
};

/**
 * struct platform_nand_ctrl - controller level device structure
 * @hwcontrol:		platform specific hardware control structure
 * @dev_ready:		platform specific function to read ready/busy pin
 * @select_chip:	platform specific chip select function
585 586
 * @cmd_ctrl:		platform specific function for controlling
 *			ALE/CLE/nCE. Also used to write command and address
R
Randy Dunlap 已提交
587
 * @priv:		private data to transport driver specific settings
588 589 590 591
 *
 * All fields are optional and depend on the hardware driver requirements
 */
struct platform_nand_ctrl {
592 593
	void		(*hwcontrol)(struct mtd_info *mtd, int cmd);
	int		(*dev_ready)(struct mtd_info *mtd);
594
	void		(*select_chip)(struct mtd_info *mtd, int chip);
595 596
	void		(*cmd_ctrl)(struct mtd_info *mtd, int dat,
				    unsigned int ctrl);
597 598 599
	void		*priv;
};

600 601 602 603 604 605 606 607 608 609
/**
 * struct platform_nand_data - container structure for platform-specific data
 * @chip:		chip level chip structure
 * @ctrl:		controller level device structure
 */
struct platform_nand_data {
	struct platform_nand_chip	chip;
	struct platform_nand_ctrl	ctrl;
};

610 611 612 613 614 615 616 617 618
/* Some helpers to access the data structures */
static inline
struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
{
	struct nand_chip *chip = mtd->priv;

	return chip->priv;
}

L
Linus Torvalds 已提交
619
#endif /* __LINUX_MTD_NAND_H */