intel_dp_link_training.c 35.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2008-2015 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

24
#include "intel_display_types.h"
25
#include "intel_dp.h"
26
#include "intel_dp_link_training.h"
27

28

29 30
static void intel_dp_reset_lttpr_common_caps(struct intel_dp *intel_dp)
{
31
	memset(intel_dp->lttpr_common_caps, 0, sizeof(intel_dp->lttpr_common_caps));
32 33
}

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
static void intel_dp_reset_lttpr_count(struct intel_dp *intel_dp)
{
	intel_dp->lttpr_common_caps[DP_PHY_REPEATER_CNT -
				    DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV] = 0;
}

static const char *intel_dp_phy_name(enum drm_dp_phy dp_phy,
				     char *buf, size_t buf_size)
{
	if (dp_phy == DP_PHY_DPRX)
		snprintf(buf, buf_size, "DPRX");
	else
		snprintf(buf, buf_size, "LTTPR %d", dp_phy - DP_PHY_LTTPR1 + 1);

	return buf;
}

static u8 *intel_dp_lttpr_phy_caps(struct intel_dp *intel_dp,
				   enum drm_dp_phy dp_phy)
{
	return intel_dp->lttpr_phy_caps[dp_phy - DP_PHY_LTTPR1];
}

static void intel_dp_read_lttpr_phy_caps(struct intel_dp *intel_dp,
					 enum drm_dp_phy dp_phy)
{
60
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
61 62 63 64 65 66 67
	u8 *phy_caps = intel_dp_lttpr_phy_caps(intel_dp, dp_phy);
	char phy_name[10];

	intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name));

	if (drm_dp_read_lttpr_phy_caps(&intel_dp->aux, dp_phy, phy_caps) < 0) {
		drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
68 69
			    "[ENCODER:%d:%s][%s] failed to read the PHY caps\n",
			    encoder->base.base.id, encoder->base.name, phy_name);
70 71 72 73
		return;
	}

	drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
74 75
		    "[ENCODER:%d:%s][%s] PHY capabilities: %*ph\n",
		    encoder->base.base.id, encoder->base.name, phy_name,
76 77 78 79
		    (int)sizeof(intel_dp->lttpr_phy_caps[0]),
		    phy_caps);
}

80 81
static bool intel_dp_read_lttpr_common_caps(struct intel_dp *intel_dp)
{
82 83
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
84 85 86 87 88 89 90 91

	if (intel_dp_is_edp(intel_dp))
		return false;

	/*
	 * Detecting LTTPRs must be avoided on platforms with an AUX timeout
	 * period < 3.2ms. (see DP Standard v2.0, 2.11.2, 3.6.6.1).
	 */
92
	if (DISPLAY_VER(i915) < 10 || IS_GEMINILAKE(i915))
93 94
		return false;

95
	if (drm_dp_read_lttpr_common_caps(&intel_dp->aux,
96 97
					  intel_dp->lttpr_common_caps) < 0)
		goto reset_caps;
98 99

	drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
100 101
		    "[ENCODER:%d:%s] LTTPR common capabilities: %*ph\n",
		    encoder->base.base.id, encoder->base.name,
102 103 104
		    (int)sizeof(intel_dp->lttpr_common_caps),
		    intel_dp->lttpr_common_caps);

105 106 107 108
	/* The minimum value of LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV is 1.4 */
	if (intel_dp->lttpr_common_caps[0] < 0x14)
		goto reset_caps;

109
	return true;
110 111 112 113

reset_caps:
	intel_dp_reset_lttpr_common_caps(intel_dp);
	return false;
114 115 116 117 118 119 120 121 122 123 124
}

static bool
intel_dp_set_lttpr_transparent_mode(struct intel_dp *intel_dp, bool enable)
{
	u8 val = enable ? DP_PHY_REPEATER_MODE_TRANSPARENT :
			  DP_PHY_REPEATER_MODE_NON_TRANSPARENT;

	return drm_dp_dpcd_write(&intel_dp->aux, DP_PHY_REPEATER_MODE, &val, 1) == 1;
}

125
static int intel_dp_init_lttpr(struct intel_dp *intel_dp)
126
{
127 128
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
129 130 131
	int lttpr_count;
	int i;

132
	if (!intel_dp_read_lttpr_common_caps(intel_dp))
133 134
		return 0;

135 136 137 138 139 140 141 142
	lttpr_count = drm_dp_lttpr_count(intel_dp->lttpr_common_caps);
	/*
	 * Prevent setting LTTPR transparent mode explicitly if no LTTPRs are
	 * detected as this breaks link training at least on the Dell WD19TB
	 * dock.
	 */
	if (lttpr_count == 0)
		return 0;
143 144 145

	/*
	 * See DP Standard v2.0 3.6.6.1. about the explicit disabling of
146 147
	 * non-transparent mode and the disable->enable non-transparent mode
	 * sequence.
148 149 150
	 */
	intel_dp_set_lttpr_transparent_mode(intel_dp, true);

151 152 153 154 155
	/*
	 * In case of unsupported number of LTTPRs or failing to switch to
	 * non-transparent mode fall-back to transparent link training mode,
	 * still taking into account any LTTPR common lane- rate/count limits.
	 */
156
	if (lttpr_count < 0)
157 158 159
		return 0;

	if (!intel_dp_set_lttpr_transparent_mode(intel_dp, false)) {
160 161 162
		drm_dbg_kms(&i915->drm,
			    "[ENCODER:%d:%s] Switching to LTTPR non-transparent LT mode failed, fall-back to transparent mode\n",
			    encoder->base.base.id, encoder->base.name);
163 164 165 166 167 168 169 170 171 172 173

		intel_dp_set_lttpr_transparent_mode(intel_dp, true);
		intel_dp_reset_lttpr_count(intel_dp);

		return 0;
	}

	for (i = 0; i < lttpr_count; i++)
		intel_dp_read_lttpr_phy_caps(intel_dp, DP_PHY_LTTPR(i));

	return lttpr_count;
174
}
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205

/**
 * intel_dp_init_lttpr_and_dprx_caps - detect LTTPR and DPRX caps, init the LTTPR link training mode
 * @intel_dp: Intel DP struct
 *
 * Read the LTTPR common and DPRX capabilities and switch to non-transparent
 * link training mode if any is detected and read the PHY capabilities for all
 * detected LTTPRs. In case of an LTTPR detection error or if the number of
 * LTTPRs is more than is supported (8), fall back to the no-LTTPR,
 * transparent mode link training mode.
 *
 * Returns:
 *   >0  if LTTPRs were detected and the non-transparent LT mode was set. The
 *       DPRX capabilities are read out.
 *    0  if no LTTPRs or more than 8 LTTPRs were detected or in case of a
 *       detection failure and the transparent LT mode was set. The DPRX
 *       capabilities are read out.
 *   <0  Reading out the DPRX capabilities failed.
 */
int intel_dp_init_lttpr_and_dprx_caps(struct intel_dp *intel_dp)
{
	int lttpr_count = intel_dp_init_lttpr(intel_dp);

	/* The DPTX shall read the DPRX caps after LTTPR detection. */
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd)) {
		intel_dp_reset_lttpr_common_caps(intel_dp);
		return -EIO;
	}

	return lttpr_count;
}
206

207
static u8 dp_voltage_max(u8 preemph)
208
{
209 210 211 212 213 214 215 216
	switch (preemph & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_1;
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
217
	default:
218
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
219 220 221
	}
}

222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
static u8 intel_dp_lttpr_voltage_max(struct intel_dp *intel_dp,
				     enum drm_dp_phy dp_phy)
{
	const u8 *phy_caps = intel_dp_lttpr_phy_caps(intel_dp, dp_phy);

	if (drm_dp_lttpr_voltage_swing_level_3_supported(phy_caps))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
}

static u8 intel_dp_lttpr_preemph_max(struct intel_dp *intel_dp,
				     enum drm_dp_phy dp_phy)
{
	const u8 *phy_caps = intel_dp_lttpr_phy_caps(intel_dp, dp_phy);

	if (drm_dp_lttpr_pre_emphasis_level_3_supported(phy_caps))
		return DP_TRAIN_PRE_EMPH_LEVEL_3;
	else
		return DP_TRAIN_PRE_EMPH_LEVEL_2;
}

static bool
intel_dp_phy_is_downstream_of_source(struct intel_dp *intel_dp,
				     enum drm_dp_phy dp_phy)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
249
	int lttpr_count = drm_dp_lttpr_count(intel_dp->lttpr_common_caps);
250

251
	drm_WARN_ON_ONCE(&i915->drm, lttpr_count <= 0 && dp_phy != DP_PHY_DPRX);
252

253
	return lttpr_count <= 0 || dp_phy == DP_PHY_LTTPR(lttpr_count - 1);
254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
}

static u8 intel_dp_phy_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state,
				   enum drm_dp_phy dp_phy)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 voltage_max;

	/*
	 * Get voltage_max from the DPTX_PHY (source or LTTPR) upstream from
	 * the DPRX_PHY we train.
	 */
	if (intel_dp_phy_is_downstream_of_source(intel_dp, dp_phy))
		voltage_max = intel_dp->voltage_max(intel_dp, crtc_state);
	else
		voltage_max = intel_dp_lttpr_voltage_max(intel_dp, dp_phy + 1);

	drm_WARN_ON_ONCE(&i915->drm,
			 voltage_max != DP_TRAIN_VOLTAGE_SWING_LEVEL_2 &&
			 voltage_max != DP_TRAIN_VOLTAGE_SWING_LEVEL_3);

	return voltage_max;
}

static u8 intel_dp_phy_preemph_max(struct intel_dp *intel_dp,
				   enum drm_dp_phy dp_phy)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 preemph_max;

	/*
	 * Get preemph_max from the DPTX_PHY (source or LTTPR) upstream from
	 * the DPRX_PHY we train.
	 */
	if (intel_dp_phy_is_downstream_of_source(intel_dp, dp_phy))
		preemph_max = intel_dp->preemph_max(intel_dp);
	else
		preemph_max = intel_dp_lttpr_preemph_max(intel_dp, dp_phy + 1);

	drm_WARN_ON_ONCE(&i915->drm,
			 preemph_max != DP_TRAIN_PRE_EMPH_LEVEL_2 &&
			 preemph_max != DP_TRAIN_PRE_EMPH_LEVEL_3);

	return preemph_max;
}

301 302 303
static bool has_per_lane_signal_levels(struct intel_dp *intel_dp,
				       enum drm_dp_phy dp_phy)
{
304
	return !intel_dp_phy_is_downstream_of_source(intel_dp, dp_phy);
305 306
}

307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
/* 128b/132b */
static u8 intel_dp_get_lane_adjust_tx_ffe_preset(struct intel_dp *intel_dp,
						 const struct intel_crtc_state *crtc_state,
						 enum drm_dp_phy dp_phy,
						 const u8 link_status[DP_LINK_STATUS_SIZE],
						 int lane)
{
	u8 tx_ffe = 0;

	if (has_per_lane_signal_levels(intel_dp, dp_phy)) {
		lane = min(lane, crtc_state->lane_count - 1);
		tx_ffe = drm_dp_get_adjust_tx_ffe_preset(link_status, lane);
	} else {
		for (lane = 0; lane < crtc_state->lane_count; lane++)
			tx_ffe = max(tx_ffe, drm_dp_get_adjust_tx_ffe_preset(link_status, lane));
	}

	return tx_ffe;
}

/* 8b/10b */
static u8 intel_dp_get_lane_adjust_vswing_preemph(struct intel_dp *intel_dp,
						  const struct intel_crtc_state *crtc_state,
						  enum drm_dp_phy dp_phy,
						  const u8 link_status[DP_LINK_STATUS_SIZE],
						  int lane)
333
{
334 335 336 337
	u8 v = 0;
	u8 p = 0;
	u8 voltage_max;
	u8 preemph_max;
338

339 340 341 342 343 344 345 346 347 348
	if (has_per_lane_signal_levels(intel_dp, dp_phy)) {
		lane = min(lane, crtc_state->lane_count - 1);

		v = drm_dp_get_adjust_request_voltage(link_status, lane);
		p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
	} else {
		for (lane = 0; lane < crtc_state->lane_count; lane++) {
			v = max(v, drm_dp_get_adjust_request_voltage(link_status, lane));
			p = max(p, drm_dp_get_adjust_request_pre_emphasis(link_status, lane));
		}
349 350
	}

351
	preemph_max = intel_dp_phy_preemph_max(intel_dp, dp_phy);
352 353 354
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

355 356
	v = min(v, dp_voltage_max(p));

357
	voltage_max = intel_dp_phy_voltage_max(intel_dp, crtc_state, dp_phy);
358 359 360
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;

361 362 363
	return v | p;
}

364 365 366 367 368 369 370 371 372 373 374 375 376 377
static u8 intel_dp_get_lane_adjust_train(struct intel_dp *intel_dp,
					 const struct intel_crtc_state *crtc_state,
					 enum drm_dp_phy dp_phy,
					 const u8 link_status[DP_LINK_STATUS_SIZE],
					 int lane)
{
	if (intel_dp_is_uhbr(crtc_state))
		return intel_dp_get_lane_adjust_tx_ffe_preset(intel_dp, crtc_state,
							      dp_phy, link_status, lane);
	else
		return intel_dp_get_lane_adjust_vswing_preemph(intel_dp, crtc_state,
							       dp_phy, link_status, lane);
}

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
#define TRAIN_REQ_FMT "%d/%d/%d/%d"
#define _TRAIN_REQ_VSWING_ARGS(link_status, lane) \
	(drm_dp_get_adjust_request_voltage((link_status), (lane)) >> DP_TRAIN_VOLTAGE_SWING_SHIFT)
#define TRAIN_REQ_VSWING_ARGS(link_status) \
	_TRAIN_REQ_VSWING_ARGS(link_status, 0), \
	_TRAIN_REQ_VSWING_ARGS(link_status, 1), \
	_TRAIN_REQ_VSWING_ARGS(link_status, 2), \
	_TRAIN_REQ_VSWING_ARGS(link_status, 3)
#define _TRAIN_REQ_PREEMPH_ARGS(link_status, lane) \
	(drm_dp_get_adjust_request_pre_emphasis((link_status), (lane)) >> DP_TRAIN_PRE_EMPHASIS_SHIFT)
#define TRAIN_REQ_PREEMPH_ARGS(link_status) \
	_TRAIN_REQ_PREEMPH_ARGS(link_status, 0), \
	_TRAIN_REQ_PREEMPH_ARGS(link_status, 1), \
	_TRAIN_REQ_PREEMPH_ARGS(link_status, 2), \
	_TRAIN_REQ_PREEMPH_ARGS(link_status, 3)
393 394 395 396 397 398 399
#define _TRAIN_REQ_TX_FFE_ARGS(link_status, lane) \
	drm_dp_get_adjust_tx_ffe_preset((link_status), (lane))
#define TRAIN_REQ_TX_FFE_ARGS(link_status) \
	_TRAIN_REQ_TX_FFE_ARGS(link_status, 0), \
	_TRAIN_REQ_TX_FFE_ARGS(link_status, 1), \
	_TRAIN_REQ_TX_FFE_ARGS(link_status, 2), \
	_TRAIN_REQ_TX_FFE_ARGS(link_status, 3)
400

401 402 403 404 405 406
void
intel_dp_get_adjust_train(struct intel_dp *intel_dp,
			  const struct intel_crtc_state *crtc_state,
			  enum drm_dp_phy dp_phy,
			  const u8 link_status[DP_LINK_STATUS_SIZE])
{
407
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
408
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
409
	char phy_name[10];
410 411
	int lane;

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
	if (intel_dp_is_uhbr(crtc_state)) {
		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s][%s] 128b/132b, lanes: %d, "
			    "TX FFE request: " TRAIN_REQ_FMT "\n",
			    encoder->base.base.id, encoder->base.name,
			    intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name)),
			    crtc_state->lane_count,
			    TRAIN_REQ_TX_FFE_ARGS(link_status));
	} else {
		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s][%s] 8b/10b, lanes: %d, "
			    "vswing request: " TRAIN_REQ_FMT ", "
			    "pre-emphasis request: " TRAIN_REQ_FMT "\n",
			    encoder->base.base.id, encoder->base.name,
			    intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name)),
			    crtc_state->lane_count,
			    TRAIN_REQ_VSWING_ARGS(link_status),
			    TRAIN_REQ_PREEMPH_ARGS(link_status));
	}
429

430
	for (lane = 0; lane < 4; lane++)
431 432 433
		intel_dp->train_set[lane] =
			intel_dp_get_lane_adjust_train(intel_dp, crtc_state,
						       dp_phy, link_status, lane);
434 435
}

436 437 438 439 440 441 442 443
static int intel_dp_training_pattern_set_reg(struct intel_dp *intel_dp,
					     enum drm_dp_phy dp_phy)
{
	return dp_phy == DP_PHY_DPRX ?
		DP_TRAINING_PATTERN_SET :
		DP_TRAINING_PATTERN_SET_PHY_REPEATER(dp_phy);
}

444 445
static bool
intel_dp_set_link_train(struct intel_dp *intel_dp,
446
			const struct intel_crtc_state *crtc_state,
447
			enum drm_dp_phy dp_phy,
448
			u8 dp_train_pat)
449
{
450
	int reg = intel_dp_training_pattern_set_reg(intel_dp, dp_phy);
451
	u8 buf[sizeof(intel_dp->train_set) + 1];
452
	int len;
453

454
	intel_dp_program_link_training_pattern(intel_dp, crtc_state,
455
					       dp_phy, dp_train_pat);
456 457

	buf[0] = dp_train_pat;
458 459 460
	/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
	memcpy(buf + 1, intel_dp->train_set, crtc_state->lane_count);
	len = crtc_state->lane_count + 1;
461

462
	return drm_dp_dpcd_write(&intel_dp->aux, reg, buf, len) == len;
463 464
}

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static char dp_training_pattern_name(u8 train_pat)
{
	switch (train_pat) {
	case DP_TRAINING_PATTERN_1:
	case DP_TRAINING_PATTERN_2:
	case DP_TRAINING_PATTERN_3:
		return '0' + train_pat;
	case DP_TRAINING_PATTERN_4:
		return '4';
	default:
		MISSING_CASE(train_pat);
		return '?';
	}
}

void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       const struct intel_crtc_state *crtc_state,
483
				       enum drm_dp_phy dp_phy,
484 485 486
				       u8 dp_train_pat)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
487
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
488
	u8 train_pat = intel_dp_training_pattern_symbol(dp_train_pat);
489
	char phy_name[10];
490 491

	if (train_pat != DP_TRAINING_PATTERN_DISABLE)
492 493
		drm_dbg_kms(&i915->drm,
			    "[ENCODER:%d:%s][%s] Using DP training pattern TPS%c\n",
494
			    encoder->base.base.id, encoder->base.name,
495 496
			    intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name)),
			    dp_training_pattern_name(train_pat));
497 498 499 500

	intel_dp->set_link_train(intel_dp, crtc_state, dp_train_pat);
}

501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
#define TRAIN_SET_FMT "%d%s/%d%s/%d%s/%d%s"
#define _TRAIN_SET_VSWING_ARGS(train_set) \
	((train_set) & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT, \
	(train_set) & DP_TRAIN_MAX_SWING_REACHED ? "(max)" : ""
#define TRAIN_SET_VSWING_ARGS(train_set) \
	_TRAIN_SET_VSWING_ARGS((train_set)[0]), \
	_TRAIN_SET_VSWING_ARGS((train_set)[1]), \
	_TRAIN_SET_VSWING_ARGS((train_set)[2]), \
	_TRAIN_SET_VSWING_ARGS((train_set)[3])
#define _TRAIN_SET_PREEMPH_ARGS(train_set) \
	((train_set) & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT, \
	(train_set) & DP_TRAIN_MAX_PRE_EMPHASIS_REACHED ? "(max)" : ""
#define TRAIN_SET_PREEMPH_ARGS(train_set) \
	_TRAIN_SET_PREEMPH_ARGS((train_set)[0]), \
	_TRAIN_SET_PREEMPH_ARGS((train_set)[1]), \
	_TRAIN_SET_PREEMPH_ARGS((train_set)[2]), \
	_TRAIN_SET_PREEMPH_ARGS((train_set)[3])
518 519 520 521 522 523 524
#define _TRAIN_SET_TX_FFE_ARGS(train_set) \
	((train_set) & DP_TX_FFE_PRESET_VALUE_MASK), ""
#define TRAIN_SET_TX_FFE_ARGS(train_set) \
	_TRAIN_SET_TX_FFE_ARGS((train_set)[0]), \
	_TRAIN_SET_TX_FFE_ARGS((train_set)[1]), \
	_TRAIN_SET_TX_FFE_ARGS((train_set)[2]), \
	_TRAIN_SET_TX_FFE_ARGS((train_set)[3])
525

526
void intel_dp_set_signal_levels(struct intel_dp *intel_dp,
527 528
				const struct intel_crtc_state *crtc_state,
				enum drm_dp_phy dp_phy)
529
{
530
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
531
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
532
	char phy_name[10];
533

534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
	if (intel_dp_is_uhbr(crtc_state)) {
		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s][%s] 128b/132b, lanes: %d, "
			    "TX FFE presets: " TRAIN_SET_FMT "\n",
			    encoder->base.base.id, encoder->base.name,
			    intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name)),
			    crtc_state->lane_count,
			    TRAIN_SET_TX_FFE_ARGS(intel_dp->train_set));
	} else {
		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s][%s] 8b/10b, lanes: %d, "
			    "vswing levels: " TRAIN_SET_FMT ", "
			    "pre-emphasis levels: " TRAIN_SET_FMT "\n",
			    encoder->base.base.id, encoder->base.name,
			    intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name)),
			    crtc_state->lane_count,
			    TRAIN_SET_VSWING_ARGS(intel_dp->train_set),
			    TRAIN_SET_PREEMPH_ARGS(intel_dp->train_set));
	}
551

552
	if (intel_dp_phy_is_downstream_of_source(intel_dp, dp_phy))
553
		encoder->set_signal_levels(encoder, crtc_state);
554 555
}

556 557
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp,
558
			  const struct intel_crtc_state *crtc_state,
559
			  enum drm_dp_phy dp_phy,
560
			  u8 dp_train_pat)
561
{
562
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
563
	intel_dp_set_signal_levels(intel_dp, crtc_state, dp_phy);
564
	return intel_dp_set_link_train(intel_dp, crtc_state, dp_phy, dp_train_pat);
565 566 567
}

static bool
568
intel_dp_update_link_train(struct intel_dp *intel_dp,
569 570
			   const struct intel_crtc_state *crtc_state,
			   enum drm_dp_phy dp_phy)
571
{
572 573 574
	int reg = dp_phy == DP_PHY_DPRX ?
			    DP_TRAINING_LANE0_SET :
			    DP_TRAINING_LANE0_SET_PHY_REPEATER(dp_phy);
575 576
	int ret;

577
	intel_dp_set_signal_levels(intel_dp, crtc_state, dp_phy);
578

579
	ret = drm_dp_dpcd_write(&intel_dp->aux, reg,
580
				intel_dp->train_set, crtc_state->lane_count);
581

582
	return ret == crtc_state->lane_count;
583 584
}

585 586 587 588 589 590 591
/* 128b/132b */
static bool intel_dp_lane_max_tx_ffe_reached(u8 train_set_lane)
{
	return (train_set_lane & DP_TX_FFE_PRESET_VALUE_MASK) ==
		DP_TX_FFE_PRESET_VALUE_MASK;
}

592
/*
593 594
 * 8b/10b
 *
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
 * FIXME: The DP spec is very confusing here, also the Link CTS spec seems to
 * have self contradicting tests around this area.
 *
 * In lieu of better ideas let's just stop when we've reached the max supported
 * vswing with its max pre-emphasis, which is either 2+1 or 3+0 depending on
 * whether vswing level 3 is supported or not.
 */
static bool intel_dp_lane_max_vswing_reached(u8 train_set_lane)
{
	u8 v = (train_set_lane & DP_TRAIN_VOLTAGE_SWING_MASK) >>
		DP_TRAIN_VOLTAGE_SWING_SHIFT;
	u8 p = (train_set_lane & DP_TRAIN_PRE_EMPHASIS_MASK) >>
		DP_TRAIN_PRE_EMPHASIS_SHIFT;

	if ((train_set_lane & DP_TRAIN_MAX_SWING_REACHED) == 0)
		return false;

	if (v + p != 3)
		return false;

	return true;
}

618 619
static bool intel_dp_link_max_vswing_reached(struct intel_dp *intel_dp,
					     const struct intel_crtc_state *crtc_state)
620 621 622
{
	int lane;

623
	for (lane = 0; lane < crtc_state->lane_count; lane++) {
624 625 626 627 628 629 630 631 632
		u8 train_set_lane = intel_dp->train_set[lane];

		if (intel_dp_is_uhbr(crtc_state)) {
			if (!intel_dp_lane_max_tx_ffe_reached(train_set_lane))
				return false;
		} else {
			if (!intel_dp_lane_max_vswing_reached(train_set_lane))
				return false;
		}
633 634
	}

635 636 637
	return true;
}

638 639 640 641
/*
 * Prepare link training by configuring the link parameters. On DDI platforms
 * also enable the port here.
 */
642
static bool
643 644
intel_dp_prepare_link_train(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
645
{
646 647
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
648 649
	u8 link_config[2];
	u8 link_bw, rate_select;
650

651
	if (intel_dp->prepare_link_retrain)
652
		intel_dp->prepare_link_retrain(intel_dp, crtc_state);
653

654
	intel_dp_compute_rate(intel_dp, crtc_state->port_clock,
655 656
			      &link_bw, &rate_select);

657
	if (link_bw)
658
		drm_dbg_kms(&i915->drm,
659 660
			    "[ENCODER:%d:%s] Using LINK_BW_SET value %02x\n",
			    encoder->base.base.id, encoder->base.name, link_bw);
661
	else
662
		drm_dbg_kms(&i915->drm,
663 664
			    "[ENCODER:%d:%s] Using LINK_RATE_SET value %02x\n",
			    encoder->base.base.id, encoder->base.name, rate_select);
665

666 667
	/* Write the link configuration data */
	link_config[0] = link_bw;
668
	link_config[1] = crtc_state->lane_count;
669 670 671
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
672

673 674
	/* eDP 1.4 rate select method. */
	if (!link_bw)
675 676 677
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				  &rate_select, 1);

678
	link_config[0] = crtc_state->vrr.enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0;
679 680
	link_config[1] = intel_dp_is_uhbr(crtc_state) ?
		DP_SET_ANSI_128B132B : DP_SET_ANSI_8B10B;
681 682
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);

683 684 685
	return true;
}

686
static bool intel_dp_adjust_request_changed(const struct intel_crtc_state *crtc_state,
687 688 689 690 691
					    const u8 old_link_status[DP_LINK_STATUS_SIZE],
					    const u8 new_link_status[DP_LINK_STATUS_SIZE])
{
	int lane;

692 693 694 695 696 697 698 699 700 701 702 703
	for (lane = 0; lane < crtc_state->lane_count; lane++) {
		u8 old, new;

		if (intel_dp_is_uhbr(crtc_state)) {
			old = drm_dp_get_adjust_tx_ffe_preset(old_link_status, lane);
			new = drm_dp_get_adjust_tx_ffe_preset(new_link_status, lane);
		} else {
			old = drm_dp_get_adjust_request_voltage(old_link_status, lane) |
				drm_dp_get_adjust_request_pre_emphasis(old_link_status, lane);
			new = drm_dp_get_adjust_request_voltage(new_link_status, lane) |
				drm_dp_get_adjust_request_pre_emphasis(new_link_status, lane);
		}
704 705 706 707 708 709 710 711

		if (old != new)
			return true;
	}

	return false;
}

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
static void
intel_dp_dump_link_status(struct intel_dp *intel_dp, enum drm_dp_phy dp_phy,
			  const u8 link_status[DP_LINK_STATUS_SIZE])
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	char phy_name[10];

	drm_dbg_kms(&i915->drm,
		    "[ENCODER:%d:%s][%s] ln0_1:0x%x ln2_3:0x%x align:0x%x sink:0x%x adj_req0_1:0x%x adj_req2_3:0x%x\n",
		    encoder->base.base.id, encoder->base.name,
		    intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name)),
		    link_status[0], link_status[1], link_status[2],
		    link_status[3], link_status[4], link_status[5]);
}

728 729 730 731
/*
 * Perform the link training clock recovery phase on the given DP PHY using
 * training pattern 1.
 */
732 733
static bool
intel_dp_link_training_clock_recovery(struct intel_dp *intel_dp,
734 735
				      const struct intel_crtc_state *crtc_state,
				      enum drm_dp_phy dp_phy)
736
{
737 738
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
739
	u8 old_link_status[DP_LINK_STATUS_SIZE] = {};
740
	int voltage_tries, cr_tries, max_cr_tries;
741
	u8 link_status[DP_LINK_STATUS_SIZE];
742
	bool max_vswing_reached = false;
743
	char phy_name[10];
744 745 746 747 748
	int delay_us;

	delay_us = drm_dp_read_clock_recovery_delay(&intel_dp->aux,
						    intel_dp->dpcd, dp_phy,
						    intel_dp_is_uhbr(crtc_state));
749 750

	intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name));
751

752
	/* clock recovery */
753
	if (!intel_dp_reset_link_train(intel_dp, crtc_state, dp_phy,
754 755
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
756 757
		drm_err(&i915->drm, "[ENCODER:%d:%s][%s] Failed to enable link training\n",
			encoder->base.base.id, encoder->base.name, phy_name);
758
		return false;
759 760
	}

761
	/*
762 763 764 765 766 767
	 * The DP 1.4 spec defines the max clock recovery retries value
	 * as 10 but for pre-DP 1.4 devices we set a very tolerant
	 * retry limit of 80 (4 voltage levels x 4 preemphasis levels x
	 * x 5 identical voltage retries). Since the previous specs didn't
	 * define a limit and created the possibility of an infinite loop
	 * we want to prevent any sync from triggering that corner case.
768 769 770 771 772 773
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= DP_DPCD_REV_14)
		max_cr_tries = 10;
	else
		max_cr_tries = 80;

774
	voltage_tries = 1;
775
	for (cr_tries = 0; cr_tries < max_cr_tries; ++cr_tries) {
776
		usleep_range(delay_us, 2 * delay_us);
777

778 779
		if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, dp_phy,
						     link_status) < 0) {
780 781
			drm_err(&i915->drm, "[ENCODER:%d:%s][%s] Failed to get link status\n",
				encoder->base.base.id, encoder->base.name, phy_name);
782
			return false;
783 784
		}

785
		if (drm_dp_clock_recovery_ok(link_status, crtc_state->lane_count)) {
786 787 788
			drm_dbg_kms(&i915->drm,
				    "[ENCODER:%d:%s][%s] Clock recovery OK\n",
				    encoder->base.base.id, encoder->base.name, phy_name);
789
			return true;
790 791
		}

792
		if (voltage_tries == 5) {
793
			intel_dp_dump_link_status(intel_dp, dp_phy, link_status);
794
			drm_dbg_kms(&i915->drm,
795 796
				    "[ENCODER:%d:%s][%s] Same voltage tried 5 times\n",
				    encoder->base.base.id, encoder->base.name, phy_name);
797 798 799
			return false;
		}

800
		if (max_vswing_reached) {
801
			intel_dp_dump_link_status(intel_dp, dp_phy, link_status);
802 803 804
			drm_dbg_kms(&i915->drm,
				    "[ENCODER:%d:%s][%s] Max Voltage Swing reached\n",
				    encoder->base.base.id, encoder->base.name, phy_name);
805
			return false;
806 807 808
		}

		/* Update training set as requested by target */
809 810 811
		intel_dp_get_adjust_train(intel_dp, crtc_state, dp_phy,
					  link_status);
		if (!intel_dp_update_link_train(intel_dp, crtc_state, dp_phy)) {
812
			drm_err(&i915->drm,
813 814
				"[ENCODER:%d:%s][%s] Failed to update link training\n",
				encoder->base.base.id, encoder->base.name, phy_name);
815
			return false;
816
		}
817

818
		if (!intel_dp_adjust_request_changed(crtc_state, old_link_status, link_status))
819 820 821 822
			++voltage_tries;
		else
			voltage_tries = 1;

823 824
		memcpy(old_link_status, link_status, sizeof(link_status));

825
		if (intel_dp_link_max_vswing_reached(intel_dp, crtc_state))
826
			max_vswing_reached = true;
827
	}
828

829
	intel_dp_dump_link_status(intel_dp, dp_phy, link_status);
830
	drm_err(&i915->drm,
831 832 833
		"[ENCODER:%d:%s][%s] Failed clock recovery %d times, giving up!\n",
		encoder->base.base.id, encoder->base.name, phy_name, max_cr_tries);

834
	return false;
835 836
}

837
/*
838 839 840
 * Pick Training Pattern Sequence (TPS) for channel equalization. 128b/132b TPS2
 * for UHBR+, TPS4 for HBR3 or for 1.4 devices that support it, TPS3 for HBR2 or
 * 1.2 devices that support it, TPS2 otherwise.
841
 */
842
static u32 intel_dp_training_pattern(struct intel_dp *intel_dp,
843 844
				     const struct intel_crtc_state *crtc_state,
				     enum drm_dp_phy dp_phy)
845
{
846
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
847
	bool source_tps3, sink_tps3, source_tps4, sink_tps4;
848

849 850 851 852
	/* UHBR+ use separate 128b/132b TPS2 */
	if (intel_dp_is_uhbr(crtc_state))
		return DP_TRAINING_PATTERN_2;

853
	/*
854 855 856
	 * TPS4 support is mandatory for all downstream devices that
	 * support HBR3. There are no known eDP panels that support
	 * TPS4 as of Feb 2018 as per VESA eDP_v1.4b_E1 specification.
857
	 * LTTPRs must support TPS4.
858
	 */
859
	source_tps4 = intel_dp_source_supports_tps4(i915);
860 861
	sink_tps4 = dp_phy != DP_PHY_DPRX ||
		    drm_dp_tps4_supported(intel_dp->dpcd);
862 863
	if (source_tps4 && sink_tps4) {
		return DP_TRAINING_PATTERN_4;
864
	} else if (crtc_state->port_clock == 810000) {
865
		if (!source_tps4)
866 867
			drm_dbg_kms(&i915->drm,
				    "8.1 Gbps link rate without source TPS4 support\n");
868
		if (!sink_tps4)
869
			drm_dbg_kms(&i915->drm,
870
				    "8.1 Gbps link rate without sink TPS4 support\n");
871
	}
872

873
	/*
874 875
	 * TPS3 support is mandatory for downstream devices that
	 * support HBR2. However, not all sinks follow the spec.
876
	 */
877
	source_tps3 = intel_dp_source_supports_tps3(i915);
878 879
	sink_tps3 = dp_phy != DP_PHY_DPRX ||
		    drm_dp_tps3_supported(intel_dp->dpcd);
880
	if (source_tps3 && sink_tps3) {
881
		return  DP_TRAINING_PATTERN_3;
882
	} else if (crtc_state->port_clock >= 540000) {
883
		if (!source_tps3)
884 885
			drm_dbg_kms(&i915->drm,
				    ">=5.4/6.48 Gbps link rate without source TPS3 support\n");
886
		if (!sink_tps3)
887
			drm_dbg_kms(&i915->drm,
888
				    ">=5.4/6.48 Gbps link rate without sink TPS3 support\n");
889
	}
890

891
	return DP_TRAINING_PATTERN_2;
892 893
}

894
/*
895 896 897
 * Perform the link training channel equalization phase on the given DP PHY
 * using one of training pattern 2, 3 or 4 depending on the source and
 * sink capabilities.
898
 */
899
static bool
900
intel_dp_link_training_channel_equalization(struct intel_dp *intel_dp,
901 902
					    const struct intel_crtc_state *crtc_state,
					    enum drm_dp_phy dp_phy)
903
{
904 905
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
906
	int tries;
907
	u32 training_pattern;
908
	u8 link_status[DP_LINK_STATUS_SIZE];
909
	bool channel_eq = false;
910
	char phy_name[10];
911 912 913 914 915
	int delay_us;

	delay_us = drm_dp_read_channel_eq_delay(&intel_dp->aux,
						intel_dp->dpcd, dp_phy,
						intel_dp_is_uhbr(crtc_state));
916 917

	intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name));
918

919
	training_pattern = intel_dp_training_pattern(intel_dp, crtc_state, dp_phy);
920 921 922
	/* Scrambling is disabled for TPS2/3 and enabled for TPS4 */
	if (training_pattern != DP_TRAINING_PATTERN_4)
		training_pattern |= DP_LINK_SCRAMBLING_DISABLE;
923

924
	/* channel equalization */
925
	if (!intel_dp_set_link_train(intel_dp, crtc_state, dp_phy,
926
				     training_pattern)) {
927 928 929 930
		drm_err(&i915->drm,
			"[ENCODER:%d:%s][%s] Failed to start channel equalization\n",
			encoder->base.base.id, encoder->base.name,
			phy_name);
931
		return false;
932 933
	}

934
	for (tries = 0; tries < 5; tries++) {
935 936
		usleep_range(delay_us, 2 * delay_us);

937 938
		if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, dp_phy,
						     link_status) < 0) {
939
			drm_err(&i915->drm,
940 941
				"[ENCODER:%d:%s][%s] Failed to get link status\n",
				encoder->base.base.id, encoder->base.name, phy_name);
942 943 944 945 946
			break;
		}

		/* Make sure clock is still ok */
		if (!drm_dp_clock_recovery_ok(link_status,
947
					      crtc_state->lane_count)) {
948
			intel_dp_dump_link_status(intel_dp, dp_phy, link_status);
949
			drm_dbg_kms(&i915->drm,
950 951 952
				    "[ENCODER:%d:%s][%s] Clock recovery check failed, cannot "
				    "continue channel equalization\n",
				    encoder->base.base.id, encoder->base.name, phy_name);
953
			break;
954 955 956
		}

		if (drm_dp_channel_eq_ok(link_status,
957
					 crtc_state->lane_count)) {
958
			channel_eq = true;
959 960 961
			drm_dbg_kms(&i915->drm,
				    "[ENCODER:%d:%s][%s] Channel EQ done. DP Training successful\n",
				    encoder->base.base.id, encoder->base.name, phy_name);
962 963 964 965
			break;
		}

		/* Update training set as requested by target */
966 967 968
		intel_dp_get_adjust_train(intel_dp, crtc_state, dp_phy,
					  link_status);
		if (!intel_dp_update_link_train(intel_dp, crtc_state, dp_phy)) {
969
			drm_err(&i915->drm,
970 971
				"[ENCODER:%d:%s][%s] Failed to update link training\n",
				encoder->base.base.id, encoder->base.name, phy_name);
972 973
			break;
		}
974 975 976 977
	}

	/* Try 5 times, else fail and try at lower BW */
	if (tries == 5) {
978
		intel_dp_dump_link_status(intel_dp, dp_phy, link_status);
979
		drm_dbg_kms(&i915->drm,
980 981
			    "[ENCODER:%d:%s][%s] Channel equalization failed 5 times\n",
			    encoder->base.base.id, encoder->base.name, phy_name);
982 983
	}

984
	return channel_eq;
985 986
}

987 988
static bool intel_dp_disable_dpcd_training_pattern(struct intel_dp *intel_dp,
						   enum drm_dp_phy dp_phy)
989
{
990
	int reg = intel_dp_training_pattern_set_reg(intel_dp, dp_phy);
991 992
	u8 val = DP_TRAINING_PATTERN_DISABLE;

993
	return drm_dp_dpcd_write(&intel_dp->aux, reg, &val, 1) == 1;
994 995
}

996 997 998 999 1000
/**
 * intel_dp_stop_link_train - stop link training
 * @intel_dp: DP struct
 * @crtc_state: state for CRTC attached to the encoder
 *
1001 1002 1003
 * Stop the link training of the @intel_dp port, disabling the training
 * pattern in the sink's DPCD, and disabling the test pattern symbol
 * generation on the port.
1004 1005 1006 1007 1008 1009 1010 1011
 *
 * What symbols are output on the port after this point is
 * platform specific: On DDI/VLV/CHV platforms it will be the idle pattern
 * with the pipe being disabled, on older platforms it's HW specific if/how an
 * idle pattern is generated, as the pipe is already enabled here for those.
 *
 * This function must be called after intel_dp_start_link_train().
 */
1012 1013
void intel_dp_stop_link_train(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
1014
{
1015 1016
	intel_dp->link_trained = true;

1017
	intel_dp_disable_dpcd_training_pattern(intel_dp, DP_PHY_DPRX);
1018
	intel_dp_program_link_training_pattern(intel_dp, crtc_state, DP_PHY_DPRX,
1019
					       DP_TRAINING_PATTERN_DISABLE);
1020 1021
}

1022
static bool
1023 1024 1025
intel_dp_link_train_phy(struct intel_dp *intel_dp,
			const struct intel_crtc_state *crtc_state,
			enum drm_dp_phy dp_phy)
1026
{
1027 1028
	struct intel_connector *connector = intel_dp->attached_connector;
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1029
	char phy_name[10];
1030 1031
	bool ret = false;

1032
	if (!intel_dp_link_training_clock_recovery(intel_dp, crtc_state, dp_phy))
1033 1034
		goto out;

1035
	if (!intel_dp_link_training_channel_equalization(intel_dp, crtc_state, dp_phy))
1036
		goto out;
1037

1038
	ret = true;
1039

1040
out:
1041
	drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
1042 1043 1044 1045
		    "[CONNECTOR:%d:%s][ENCODER:%d:%s][%s] Link Training %s at link rate = %d, lane count = %d\n",
		    connector->base.base.id, connector->base.name,
		    encoder->base.base.id, encoder->base.name,
		    intel_dp_phy_name(dp_phy, phy_name, sizeof(phy_name)),
1046
		    ret ? "passed" : "failed",
1047
		    crtc_state->port_clock, crtc_state->lane_count);
1048

1049 1050 1051 1052 1053 1054 1055
	return ret;
}

static void intel_dp_schedule_fallback_link_training(struct intel_dp *intel_dp,
						     const struct intel_crtc_state *crtc_state)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1056
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1057

1058 1059
	if (intel_dp->hobl_active) {
		drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
1060 1061 1062
			    "[ENCODER:%d:%s] Link Training failed with HOBL active, "
			    "not enabling it from now on",
			    encoder->base.base.id, encoder->base.name);
1063 1064
		intel_dp->hobl_failed = true;
	} else if (intel_dp_get_link_train_fallback_values(intel_dp,
1065 1066
							   crtc_state->port_clock,
							   crtc_state->lane_count)) {
1067 1068 1069 1070 1071
		return;
	}

	/* Schedule a Hotplug Uevent to userspace to start modeset */
	schedule_work(&intel_connector->modeset_retry_work);
1072
}
1073

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
/* Perform the link training on all LTTPRs and the DPRX on a link. */
static bool
intel_dp_link_train_all_phys(struct intel_dp *intel_dp,
			     const struct intel_crtc_state *crtc_state,
			     int lttpr_count)
{
	bool ret = true;
	int i;

	intel_dp_prepare_link_train(intel_dp, crtc_state);

	for (i = lttpr_count - 1; i >= 0; i--) {
		enum drm_dp_phy dp_phy = DP_PHY_LTTPR(i);

		ret = intel_dp_link_train_phy(intel_dp, crtc_state, dp_phy);
		intel_dp_disable_dpcd_training_pattern(intel_dp, dp_phy);

		if (!ret)
			break;
	}

	if (ret)
1096
		ret = intel_dp_link_train_phy(intel_dp, crtc_state, DP_PHY_DPRX);
1097 1098 1099 1100 1101 1102 1103

	if (intel_dp->set_idle_link_train)
		intel_dp->set_idle_link_train(intel_dp, crtc_state);

	return ret;
}

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
/**
 * intel_dp_start_link_train - start link training
 * @intel_dp: DP struct
 * @crtc_state: state for CRTC attached to the encoder
 *
 * Start the link training of the @intel_dp port, scheduling a fallback
 * retraining with reduced link rate/lane parameters if the link training
 * fails.
 * After calling this function intel_dp_stop_link_train() must be called.
 */
void intel_dp_start_link_train(struct intel_dp *intel_dp,
			       const struct intel_crtc_state *crtc_state)
{
1117 1118 1119 1120
	/*
	 * TODO: Reiniting LTTPRs here won't be needed once proper connector
	 * HW state readout is added.
	 */
1121 1122 1123
	int lttpr_count = intel_dp_init_lttpr_and_dprx_caps(intel_dp);

	if (lttpr_count < 0)
1124 1125
		/* Still continue with enabling the port and link training. */
		lttpr_count = 0;
1126

1127
	if (!intel_dp_link_train_all_phys(intel_dp, crtc_state, lttpr_count))
1128 1129
		intel_dp_schedule_fallback_link_training(intel_dp, crtc_state);
}