intel_dp_link_training.c 13.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2008-2015 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

24
#include "intel_display_types.h"
25
#include "intel_dp.h"
26
#include "intel_dp_link_training.h"
27

28
static void
29
intel_dp_dump_link_status(const u8 link_status[DP_LINK_STATUS_SIZE])
30 31 32 33 34 35 36
{

	DRM_DEBUG_KMS("ln0_1:0x%x ln2_3:0x%x align:0x%x sink:0x%x adj_req0_1:0x%x adj_req2_3:0x%x",
		      link_status[0], link_status[1], link_status[2],
		      link_status[3], link_status[4], link_status[5]);
}

37
static u8 dp_voltage_max(u8 preemph)
38
{
39 40 41 42 43 44 45 46
	switch (preemph & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_1;
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
47
	default:
48
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
49 50 51
	}
}

52 53 54 55
void
intel_dp_get_adjust_train(struct intel_dp *intel_dp,
			  const struct intel_crtc_state *crtc_state,
			  const u8 link_status[DP_LINK_STATUS_SIZE])
56
{
57
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
58 59
	u8 v = 0;
	u8 p = 0;
60
	int lane;
61 62
	u8 voltage_max;
	u8 preemph_max;
63

64
	for (lane = 0; lane < crtc_state->lane_count; lane++) {
65 66
		v = max(v, drm_dp_get_adjust_request_voltage(link_status, lane));
		p = max(p, drm_dp_get_adjust_request_pre_emphasis(link_status, lane));
67 68
	}

69
	preemph_max = intel_dp->preemph_max(intel_dp);
70 71 72 73
	drm_WARN_ON_ONCE(&i915->drm,
			 preemph_max != DP_TRAIN_PRE_EMPH_LEVEL_2 &&
			 preemph_max != DP_TRAIN_PRE_EMPH_LEVEL_3);

74 75 76
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

77 78
	v = min(v, dp_voltage_max(p));

79
	voltage_max = intel_dp->voltage_max(intel_dp, crtc_state);
80 81 82 83
	drm_WARN_ON_ONCE(&i915->drm,
			 voltage_max != DP_TRAIN_VOLTAGE_SWING_LEVEL_2 &&
			 voltage_max != DP_TRAIN_VOLTAGE_SWING_LEVEL_3);

84 85 86
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;

87 88 89 90 91 92
	for (lane = 0; lane < 4; lane++)
		intel_dp->train_set[lane] = v | p;
}

static bool
intel_dp_set_link_train(struct intel_dp *intel_dp,
93
			const struct intel_crtc_state *crtc_state,
94
			u8 dp_train_pat)
95
{
96
	u8 buf[sizeof(intel_dp->train_set) + 1];
97 98
	int ret, len;

99 100
	intel_dp_program_link_training_pattern(intel_dp, crtc_state,
					       dp_train_pat);
101 102

	buf[0] = dp_train_pat;
103
	if (intel_dp_training_pattern_symbol(dp_train_pat) ==
104 105 106 107 108
	    DP_TRAINING_PATTERN_DISABLE) {
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
109 110
		memcpy(buf + 1, intel_dp->train_set, crtc_state->lane_count);
		len = crtc_state->lane_count + 1;
111 112 113 114 115 116 117 118 119 120
	}

	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);

	return ret == len;
}

static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp,
121 122
			  const struct intel_crtc_state *crtc_state,
			  u8 dp_train_pat)
123
{
124
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
125 126
	intel_dp_set_signal_levels(intel_dp, crtc_state);
	return intel_dp_set_link_train(intel_dp, crtc_state, dp_train_pat);
127 128 129
}

static bool
130 131
intel_dp_update_link_train(struct intel_dp *intel_dp,
			   const struct intel_crtc_state *crtc_state)
132 133 134
{
	int ret;

135
	intel_dp_set_signal_levels(intel_dp, crtc_state);
136 137

	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
138
				intel_dp->train_set, crtc_state->lane_count);
139

140
	return ret == crtc_state->lane_count;
141 142
}

143 144
static bool intel_dp_link_max_vswing_reached(struct intel_dp *intel_dp,
					     const struct intel_crtc_state *crtc_state)
145 146 147
{
	int lane;

148
	for (lane = 0; lane < crtc_state->lane_count; lane++)
149 150 151 152 153 154 155
		if ((intel_dp->train_set[lane] &
		     DP_TRAIN_MAX_SWING_REACHED) == 0)
			return false;

	return true;
}

156
/* Enable corresponding port and start training pattern 1 */
157
static bool
158 159
intel_dp_link_training_clock_recovery(struct intel_dp *intel_dp,
				      const struct intel_crtc_state *crtc_state)
160
{
161
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
162
	u8 voltage;
163 164
	int voltage_tries, cr_tries, max_cr_tries;
	bool max_vswing_reached = false;
165 166
	u8 link_config[2];
	u8 link_bw, rate_select;
167

168
	if (intel_dp->prepare_link_retrain)
169
		intel_dp->prepare_link_retrain(intel_dp, crtc_state);
170

171
	intel_dp_compute_rate(intel_dp, crtc_state->port_clock,
172 173
			      &link_bw, &rate_select);

174
	if (link_bw)
175 176
		drm_dbg_kms(&i915->drm,
			    "Using LINK_BW_SET value %02x\n", link_bw);
177
	else
178 179
		drm_dbg_kms(&i915->drm,
			    "Using LINK_RATE_SET value %02x\n", rate_select);
180

181 182
	/* Write the link configuration data */
	link_config[0] = link_bw;
183
	link_config[1] = crtc_state->lane_count;
184 185 186
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
187

188 189
	/* eDP 1.4 rate select method. */
	if (!link_bw)
190 191 192 193 194 195 196 197 198 199
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				  &rate_select, 1);

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);

	intel_dp->DP |= DP_PORT_EN;

	/* clock recovery */
200
	if (!intel_dp_reset_link_train(intel_dp, crtc_state,
201 202
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
203
		drm_err(&i915->drm, "failed to enable link training\n");
204
		return false;
205 206
	}

207
	/*
208 209 210 211 212 213
	 * The DP 1.4 spec defines the max clock recovery retries value
	 * as 10 but for pre-DP 1.4 devices we set a very tolerant
	 * retry limit of 80 (4 voltage levels x 4 preemphasis levels x
	 * x 5 identical voltage retries). Since the previous specs didn't
	 * define a limit and created the possibility of an infinite loop
	 * we want to prevent any sync from triggering that corner case.
214 215 216 217 218 219
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= DP_DPCD_REV_14)
		max_cr_tries = 10;
	else
		max_cr_tries = 80;

220
	voltage_tries = 1;
221
	for (cr_tries = 0; cr_tries < max_cr_tries; ++cr_tries) {
222
		u8 link_status[DP_LINK_STATUS_SIZE];
223 224

		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
225

226
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
227
			drm_err(&i915->drm, "failed to get link status\n");
228
			return false;
229 230
		}

231
		if (drm_dp_clock_recovery_ok(link_status, crtc_state->lane_count)) {
232
			drm_dbg_kms(&i915->drm, "clock recovery OK\n");
233
			return true;
234 235
		}

236
		if (voltage_tries == 5) {
237 238
			drm_dbg_kms(&i915->drm,
				    "Same voltage tried 5 times\n");
239 240 241
			return false;
		}

242
		if (max_vswing_reached) {
243
			drm_dbg_kms(&i915->drm, "Max Voltage Swing reached\n");
244
			return false;
245 246 247 248 249
		}

		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;

		/* Update training set as requested by target */
250 251
		intel_dp_get_adjust_train(intel_dp, crtc_state, link_status);
		if (!intel_dp_update_link_train(intel_dp, crtc_state)) {
252 253
			drm_err(&i915->drm,
				"failed to update link training\n");
254
			return false;
255
		}
256 257 258 259 260 261 262

		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) ==
		    voltage)
			++voltage_tries;
		else
			voltage_tries = 1;

263
		if (intel_dp_link_max_vswing_reached(intel_dp, crtc_state))
264
			max_vswing_reached = true;
265

266
	}
267 268
	drm_err(&i915->drm,
		"Failed clock recovery %d times, giving up!\n", max_cr_tries);
269
	return false;
270 271
}

272
/*
273 274
 * Pick training pattern for channel equalization. Training pattern 4 for HBR3
 * or for 1.4 devices that support it, training Pattern 3 for HBR2
275 276
 * or 1.2 devices that support it, Training Pattern 2 otherwise.
 */
277 278
static u32 intel_dp_training_pattern(struct intel_dp *intel_dp,
				     const struct intel_crtc_state *crtc_state)
279
{
280
	bool source_tps3, sink_tps3, source_tps4, sink_tps4;
281

282 283 284 285 286 287 288 289 290 291
	/*
	 * Intel platforms that support HBR3 also support TPS4. It is mandatory
	 * for all downstream devices that support HBR3. There are no known eDP
	 * panels that support TPS4 as of Feb 2018 as per VESA eDP_v1.4b_E1
	 * specification.
	 */
	source_tps4 = intel_dp_source_supports_hbr3(intel_dp);
	sink_tps4 = drm_dp_tps4_supported(intel_dp->dpcd);
	if (source_tps4 && sink_tps4) {
		return DP_TRAINING_PATTERN_4;
292
	} else if (crtc_state->port_clock == 810000) {
293
		if (!source_tps4)
294 295
			drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
				    "8.1 Gbps link rate without source HBR3/TPS4 support\n");
296
		if (!sink_tps4)
297 298
			drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
				    "8.1 Gbps link rate without sink TPS4 support\n");
299
	}
300 301
	/*
	 * Intel platforms that support HBR2 also support TPS3. TPS3 support is
302 303
	 * also mandatory for downstream devices that support HBR2. However, not
	 * all sinks follow the spec.
304
	 */
305 306 307
	source_tps3 = intel_dp_source_supports_hbr2(intel_dp);
	sink_tps3 = drm_dp_tps3_supported(intel_dp->dpcd);
	if (source_tps3 && sink_tps3) {
308
		return  DP_TRAINING_PATTERN_3;
309
	} else if (crtc_state->port_clock >= 540000) {
310
		if (!source_tps3)
311 312
			drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
				    ">=5.4/6.48 Gbps link rate without source HBR2/TPS3 support\n");
313
		if (!sink_tps3)
314 315
			drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
				    ">=5.4/6.48 Gbps link rate without sink TPS3 support\n");
316
	}
317

318
	return DP_TRAINING_PATTERN_2;
319 320
}

321
static bool
322 323
intel_dp_link_training_channel_equalization(struct intel_dp *intel_dp,
					    const struct intel_crtc_state *crtc_state)
324
{
325
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
326
	int tries;
327
	u32 training_pattern;
328
	u8 link_status[DP_LINK_STATUS_SIZE];
329
	bool channel_eq = false;
330

331
	training_pattern = intel_dp_training_pattern(intel_dp, crtc_state);
332 333 334
	/* Scrambling is disabled for TPS2/3 and enabled for TPS4 */
	if (training_pattern != DP_TRAINING_PATTERN_4)
		training_pattern |= DP_LINK_SCRAMBLING_DISABLE;
335

336
	/* channel equalization */
337
	if (!intel_dp_set_link_train(intel_dp, crtc_state,
338
				     training_pattern)) {
339
		drm_err(&i915->drm, "failed to start channel equalization\n");
340
		return false;
341 342
	}

343
	for (tries = 0; tries < 5; tries++) {
344 345 346

		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
347 348
			drm_err(&i915->drm,
				"failed to get link status\n");
349 350 351 352 353
			break;
		}

		/* Make sure clock is still ok */
		if (!drm_dp_clock_recovery_ok(link_status,
354
					      crtc_state->lane_count)) {
355
			intel_dp_dump_link_status(link_status);
356 357 358
			drm_dbg_kms(&i915->drm,
				    "Clock recovery check failed, cannot "
				    "continue channel equalization\n");
359
			break;
360 361 362
		}

		if (drm_dp_channel_eq_ok(link_status,
363
					 crtc_state->lane_count)) {
364
			channel_eq = true;
365 366
			drm_dbg_kms(&i915->drm, "Channel EQ done. DP Training "
				    "successful\n");
367 368 369 370
			break;
		}

		/* Update training set as requested by target */
371 372
		intel_dp_get_adjust_train(intel_dp, crtc_state, link_status);
		if (!intel_dp_update_link_train(intel_dp, crtc_state)) {
373 374
			drm_err(&i915->drm,
				"failed to update link training\n");
375 376
			break;
		}
377 378 379 380 381
	}

	/* Try 5 times, else fail and try at lower BW */
	if (tries == 5) {
		intel_dp_dump_link_status(link_status);
382 383
		drm_dbg_kms(&i915->drm,
			    "Channel equalization failed 5 times\n");
384 385
	}

386
	intel_dp_set_idle_link_train(intel_dp, crtc_state);
387

388
	return channel_eq;
389

390 391
}

392 393
void intel_dp_stop_link_train(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
394
{
395 396
	intel_dp->link_trained = true;

397
	intel_dp_set_link_train(intel_dp, crtc_state,
398 399 400 401
				DP_TRAINING_PATTERN_DISABLE);
}

void
402 403
intel_dp_start_link_train(struct intel_dp *intel_dp,
			  const struct intel_crtc_state *crtc_state)
404
{
405 406
	struct intel_connector *intel_connector = intel_dp->attached_connector;

407
	if (!intel_dp_link_training_clock_recovery(intel_dp, crtc_state))
408
		goto failure_handling;
409
	if (!intel_dp_link_training_channel_equalization(intel_dp, crtc_state))
410 411
		goto failure_handling;

412 413 414 415
	drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
		    "[CONNECTOR:%d:%s] Link Training Passed at Link Rate = %d, Lane count = %d",
		    intel_connector->base.base.id,
		    intel_connector->base.name,
416
		    crtc_state->port_clock, crtc_state->lane_count);
417 418 419
	return;

 failure_handling:
420 421 422 423
	drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
		    "[CONNECTOR:%d:%s] Link Training failed at link rate = %d, lane count = %d",
		    intel_connector->base.base.id,
		    intel_connector->base.name,
424
		    crtc_state->port_clock, crtc_state->lane_count);
425 426 427 428 429 430

	if (intel_dp->hobl_active) {
		drm_dbg_kms(&dp_to_i915(intel_dp)->drm,
			    "Link Training failed with HOBL active, not enabling it from now on");
		intel_dp->hobl_failed = true;
	} else if (intel_dp_get_link_train_fallback_values(intel_dp,
431 432
							   crtc_state->port_clock,
							   crtc_state->lane_count)) {
433 434 435 436 437
		return;
	}

	/* Schedule a Hotplug Uevent to userspace to start modeset */
	schedule_work(&intel_connector->modeset_retry_work);
438
}