arch_timer.h 3.0 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
2 3 4
#ifndef __ASMARM_ARCH_TIMER_H
#define __ASMARM_ARCH_TIMER_H

5
#include <asm/barrier.h>
6
#include <asm/errno.h>
7
#include <asm/hwcap.h>
8
#include <linux/clocksource.h>
9
#include <linux/init.h>
10
#include <linux/types.h>
11

12 13
#include <clocksource/arm_arch_timer.h>

14
#ifdef CONFIG_ARM_ARCH_TIMER
15 16 17 18
/* 32bit ARM doesn't know anything about timer errata... */
#define has_erratum_handler(h)		(false)
#define erratum_handler(h)		(arch_timer_##h)

19
int arch_timer_arch_init(void);
20 21 22 23 24 25

/*
 * These register accessors are marked inline so the compiler can
 * nicely work out which register we want, and chuck away the rest of
 * the code. At least it does so with a recent GCC (4.6.3).
 */
26
static __always_inline
27
void arch_timer_reg_write_cp15(int access, enum arch_timer_reg reg, u32 val)
28 29 30 31 32 33 34 35 36 37
{
	if (access == ARCH_TIMER_PHYS_ACCESS) {
		switch (reg) {
		case ARCH_TIMER_REG_CTRL:
			asm volatile("mcr p15, 0, %0, c14, c2, 1" : : "r" (val));
			break;
		case ARCH_TIMER_REG_TVAL:
			asm volatile("mcr p15, 0, %0, c14, c2, 0" : : "r" (val));
			break;
		}
38
	} else if (access == ARCH_TIMER_VIRT_ACCESS) {
39 40 41 42 43 44 45 46 47
		switch (reg) {
		case ARCH_TIMER_REG_CTRL:
			asm volatile("mcr p15, 0, %0, c14, c3, 1" : : "r" (val));
			break;
		case ARCH_TIMER_REG_TVAL:
			asm volatile("mcr p15, 0, %0, c14, c3, 0" : : "r" (val));
			break;
		}
	}
48 49

	isb();
50 51
}

52
static __always_inline
53
u32 arch_timer_reg_read_cp15(int access, enum arch_timer_reg reg)
54 55 56 57 58 59 60 61 62 63 64 65
{
	u32 val = 0;

	if (access == ARCH_TIMER_PHYS_ACCESS) {
		switch (reg) {
		case ARCH_TIMER_REG_CTRL:
			asm volatile("mrc p15, 0, %0, c14, c2, 1" : "=r" (val));
			break;
		case ARCH_TIMER_REG_TVAL:
			asm volatile("mrc p15, 0, %0, c14, c2, 0" : "=r" (val));
			break;
		}
66
	} else if (access == ARCH_TIMER_VIRT_ACCESS) {
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
		switch (reg) {
		case ARCH_TIMER_REG_CTRL:
			asm volatile("mrc p15, 0, %0, c14, c3, 1" : "=r" (val));
			break;
		case ARCH_TIMER_REG_TVAL:
			asm volatile("mrc p15, 0, %0, c14, c3, 0" : "=r" (val));
			break;
		}
	}

	return val;
}

static inline u32 arch_timer_get_cntfrq(void)
{
	u32 val;
	asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r" (val));
	return val;
}

87
static inline u64 __arch_counter_get_cntpct(void)
88 89 90 91 92 93 94 95
{
	u64 cval;

	isb();
	asm volatile("mrrc p15, 0, %Q0, %R0, c14" : "=r" (cval));
	return cval;
}

96 97 98 99 100 101
static inline u64 __arch_counter_get_cntpct_stable(void)
{
	return __arch_counter_get_cntpct();
}

static inline u64 __arch_counter_get_cntvct(void)
102 103 104
{
	u64 cval;

105
	isb();
106 107 108
	asm volatile("mrrc p15, 1, %Q0, %R0, c14" : "=r" (cval));
	return cval;
}
109

110 111 112 113 114
static inline u64 __arch_counter_get_cntvct_stable(void)
{
	return __arch_counter_get_cntvct();
}

115
static inline u32 arch_timer_get_cntkctl(void)
116 117 118
{
	u32 cntkctl;
	asm volatile("mrc p15, 0, %0, c14, c1, 0" : "=r" (cntkctl));
119 120 121 122 123 124
	return cntkctl;
}

static inline void arch_timer_set_cntkctl(u32 cntkctl)
{
	asm volatile("mcr p15, 0, %0, c14, c1, 0" : : "r" (cntkctl));
125
	isb();
126 127
}

128 129 130 131 132 133 134 135 136
static inline void arch_timer_set_evtstrm_feature(void)
{
	elf_hwcap |= HWCAP_EVTSTRM;
}

static inline bool arch_timer_have_evtstrm_feature(void)
{
	return elf_hwcap & HWCAP_EVTSTRM;
}
137 138 139
#endif

#endif