arch_timer.h 2.4 KB
Newer Older
1 2 3
#ifndef __ASMARM_ARCH_TIMER_H
#define __ASMARM_ARCH_TIMER_H

4
#include <asm/barrier.h>
5
#include <asm/errno.h>
6
#include <linux/clocksource.h>
7
#include <linux/init.h>
8
#include <linux/types.h>
9

10 11
#include <clocksource/arm_arch_timer.h>

12
#ifdef CONFIG_ARM_ARCH_TIMER
13
int arch_timer_arch_init(void);
14 15 16 17 18 19

/*
 * These register accessors are marked inline so the compiler can
 * nicely work out which register we want, and chuck away the rest of
 * the code. At least it does so with a recent GCC (4.6.3).
 */
20
static __always_inline
21
void arch_timer_reg_write_cp15(int access, enum arch_timer_reg reg, u32 val)
22 23 24 25 26 27 28 29 30 31
{
	if (access == ARCH_TIMER_PHYS_ACCESS) {
		switch (reg) {
		case ARCH_TIMER_REG_CTRL:
			asm volatile("mcr p15, 0, %0, c14, c2, 1" : : "r" (val));
			break;
		case ARCH_TIMER_REG_TVAL:
			asm volatile("mcr p15, 0, %0, c14, c2, 0" : : "r" (val));
			break;
		}
32
	} else if (access == ARCH_TIMER_VIRT_ACCESS) {
33 34 35 36 37 38 39 40 41
		switch (reg) {
		case ARCH_TIMER_REG_CTRL:
			asm volatile("mcr p15, 0, %0, c14, c3, 1" : : "r" (val));
			break;
		case ARCH_TIMER_REG_TVAL:
			asm volatile("mcr p15, 0, %0, c14, c3, 0" : : "r" (val));
			break;
		}
	}
42 43

	isb();
44 45
}

46
static __always_inline
47
u32 arch_timer_reg_read_cp15(int access, enum arch_timer_reg reg)
48 49 50 51 52 53 54 55 56 57 58 59
{
	u32 val = 0;

	if (access == ARCH_TIMER_PHYS_ACCESS) {
		switch (reg) {
		case ARCH_TIMER_REG_CTRL:
			asm volatile("mrc p15, 0, %0, c14, c2, 1" : "=r" (val));
			break;
		case ARCH_TIMER_REG_TVAL:
			asm volatile("mrc p15, 0, %0, c14, c2, 0" : "=r" (val));
			break;
		}
60
	} else if (access == ARCH_TIMER_VIRT_ACCESS) {
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
		switch (reg) {
		case ARCH_TIMER_REG_CTRL:
			asm volatile("mrc p15, 0, %0, c14, c3, 1" : "=r" (val));
			break;
		case ARCH_TIMER_REG_TVAL:
			asm volatile("mrc p15, 0, %0, c14, c3, 0" : "=r" (val));
			break;
		}
	}

	return val;
}

static inline u32 arch_timer_get_cntfrq(void)
{
	u32 val;
	asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r" (val));
	return val;
}

81 82 83 84 85 86 87 88 89
static inline u64 arch_counter_get_cntpct(void)
{
	u64 cval;

	isb();
	asm volatile("mrrc p15, 0, %Q0, %R0, c14" : "=r" (cval));
	return cval;
}

90 91 92 93
static inline u64 arch_counter_get_cntvct(void)
{
	u64 cval;

94
	isb();
95 96 97
	asm volatile("mrrc p15, 1, %Q0, %R0, c14" : "=r" (cval));
	return cval;
}
98

99
static inline u32 arch_timer_get_cntkctl(void)
100 101 102
{
	u32 cntkctl;
	asm volatile("mrc p15, 0, %0, c14, c1, 0" : "=r" (cntkctl));
103 104 105 106 107 108 109 110
	return cntkctl;
}

static inline void arch_timer_set_cntkctl(u32 cntkctl)
{
	asm volatile("mcr p15, 0, %0, c14, c1, 0" : : "r" (cntkctl));
}

111 112 113
#endif

#endif