radeon_kms.c 27.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <drm/drmP.h>
29
#include <drm/drm_fb_helper.h>
30
#include "radeon.h"
31
#include <drm/radeon_drm.h>
32
#include "radeon_asic.h"
33

34
#include <linux/vga_switcheroo.h>
35
#include <linux/slab.h>
36
#include <linux/pm_runtime.h>
37 38

#if defined(CONFIG_VGA_SWITCHEROO)
39
bool radeon_has_atpx(void);
40
#else
41
static inline bool radeon_has_atpx(void) { return false; }
42 43
#endif

A
Alex Deucher 已提交
44 45 46 47 48 49 50 51 52 53 54
/**
 * radeon_driver_unload_kms - Main unload function for KMS.
 *
 * @dev: drm dev pointer
 *
 * This is the main unload function for KMS (all asics).
 * It calls radeon_modeset_fini() to tear down the
 * displays, and radeon_device_fini() to tear down
 * the rest of the device (CP, writeback, etc.).
 * Returns 0 on success.
 */
55
void radeon_driver_unload_kms(struct drm_device *dev)
56 57 58 59
{
	struct radeon_device *rdev = dev->dev_private;

	if (rdev == NULL)
60
		return;
61

62 63
	if (rdev->rmmio == NULL)
		goto done_free;
64

65 66
	if (radeon_is_px(dev)) {
		pm_runtime_get_sync(dev->dev);
67
		pm_runtime_forbid(dev->dev);
68
	}
69

70
	radeon_acpi_fini(rdev);
71
	
72 73
	radeon_modeset_fini(rdev);
	radeon_device_fini(rdev);
74 75

done_free:
76 77 78
	kfree(rdev);
	dev->dev_private = NULL;
}
79

A
Alex Deucher 已提交
80 81 82 83 84 85 86 87 88 89 90 91 92
/**
 * radeon_driver_load_kms - Main load function for KMS.
 *
 * @dev: drm dev pointer
 * @flags: device flags
 *
 * This is the main load function for KMS (all asics).
 * It calls radeon_device_init() to set up the non-display
 * parts of the chip (asic init, CP, writeback, etc.), and
 * radeon_modeset_init() to set up the display parts
 * (crtcs, encoders, hotplug detect, etc.).
 * Returns 0 on success, error on failure.
 */
93 94 95
int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
{
	struct radeon_device *rdev;
96
	int r, acpi_status;
97

98 99 100 101 102 103 104 105 106 107 108 109
	if (!radeon_si_support) {
		switch (flags & RADEON_FAMILY_MASK) {
		case CHIP_TAHITI:
		case CHIP_PITCAIRN:
		case CHIP_VERDE:
		case CHIP_OLAND:
		case CHIP_HAINAN:
			dev_info(dev->dev,
				 "SI support disabled by module param\n");
			return -ENODEV;
		}
	}
110 111 112 113 114 115 116 117
	if (!radeon_cik_support) {
		switch (flags & RADEON_FAMILY_MASK) {
		case CHIP_KAVERI:
		case CHIP_BONAIRE:
		case CHIP_HAWAII:
		case CHIP_KABINI:
		case CHIP_MULLINS:
			dev_info(dev->dev,
118
				 "CIK support disabled by module param\n");
119 120 121 122
			return -ENODEV;
		}
	}

123 124 125 126 127 128 129
	rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
	if (rdev == NULL) {
		return -ENOMEM;
	}
	dev->dev_private = (void *)rdev;

	/* update BUS flag */
130
	if (pci_find_capability(dev->pdev, PCI_CAP_ID_AGP)) {
131
		flags |= RADEON_IS_AGP;
J
Jon Mason 已提交
132
	} else if (pci_is_pcie(dev->pdev)) {
133 134 135 136 137
		flags |= RADEON_IS_PCIE;
	} else {
		flags |= RADEON_IS_PCI;
	}

138 139
	if ((radeon_runtime_pm != 0) &&
	    radeon_has_atpx() &&
140
	    ((flags & RADEON_IS_IGP) == 0) &&
141
	    !pci_is_thunderbolt_attached(dev->pdev))
142 143
		flags |= RADEON_IS_PX;

144 145 146 147 148 149
	/* radeon_device_init should report only fatal error
	 * like memory allocation failure or iomapping failure,
	 * or memory manager initialization failure, it must
	 * properly initialize the GPU MC controller and permit
	 * VRAM allocation
	 */
150 151
	r = radeon_device_init(rdev, dev, dev->pdev, flags);
	if (r) {
152 153
		dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
		goto out;
154
	}
155

156 157 158 159 160
	/* Again modeset_init should fail only on fatal error
	 * otherwise it should provide enough functionalities
	 * for shadowfb to run
	 */
	r = radeon_modeset_init(rdev);
161 162
	if (r)
		dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
163 164 165 166 167 168 169 170 171 172 173

	/* Call ACPI methods: require modeset init
	 * but failure is not fatal
	 */
	if (!r) {
		acpi_status = radeon_acpi_init(rdev);
		if (acpi_status)
		dev_dbg(&dev->pdev->dev,
				"Error during ACPI methods call\n");
	}

174
	if (radeon_is_px(dev)) {
175 176 177 178 179 180 181 182
		pm_runtime_use_autosuspend(dev->dev);
		pm_runtime_set_autosuspend_delay(dev->dev, 5000);
		pm_runtime_set_active(dev->dev);
		pm_runtime_allow(dev->dev);
		pm_runtime_mark_last_busy(dev->dev);
		pm_runtime_put_autosuspend(dev->dev);
	}

183 184 185
out:
	if (r)
		radeon_driver_unload_kms(dev);
186 187


188
	return r;
189 190
}

A
Alex Deucher 已提交
191 192 193 194 195 196 197 198 199 200
/**
 * radeon_set_filp_rights - Set filp right.
 *
 * @dev: drm dev pointer
 * @owner: drm file
 * @applier: drm file
 * @value: value
 *
 * Sets the filp rights for the device (all asics).
 */
201 202 203 204 205
static void radeon_set_filp_rights(struct drm_device *dev,
				   struct drm_file **owner,
				   struct drm_file *applier,
				   uint32_t *value)
{
206 207 208
	struct radeon_device *rdev = dev->dev_private;

	mutex_lock(&rdev->gem.mutex);
209 210 211 212 213 214 215 216 217 218
	if (*value == 1) {
		/* wants rights */
		if (!*owner)
			*owner = applier;
	} else if (*value == 0) {
		/* revokes rights */
		if (*owner == applier)
			*owner = NULL;
	}
	*value = *owner == applier ? 1 : 0;
219
	mutex_unlock(&rdev->gem.mutex);
220
}
221 222

/*
223
 * Userspace get information ioctl
224
 */
A
Alex Deucher 已提交
225 226 227 228 229 230 231 232 233 234 235 236
/**
 * radeon_info_ioctl - answer a device specific request.
 *
 * @rdev: radeon device pointer
 * @data: request object
 * @filp: drm filp
 *
 * This function is used to pass device specific parameters to the userspace
 * drivers.  Examples include: pci device id, pipeline parms, tiling params,
 * etc. (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
237
static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
238 239
{
	struct radeon_device *rdev = dev->dev_private;
240
	struct drm_radeon_info *info = data;
241
	struct radeon_mode_info *minfo = &rdev->mode_info;
242 243
	uint32_t *value, value_tmp, *value_ptr, value_size;
	uint64_t value64;
244 245
	struct drm_crtc *crtc;
	int i, found;
246 247

	value_ptr = (uint32_t *)((unsigned long)info->value);
248 249
	value = &value_tmp;
	value_size = sizeof(uint32_t);
250

251 252
	switch (info->request) {
	case RADEON_INFO_DEVICE_ID:
253
		*value = dev->pdev->device;
254 255
		break;
	case RADEON_INFO_NUM_GB_PIPES:
256
		*value = rdev->num_gb_pipes;
257
		break;
258
	case RADEON_INFO_NUM_Z_PIPES:
259
		*value = rdev->num_z_pipes;
260
		break;
261
	case RADEON_INFO_ACCEL_WORKING:
262 263
		/* xf86-video-ati 6.13.0 relies on this being false for evergreen */
		if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
264
			*value = false;
265
		else
266
			*value = rdev->accel_working;
267
		break;
268
	case RADEON_INFO_CRTC_FROM_ID:
D
Daniel Vetter 已提交
269
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
270 271 272
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
273 274
		for (i = 0, found = 0; i < rdev->num_crtc; i++) {
			crtc = (struct drm_crtc *)minfo->crtcs[i];
275
			if (crtc && crtc->base.id == *value) {
276
				struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
277
				*value = radeon_crtc->crtc_id;
278 279 280 281 282
				found = 1;
				break;
			}
		}
		if (!found) {
283
			DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
284 285 286
			return -EINVAL;
		}
		break;
287
	case RADEON_INFO_ACCEL_WORKING2:
288
		if (rdev->family == CHIP_HAWAII) {
289 290 291 292 293 294
			if (rdev->accel_working) {
				if (rdev->new_fw)
					*value = 3;
				else
					*value = 2;
			} else {
295
				*value = 0;
296
			}
297 298 299
		} else {
			*value = rdev->accel_working;
		}
300
		break;
301
	case RADEON_INFO_TILING_CONFIG:
302 303 304
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.tile_config;
		else if (rdev->family >= CHIP_TAHITI)
305
			*value = rdev->config.si.tile_config;
306
		else if (rdev->family >= CHIP_CAYMAN)
307
			*value = rdev->config.cayman.tile_config;
308
		else if (rdev->family >= CHIP_CEDAR)
309
			*value = rdev->config.evergreen.tile_config;
310
		else if (rdev->family >= CHIP_RV770)
311
			*value = rdev->config.rv770.tile_config;
312
		else if (rdev->family >= CHIP_R600)
313
			*value = rdev->config.r600.tile_config;
314
		else {
315
			DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
316 317
			return -EINVAL;
		}
318
		break;
319
	case RADEON_INFO_WANT_HYPERZ:
320 321 322 323 324 325
		/* The "value" here is both an input and output parameter.
		 * If the input value is 1, filp requests hyper-z access.
		 * If the input value is 0, filp revokes its hyper-z access.
		 *
		 * When returning, the value is 1 if filp owns hyper-z access,
		 * 0 otherwise. */
D
Daniel Vetter 已提交
326
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
327 328 329 330 331
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
332 333
			return -EINVAL;
		}
334
		radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
335 336 337
		break;
	case RADEON_INFO_WANT_CMASK:
		/* The same logic as Hyper-Z. */
D
Daniel Vetter 已提交
338
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
339 340 341 342 343
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
344
			return -EINVAL;
345
		}
346
		radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
347
		break;
348 349
	case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
		/* return clock value in KHz */
350
		if (rdev->asic->get_xclk)
351
			*value = radeon_get_xclk(rdev) * 10;
352
		else
353
			*value = rdev->clock.spll.reference_freq * 10;
354
		break;
355
	case RADEON_INFO_NUM_BACKENDS:
356 357 358 359
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_backends_per_se *
				rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
360
			*value = rdev->config.si.max_backends_per_se *
361 362
				rdev->config.si.max_shader_engines;
		else if (rdev->family >= CHIP_CAYMAN)
363
			*value = rdev->config.cayman.max_backends_per_se *
364 365
				rdev->config.cayman.max_shader_engines;
		else if (rdev->family >= CHIP_CEDAR)
366
			*value = rdev->config.evergreen.max_backends;
367
		else if (rdev->family >= CHIP_RV770)
368
			*value = rdev->config.rv770.max_backends;
369
		else if (rdev->family >= CHIP_R600)
370
			*value = rdev->config.r600.max_backends;
371 372 373 374
		else {
			return -EINVAL;
		}
		break;
375
	case RADEON_INFO_NUM_TILE_PIPES:
376 377 378
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_tile_pipes;
		else if (rdev->family >= CHIP_TAHITI)
379
			*value = rdev->config.si.max_tile_pipes;
380
		else if (rdev->family >= CHIP_CAYMAN)
381
			*value = rdev->config.cayman.max_tile_pipes;
382
		else if (rdev->family >= CHIP_CEDAR)
383
			*value = rdev->config.evergreen.max_tile_pipes;
384
		else if (rdev->family >= CHIP_RV770)
385
			*value = rdev->config.rv770.max_tile_pipes;
386
		else if (rdev->family >= CHIP_R600)
387
			*value = rdev->config.r600.max_tile_pipes;
388 389 390 391
		else {
			return -EINVAL;
		}
		break;
392
	case RADEON_INFO_FUSION_GART_WORKING:
393
		*value = 1;
394
		break;
395
	case RADEON_INFO_BACKEND_MAP:
396
		if (rdev->family >= CHIP_BONAIRE)
397
			*value = rdev->config.cik.backend_map;
398
		else if (rdev->family >= CHIP_TAHITI)
399
			*value = rdev->config.si.backend_map;
400
		else if (rdev->family >= CHIP_CAYMAN)
401
			*value = rdev->config.cayman.backend_map;
402
		else if (rdev->family >= CHIP_CEDAR)
403
			*value = rdev->config.evergreen.backend_map;
404
		else if (rdev->family >= CHIP_RV770)
405
			*value = rdev->config.rv770.backend_map;
406
		else if (rdev->family >= CHIP_R600)
407
			*value = rdev->config.r600.backend_map;
408 409 410 411
		else {
			return -EINVAL;
		}
		break;
412 413 414 415
	case RADEON_INFO_VA_START:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
416
		*value = RADEON_VA_RESERVED_SIZE;
417 418 419 420 421
		break;
	case RADEON_INFO_IB_VM_MAX_SIZE:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
422
		*value = RADEON_IB_VM_MAX_SIZE;
423
		break;
424
	case RADEON_INFO_MAX_PIPES:
425 426 427
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_cu_per_sh;
		else if (rdev->family >= CHIP_TAHITI)
428
			*value = rdev->config.si.max_cu_per_sh;
429
		else if (rdev->family >= CHIP_CAYMAN)
430
			*value = rdev->config.cayman.max_pipes_per_simd;
431
		else if (rdev->family >= CHIP_CEDAR)
432
			*value = rdev->config.evergreen.max_pipes;
433
		else if (rdev->family >= CHIP_RV770)
434
			*value = rdev->config.rv770.max_pipes;
435
		else if (rdev->family >= CHIP_R600)
436
			*value = rdev->config.r600.max_pipes;
437 438 439 440
		else {
			return -EINVAL;
		}
		break;
441 442 443 444 445 446 447 448 449
	case RADEON_INFO_TIMESTAMP:
		if (rdev->family < CHIP_R600) {
			DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
			return -EINVAL;
		}
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = radeon_get_gpu_clock_counter(rdev);
		break;
450
	case RADEON_INFO_MAX_SE:
451 452 453
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
454
			*value = rdev->config.si.max_shader_engines;
455
		else if (rdev->family >= CHIP_CAYMAN)
456
			*value = rdev->config.cayman.max_shader_engines;
457
		else if (rdev->family >= CHIP_CEDAR)
458
			*value = rdev->config.evergreen.num_ses;
459
		else
460
			*value = 1;
461 462
		break;
	case RADEON_INFO_MAX_SH_PER_SE:
463 464 465
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_sh_per_se;
		else if (rdev->family >= CHIP_TAHITI)
466
			*value = rdev->config.si.max_sh_per_se;
467 468 469
		else
			return -EINVAL;
		break;
470
	case RADEON_INFO_FASTFB_WORKING:
471
		*value = rdev->fastfb_working;
472
		break;
473
	case RADEON_INFO_RING_WORKING:
D
Daniel Vetter 已提交
474
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
475 476 477 478
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		switch (*value) {
479 480
		case RADEON_CS_RING_GFX:
		case RADEON_CS_RING_COMPUTE:
481
			*value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
482 483
			break;
		case RADEON_CS_RING_DMA:
484 485
			*value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
			*value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
486 487
			break;
		case RADEON_CS_RING_UVD:
488
			*value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
489
			break;
490 491 492
		case RADEON_CS_RING_VCE:
			*value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
			break;
493 494 495 496
		default:
			return -EINVAL;
		}
		break;
497
	case RADEON_INFO_SI_TILE_MODE_ARRAY:
498
		if (rdev->family >= CHIP_BONAIRE) {
499 500 501 502 503 504 505
			value = rdev->config.cik.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else if (rdev->family >= CHIP_TAHITI) {
			value = rdev->config.si.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else {
			DRM_DEBUG_KMS("tile mode array is si+ only!\n");
506 507
			return -EINVAL;
		}
508
		break;
509 510 511 512 513 514 515 516 517
	case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
		if (rdev->family >= CHIP_BONAIRE) {
			value = rdev->config.cik.macrotile_mode_array;
			value_size = sizeof(uint32_t)*16;
		} else {
			DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
			return -EINVAL;
		}
		break;
518 519 520
	case RADEON_INFO_SI_CP_DMA_COMPUTE:
		*value = 1;
		break;
521 522 523 524 525 526 527 528 529
	case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
		if (rdev->family >= CHIP_BONAIRE) {
			*value = rdev->config.cik.backend_enable_mask;
		} else if (rdev->family >= CHIP_TAHITI) {
			*value = rdev->config.si.backend_enable_mask;
		} else {
			DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
		}
		break;
530 531 532 533 534 535 536
	case RADEON_INFO_MAX_SCLK:
		if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
		    rdev->pm.dpm_enabled)
			*value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
		else
			*value = rdev->pm.default_sclk * 10;
		break;
537 538 539 540 541 542
	case RADEON_INFO_VCE_FW_VERSION:
		*value = rdev->vce.fw_version;
		break;
	case RADEON_INFO_VCE_FB_VERSION:
		*value = rdev->vce.fb_version;
		break;
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
	case RADEON_INFO_NUM_BYTES_MOVED:
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = atomic64_read(&rdev->num_bytes_moved);
		break;
	case RADEON_INFO_VRAM_USAGE:
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = atomic64_read(&rdev->vram_usage);
		break;
	case RADEON_INFO_GTT_USAGE:
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = atomic64_read(&rdev->gtt_usage);
		break;
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
	case RADEON_INFO_ACTIVE_CU_COUNT:
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.active_cus;
		else if (rdev->family >= CHIP_TAHITI)
			*value = rdev->config.si.active_cus;
		else if (rdev->family >= CHIP_CAYMAN)
			*value = rdev->config.cayman.active_simds;
		else if (rdev->family >= CHIP_CEDAR)
			*value = rdev->config.evergreen.active_simds;
		else if (rdev->family >= CHIP_RV770)
			*value = rdev->config.rv770.active_simds;
		else if (rdev->family >= CHIP_R600)
			*value = rdev->config.r600.active_simds;
		else
			*value = 1;
		break;
574 575 576 577 578 579 580
	case RADEON_INFO_CURRENT_GPU_TEMP:
		/* get temperature in millidegrees C */
		if (rdev->asic->pm.get_temperature)
			*value = radeon_get_temperature(rdev);
		else
			*value = 0;
		break;
581 582 583 584 585 586 587 588 589 590 591 592 593 594
	case RADEON_INFO_CURRENT_GPU_SCLK:
		/* get sclk in Mhz */
		if (rdev->pm.dpm_enabled)
			*value = radeon_dpm_get_current_sclk(rdev) / 100;
		else
			*value = rdev->pm.current_sclk / 100;
		break;
	case RADEON_INFO_CURRENT_GPU_MCLK:
		/* get mclk in Mhz */
		if (rdev->pm.dpm_enabled)
			*value = radeon_dpm_get_current_mclk(rdev) / 100;
		else
			*value = rdev->pm.current_mclk / 100;
		break;
595 596 597 598 599 600 601 602
	case RADEON_INFO_READ_REG:
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (radeon_get_allowed_info_register(rdev, *value, value))
			return -EINVAL;
		break;
603 604 605
	case RADEON_INFO_VA_UNMAP_WORKING:
		*value = true;
		break;
606 607 608
	case RADEON_INFO_GPU_RESET_COUNTER:
		*value = atomic_read(&rdev->gpu_reset_counter);
		break;
609
	default:
610
		DRM_DEBUG_KMS("Invalid request %d\n", info->request);
611 612
		return -EINVAL;
	}
D
Daniel Vetter 已提交
613
	if (copy_to_user(value_ptr, (char*)value, value_size)) {
614
		DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
615 616 617 618 619 620 621 622 623
		return -EFAULT;
	}
	return 0;
}


/*
 * Outdated mess for old drm with Xorg being in charge (void function now).
 */
A
Alex Deucher 已提交
624
/**
625
 * radeon_driver_lastclose_kms - drm callback for last close
A
Alex Deucher 已提交
626 627 628
 *
 * @dev: drm dev pointer
 *
629
 * Switch vga_switcheroo state after last close (all asics).
A
Alex Deucher 已提交
630
 */
631 632
void radeon_driver_lastclose_kms(struct drm_device *dev)
{
633
	drm_fb_helper_lastclose(dev);
634
	vga_switcheroo_process_delayed_switch();
635 636
}

A
Alex Deucher 已提交
637 638 639 640 641 642 643 644 645
/**
 * radeon_driver_open_kms - drm callback for open
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device open, init vm on cayman+ (all asics).
 * Returns 0 on success, error on failure.
 */
646 647
int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
{
648
	struct radeon_device *rdev = dev->dev_private;
649
	int r;
650 651 652

	file_priv->driver_priv = NULL;

653 654 655 656
	r = pm_runtime_get_sync(dev->dev);
	if (r < 0)
		return r;

657 658 659
	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN) {
		struct radeon_fpriv *fpriv;
660
		struct radeon_vm *vm;
661 662 663

		fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
		if (unlikely(!fpriv)) {
664 665
			r = -ENOMEM;
			goto out_suspend;
666 667
		}

668
		if (rdev->accel_working) {
669 670 671 672
			vm = &fpriv->vm;
			r = radeon_vm_init(rdev, vm);
			if (r) {
				kfree(fpriv);
673
				goto out_suspend;
674 675
			}

676 677
			r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
			if (r) {
678
				radeon_vm_fini(rdev, vm);
679
				kfree(fpriv);
680
				goto out_suspend;
681
			}
682

683 684
			/* map the ib pool buffer read only into
			 * virtual address space */
685 686 687 688
			vm->ib_bo_va = radeon_vm_bo_add(rdev, vm,
							rdev->ring_tmp_bo.bo);
			r = radeon_vm_bo_set_addr(rdev, vm->ib_bo_va,
						  RADEON_VA_IB_OFFSET,
689 690 691
						  RADEON_VM_PAGE_READABLE |
						  RADEON_VM_PAGE_SNOOPED);
			if (r) {
692
				radeon_vm_fini(rdev, vm);
693
				kfree(fpriv);
694
				goto out_suspend;
695
			}
696 697 698
		}
		file_priv->driver_priv = fpriv;
	}
699

700
out_suspend:
701 702
	pm_runtime_mark_last_busy(dev->dev);
	pm_runtime_put_autosuspend(dev->dev);
703
	return r;
704 705
}

A
Alex Deucher 已提交
706 707 708 709 710 711
/**
 * radeon_driver_postclose_kms - drm callback for post close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
712 713
 * On device close, tear down hyperz and cmask filps on r1xx-r5xx
 * (all asics).  And tear down vm on cayman+ (all asics).
A
Alex Deucher 已提交
714
 */
715 716 717
void radeon_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv)
{
718 719
	struct radeon_device *rdev = dev->dev_private;

720 721 722 723 724 725 726 727 728 729 730 731
	pm_runtime_get_sync(dev->dev);

	mutex_lock(&rdev->gem.mutex);
	if (rdev->hyperz_filp == file_priv)
		rdev->hyperz_filp = NULL;
	if (rdev->cmask_filp == file_priv)
		rdev->cmask_filp = NULL;
	mutex_unlock(&rdev->gem.mutex);

	radeon_uvd_free_handles(rdev, file_priv);
	radeon_vce_free_handles(rdev, file_priv);

732 733 734
	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
		struct radeon_fpriv *fpriv = file_priv->driver_priv;
735
		struct radeon_vm *vm = &fpriv->vm;
736 737
		int r;

738 739 740
		if (rdev->accel_working) {
			r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
			if (!r) {
741 742
				if (vm->ib_bo_va)
					radeon_vm_bo_rmv(rdev, vm->ib_bo_va);
743 744
				radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
			}
745
			radeon_vm_fini(rdev, vm);
746
		}
747 748 749 750

		kfree(fpriv);
		file_priv->driver_priv = NULL;
	}
751 752
	pm_runtime_mark_last_busy(dev->dev);
	pm_runtime_put_autosuspend(dev->dev);
753 754 755 756 757
}

/*
 * VBlank related functions.
 */
A
Alex Deucher 已提交
758 759 760 761
/**
 * radeon_get_vblank_counter_kms - get frame count
 *
 * @dev: drm dev pointer
762
 * @pipe: crtc to get the frame count from
A
Alex Deucher 已提交
763 764 765 766
 *
 * Gets the frame count on the requested crtc (all asics).
 * Returns frame count on success, -EINVAL on failure.
 */
767
u32 radeon_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
768
{
769 770
	int vpos, hpos, stat;
	u32 count;
771 772
	struct radeon_device *rdev = dev->dev_private;

773
	if (pipe >= rdev->num_crtc) {
774
		DRM_ERROR("Invalid crtc %u\n", pipe);
775 776 777
		return -EINVAL;
	}

778 779 780 781 782 783 784 785
	/* The hw increments its frame counter at start of vsync, not at start
	 * of vblank, as is required by DRM core vblank counter handling.
	 * Cook the hw count here to make it appear to the caller as if it
	 * incremented at start of vblank. We measure distance to start of
	 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
	 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
	 * result by 1 to give the proper appearance to caller.
	 */
786
	if (rdev->mode_info.crtcs[pipe]) {
787 788 789 790
		/* Repeat readout if needed to provide stable result if
		 * we cross start of vsync during the queries.
		 */
		do {
791
			count = radeon_get_vblank_counter(rdev, pipe);
792 793 794 795 796
			/* Ask radeon_get_crtc_scanoutpos to return vpos as
			 * distance to start of vblank, instead of regular
			 * vertical scanout pos.
			 */
			stat = radeon_get_crtc_scanoutpos(
797
				dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
798
				&vpos, &hpos, NULL, NULL,
799 800
				&rdev->mode_info.crtcs[pipe]->base.hwmode);
		} while (count != radeon_get_vblank_counter(rdev, pipe));
801 802 803 804 805 806

		if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
		    (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
			DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
		}
		else {
807 808
			DRM_DEBUG_VBL("crtc %u: dist from vblank start %d\n",
				      pipe, vpos);
809 810 811 812 813 814 815 816 817 818 819

			/* Bump counter if we are at >= leading edge of vblank,
			 * but before vsync where vpos would turn negative and
			 * the hw counter really increments.
			 */
			if (vpos >= 0)
				count++;
		}
	}
	else {
	    /* Fallback to use value as is. */
820
	    count = radeon_get_vblank_counter(rdev, pipe);
821 822 823 824
	    DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
	}

	return count;
825 826
}

A
Alex Deucher 已提交
827 828 829 830 831 832 833 834 835
/**
 * radeon_enable_vblank_kms - enable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to enable vblank interrupt for
 *
 * Enable the interrupt on the requested crtc (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
836 837
int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
{
838
	struct radeon_device *rdev = dev->dev_private;
839 840
	unsigned long irqflags;
	int r;
841

842
	if (crtc < 0 || crtc >= rdev->num_crtc) {
843 844 845 846
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

847
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
848
	rdev->irq.crtc_vblank_int[crtc] = true;
849 850 851
	r = radeon_irq_set(rdev);
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
	return r;
852 853
}

A
Alex Deucher 已提交
854 855 856 857 858 859 860 861
/**
 * radeon_disable_vblank_kms - disable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to disable vblank interrupt for
 *
 * Disable the interrupt on the requested crtc (all asics).
 */
862 863
void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
{
864
	struct radeon_device *rdev = dev->dev_private;
865
	unsigned long irqflags;
866

867
	if (crtc < 0 || crtc >= rdev->num_crtc) {
868 869 870 871
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return;
	}

872
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
873 874
	rdev->irq.crtc_vblank_int[crtc] = false;
	radeon_irq_set(rdev);
875
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
876 877
}

R
Rob Clark 已提交
878
const struct drm_ioctl_desc radeon_ioctls_kms[] = {
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
	DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_START, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_RESET, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SWAP, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CLEAR, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDICES, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FLIP, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_ALLOC, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FREE, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, drm_invalid_op, DRM_AUTH),
906
	/* KMS */
907 908 909 910 911 912 913 914 915 916 917 918 919 920 921
	DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_USERPTR, radeon_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
922
};
923
int radeon_max_kms_ioctl = ARRAY_SIZE(radeon_ioctls_kms);