radeon_kms.c 24.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <drm/drmP.h>
29
#include "radeon.h"
30
#include <drm/radeon_drm.h>
31
#include "radeon_asic.h"
32

33
#include <linux/vga_switcheroo.h>
34
#include <linux/slab.h>
35
#include <linux/pm_runtime.h>
A
Alex Deucher 已提交
36 37 38 39 40 41 42 43 44 45 46
/**
 * radeon_driver_unload_kms - Main unload function for KMS.
 *
 * @dev: drm dev pointer
 *
 * This is the main unload function for KMS (all asics).
 * It calls radeon_modeset_fini() to tear down the
 * displays, and radeon_device_fini() to tear down
 * the rest of the device (CP, writeback, etc.).
 * Returns 0 on success.
 */
47 48 49 50 51 52
int radeon_driver_unload_kms(struct drm_device *dev)
{
	struct radeon_device *rdev = dev->dev_private;

	if (rdev == NULL)
		return 0;
53

54 55
	if (rdev->rmmio == NULL)
		goto done_free;
56 57 58

	pm_runtime_get_sync(dev->dev);

59
	radeon_acpi_fini(rdev);
60
	
61 62
	radeon_modeset_fini(rdev);
	radeon_device_fini(rdev);
63 64

done_free:
65 66 67 68
	kfree(rdev);
	dev->dev_private = NULL;
	return 0;
}
69

A
Alex Deucher 已提交
70 71 72 73 74 75 76 77 78 79 80 81 82
/**
 * radeon_driver_load_kms - Main load function for KMS.
 *
 * @dev: drm dev pointer
 * @flags: device flags
 *
 * This is the main load function for KMS (all asics).
 * It calls radeon_device_init() to set up the non-display
 * parts of the chip (asic init, CP, writeback, etc.), and
 * radeon_modeset_init() to set up the display parts
 * (crtcs, encoders, hotplug detect, etc.).
 * Returns 0 on success, error on failure.
 */
83 84 85
int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
{
	struct radeon_device *rdev;
86
	int r, acpi_status;
87 88 89 90 91 92 93 94

	rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
	if (rdev == NULL) {
		return -ENOMEM;
	}
	dev->dev_private = (void *)rdev;

	/* update BUS flag */
95
	if (drm_pci_device_is_agp(dev)) {
96
		flags |= RADEON_IS_AGP;
J
Jon Mason 已提交
97
	} else if (pci_is_pcie(dev->pdev)) {
98 99 100 101 102
		flags |= RADEON_IS_PCIE;
	} else {
		flags |= RADEON_IS_PCI;
	}

103 104 105 106 107 108
	/* radeon_device_init should report only fatal error
	 * like memory allocation failure or iomapping failure,
	 * or memory manager initialization failure, it must
	 * properly initialize the GPU MC controller and permit
	 * VRAM allocation
	 */
109 110
	r = radeon_device_init(rdev, dev, dev->pdev, flags);
	if (r) {
111 112
		dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
		goto out;
113
	}
114

115 116 117 118 119
	/* Again modeset_init should fail only on fatal error
	 * otherwise it should provide enough functionalities
	 * for shadowfb to run
	 */
	r = radeon_modeset_init(rdev);
120 121
	if (r)
		dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
122 123 124 125 126 127 128 129 130 131 132

	/* Call ACPI methods: require modeset init
	 * but failure is not fatal
	 */
	if (!r) {
		acpi_status = radeon_acpi_init(rdev);
		if (acpi_status)
		dev_dbg(&dev->pdev->dev,
				"Error during ACPI methods call\n");
	}

133 134 135 136 137 138 139 140 141
	if (radeon_runtime_pm != 0) {
		pm_runtime_use_autosuspend(dev->dev);
		pm_runtime_set_autosuspend_delay(dev->dev, 5000);
		pm_runtime_set_active(dev->dev);
		pm_runtime_allow(dev->dev);
		pm_runtime_mark_last_busy(dev->dev);
		pm_runtime_put_autosuspend(dev->dev);
	}

142 143 144
out:
	if (r)
		radeon_driver_unload_kms(dev);
145 146


147
	return r;
148 149
}

A
Alex Deucher 已提交
150 151 152 153 154 155 156 157 158 159
/**
 * radeon_set_filp_rights - Set filp right.
 *
 * @dev: drm dev pointer
 * @owner: drm file
 * @applier: drm file
 * @value: value
 *
 * Sets the filp rights for the device (all asics).
 */
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
static void radeon_set_filp_rights(struct drm_device *dev,
				   struct drm_file **owner,
				   struct drm_file *applier,
				   uint32_t *value)
{
	mutex_lock(&dev->struct_mutex);
	if (*value == 1) {
		/* wants rights */
		if (!*owner)
			*owner = applier;
	} else if (*value == 0) {
		/* revokes rights */
		if (*owner == applier)
			*owner = NULL;
	}
	*value = *owner == applier ? 1 : 0;
	mutex_unlock(&dev->struct_mutex);
}
178 179

/*
180
 * Userspace get information ioctl
181
 */
A
Alex Deucher 已提交
182 183 184 185 186 187 188 189 190 191 192 193
/**
 * radeon_info_ioctl - answer a device specific request.
 *
 * @rdev: radeon device pointer
 * @data: request object
 * @filp: drm filp
 *
 * This function is used to pass device specific parameters to the userspace
 * drivers.  Examples include: pci device id, pipeline parms, tiling params,
 * etc. (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
194
static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
195 196
{
	struct radeon_device *rdev = dev->dev_private;
197
	struct drm_radeon_info *info = data;
198
	struct radeon_mode_info *minfo = &rdev->mode_info;
199 200
	uint32_t *value, value_tmp, *value_ptr, value_size;
	uint64_t value64;
201 202
	struct drm_crtc *crtc;
	int i, found;
203 204

	value_ptr = (uint32_t *)((unsigned long)info->value);
205 206
	value = &value_tmp;
	value_size = sizeof(uint32_t);
207

208 209
	switch (info->request) {
	case RADEON_INFO_DEVICE_ID:
210
		*value = dev->pdev->device;
211 212
		break;
	case RADEON_INFO_NUM_GB_PIPES:
213
		*value = rdev->num_gb_pipes;
214
		break;
215
	case RADEON_INFO_NUM_Z_PIPES:
216
		*value = rdev->num_z_pipes;
217
		break;
218
	case RADEON_INFO_ACCEL_WORKING:
219 220
		/* xf86-video-ati 6.13.0 relies on this being false for evergreen */
		if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
221
			*value = false;
222
		else
223
			*value = rdev->accel_working;
224
		break;
225
	case RADEON_INFO_CRTC_FROM_ID:
D
Daniel Vetter 已提交
226
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
227 228 229
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
230 231
		for (i = 0, found = 0; i < rdev->num_crtc; i++) {
			crtc = (struct drm_crtc *)minfo->crtcs[i];
232
			if (crtc && crtc->base.id == *value) {
233
				struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
234
				*value = radeon_crtc->crtc_id;
235 236 237 238 239
				found = 1;
				break;
			}
		}
		if (!found) {
240
			DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
241 242 243
			return -EINVAL;
		}
		break;
244
	case RADEON_INFO_ACCEL_WORKING2:
245
		*value = rdev->accel_working;
246
		break;
247
	case RADEON_INFO_TILING_CONFIG:
248 249 250
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.tile_config;
		else if (rdev->family >= CHIP_TAHITI)
251
			*value = rdev->config.si.tile_config;
252
		else if (rdev->family >= CHIP_CAYMAN)
253
			*value = rdev->config.cayman.tile_config;
254
		else if (rdev->family >= CHIP_CEDAR)
255
			*value = rdev->config.evergreen.tile_config;
256
		else if (rdev->family >= CHIP_RV770)
257
			*value = rdev->config.rv770.tile_config;
258
		else if (rdev->family >= CHIP_R600)
259
			*value = rdev->config.r600.tile_config;
260
		else {
261
			DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
262 263
			return -EINVAL;
		}
264
		break;
265
	case RADEON_INFO_WANT_HYPERZ:
266 267 268 269 270 271
		/* The "value" here is both an input and output parameter.
		 * If the input value is 1, filp requests hyper-z access.
		 * If the input value is 0, filp revokes its hyper-z access.
		 *
		 * When returning, the value is 1 if filp owns hyper-z access,
		 * 0 otherwise. */
D
Daniel Vetter 已提交
272
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
273 274 275 276 277
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
278 279
			return -EINVAL;
		}
280
		radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
281 282 283
		break;
	case RADEON_INFO_WANT_CMASK:
		/* The same logic as Hyper-Z. */
D
Daniel Vetter 已提交
284
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
285 286 287 288 289
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
290
			return -EINVAL;
291
		}
292
		radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
293
		break;
294 295
	case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
		/* return clock value in KHz */
296
		if (rdev->asic->get_xclk)
297
			*value = radeon_get_xclk(rdev) * 10;
298
		else
299
			*value = rdev->clock.spll.reference_freq * 10;
300
		break;
301
	case RADEON_INFO_NUM_BACKENDS:
302 303 304 305
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_backends_per_se *
				rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
306
			*value = rdev->config.si.max_backends_per_se *
307 308
				rdev->config.si.max_shader_engines;
		else if (rdev->family >= CHIP_CAYMAN)
309
			*value = rdev->config.cayman.max_backends_per_se *
310 311
				rdev->config.cayman.max_shader_engines;
		else if (rdev->family >= CHIP_CEDAR)
312
			*value = rdev->config.evergreen.max_backends;
313
		else if (rdev->family >= CHIP_RV770)
314
			*value = rdev->config.rv770.max_backends;
315
		else if (rdev->family >= CHIP_R600)
316
			*value = rdev->config.r600.max_backends;
317 318 319 320
		else {
			return -EINVAL;
		}
		break;
321
	case RADEON_INFO_NUM_TILE_PIPES:
322 323 324
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_tile_pipes;
		else if (rdev->family >= CHIP_TAHITI)
325
			*value = rdev->config.si.max_tile_pipes;
326
		else if (rdev->family >= CHIP_CAYMAN)
327
			*value = rdev->config.cayman.max_tile_pipes;
328
		else if (rdev->family >= CHIP_CEDAR)
329
			*value = rdev->config.evergreen.max_tile_pipes;
330
		else if (rdev->family >= CHIP_RV770)
331
			*value = rdev->config.rv770.max_tile_pipes;
332
		else if (rdev->family >= CHIP_R600)
333
			*value = rdev->config.r600.max_tile_pipes;
334 335 336 337
		else {
			return -EINVAL;
		}
		break;
338
	case RADEON_INFO_FUSION_GART_WORKING:
339
		*value = 1;
340
		break;
341
	case RADEON_INFO_BACKEND_MAP:
342
		if (rdev->family >= CHIP_BONAIRE)
343
			*value = rdev->config.cik.backend_map;
344
		else if (rdev->family >= CHIP_TAHITI)
345
			*value = rdev->config.si.backend_map;
346
		else if (rdev->family >= CHIP_CAYMAN)
347
			*value = rdev->config.cayman.backend_map;
348
		else if (rdev->family >= CHIP_CEDAR)
349
			*value = rdev->config.evergreen.backend_map;
350
		else if (rdev->family >= CHIP_RV770)
351
			*value = rdev->config.rv770.backend_map;
352
		else if (rdev->family >= CHIP_R600)
353
			*value = rdev->config.r600.backend_map;
354 355 356 357
		else {
			return -EINVAL;
		}
		break;
358 359 360 361
	case RADEON_INFO_VA_START:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
362
		*value = RADEON_VA_RESERVED_SIZE;
363 364 365 366 367
		break;
	case RADEON_INFO_IB_VM_MAX_SIZE:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
368
		*value = RADEON_IB_VM_MAX_SIZE;
369
		break;
370
	case RADEON_INFO_MAX_PIPES:
371 372 373
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_cu_per_sh;
		else if (rdev->family >= CHIP_TAHITI)
374
			*value = rdev->config.si.max_cu_per_sh;
375
		else if (rdev->family >= CHIP_CAYMAN)
376
			*value = rdev->config.cayman.max_pipes_per_simd;
377
		else if (rdev->family >= CHIP_CEDAR)
378
			*value = rdev->config.evergreen.max_pipes;
379
		else if (rdev->family >= CHIP_RV770)
380
			*value = rdev->config.rv770.max_pipes;
381
		else if (rdev->family >= CHIP_R600)
382
			*value = rdev->config.r600.max_pipes;
383 384 385 386
		else {
			return -EINVAL;
		}
		break;
387 388 389 390 391 392 393 394 395
	case RADEON_INFO_TIMESTAMP:
		if (rdev->family < CHIP_R600) {
			DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
			return -EINVAL;
		}
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = radeon_get_gpu_clock_counter(rdev);
		break;
396
	case RADEON_INFO_MAX_SE:
397 398 399
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
400
			*value = rdev->config.si.max_shader_engines;
401
		else if (rdev->family >= CHIP_CAYMAN)
402
			*value = rdev->config.cayman.max_shader_engines;
403
		else if (rdev->family >= CHIP_CEDAR)
404
			*value = rdev->config.evergreen.num_ses;
405
		else
406
			*value = 1;
407 408
		break;
	case RADEON_INFO_MAX_SH_PER_SE:
409 410 411
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_sh_per_se;
		else if (rdev->family >= CHIP_TAHITI)
412
			*value = rdev->config.si.max_sh_per_se;
413 414 415
		else
			return -EINVAL;
		break;
416
	case RADEON_INFO_FASTFB_WORKING:
417
		*value = rdev->fastfb_working;
418
		break;
419
	case RADEON_INFO_RING_WORKING:
D
Daniel Vetter 已提交
420
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
421 422 423 424
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		switch (*value) {
425 426
		case RADEON_CS_RING_GFX:
		case RADEON_CS_RING_COMPUTE:
427
			*value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
428 429
			break;
		case RADEON_CS_RING_DMA:
430 431
			*value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
			*value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
432 433
			break;
		case RADEON_CS_RING_UVD:
434
			*value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
435
			break;
436 437 438
		case RADEON_CS_RING_VCE:
			*value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
			break;
439 440 441 442
		default:
			return -EINVAL;
		}
		break;
443
	case RADEON_INFO_SI_TILE_MODE_ARRAY:
444
		if (rdev->family >= CHIP_BONAIRE) {
445 446 447 448 449 450 451
			value = rdev->config.cik.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else if (rdev->family >= CHIP_TAHITI) {
			value = rdev->config.si.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else {
			DRM_DEBUG_KMS("tile mode array is si+ only!\n");
452 453
			return -EINVAL;
		}
454
		break;
455 456 457 458 459 460 461 462 463
	case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
		if (rdev->family >= CHIP_BONAIRE) {
			value = rdev->config.cik.macrotile_mode_array;
			value_size = sizeof(uint32_t)*16;
		} else {
			DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
			return -EINVAL;
		}
		break;
464 465 466
	case RADEON_INFO_SI_CP_DMA_COMPUTE:
		*value = 1;
		break;
467 468 469 470 471 472 473 474 475
	case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
		if (rdev->family >= CHIP_BONAIRE) {
			*value = rdev->config.cik.backend_enable_mask;
		} else if (rdev->family >= CHIP_TAHITI) {
			*value = rdev->config.si.backend_enable_mask;
		} else {
			DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
		}
		break;
476 477 478 479 480 481 482
	case RADEON_INFO_MAX_SCLK:
		if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
		    rdev->pm.dpm_enabled)
			*value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
		else
			*value = rdev->pm.default_sclk * 10;
		break;
483 484 485 486 487 488
	case RADEON_INFO_VCE_FW_VERSION:
		*value = rdev->vce.fw_version;
		break;
	case RADEON_INFO_VCE_FB_VERSION:
		*value = rdev->vce.fb_version;
		break;
489
	default:
490
		DRM_DEBUG_KMS("Invalid request %d\n", info->request);
491 492
		return -EINVAL;
	}
D
Daniel Vetter 已提交
493
	if (copy_to_user(value_ptr, (char*)value, value_size)) {
494
		DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
495 496 497 498 499 500 501 502 503
		return -EFAULT;
	}
	return 0;
}


/*
 * Outdated mess for old drm with Xorg being in charge (void function now).
 */
A
Alex Deucher 已提交
504 505 506 507 508 509 510
/**
 * radeon_driver_firstopen_kms - drm callback for last close
 *
 * @dev: drm dev pointer
 *
 * Switch vga switcheroo state after last close (all asics).
 */
511 512
void radeon_driver_lastclose_kms(struct drm_device *dev)
{
513
	vga_switcheroo_process_delayed_switch();
514 515
}

A
Alex Deucher 已提交
516 517 518 519 520 521 522 523 524
/**
 * radeon_driver_open_kms - drm callback for open
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device open, init vm on cayman+ (all asics).
 * Returns 0 on success, error on failure.
 */
525 526
int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
{
527
	struct radeon_device *rdev = dev->dev_private;
528
	int r;
529 530 531

	file_priv->driver_priv = NULL;

532 533 534 535
	r = pm_runtime_get_sync(dev->dev);
	if (r < 0)
		return r;

536 537 538
	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN) {
		struct radeon_fpriv *fpriv;
539
		struct radeon_bo_va *bo_va;
540 541 542 543 544 545 546
		int r;

		fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
		if (unlikely(!fpriv)) {
			return -ENOMEM;
		}

547 548 549 550 551 552 553 554 555
		radeon_vm_init(rdev, &fpriv->vm);

		/* map the ib pool buffer read only into
		 * virtual address space */
		bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
					 rdev->ring_tmp_bo.bo);
		r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
					  RADEON_VM_PAGE_READABLE |
					  RADEON_VM_PAGE_SNOOPED);
556 557 558 559 560 561 562 563
		if (r) {
			radeon_vm_fini(rdev, &fpriv->vm);
			kfree(fpriv);
			return r;
		}

		file_priv->driver_priv = fpriv;
	}
564 565 566

	pm_runtime_mark_last_busy(dev->dev);
	pm_runtime_put_autosuspend(dev->dev);
567 568 569
	return 0;
}

A
Alex Deucher 已提交
570 571 572 573 574 575 576 577
/**
 * radeon_driver_postclose_kms - drm callback for post close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device post close, tear down vm on cayman+ (all asics).
 */
578 579 580
void radeon_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv)
{
581 582 583 584 585
	struct radeon_device *rdev = dev->dev_private;

	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
		struct radeon_fpriv *fpriv = file_priv->driver_priv;
586 587 588 589 590 591 592 593 594 595 596
		struct radeon_bo_va *bo_va;
		int r;

		r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
		if (!r) {
			bo_va = radeon_vm_bo_find(&fpriv->vm,
						  rdev->ring_tmp_bo.bo);
			if (bo_va)
				radeon_vm_bo_rmv(rdev, bo_va);
			radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
		}
597 598 599 600 601

		radeon_vm_fini(rdev, &fpriv->vm);
		kfree(fpriv);
		file_priv->driver_priv = NULL;
	}
602 603
}

A
Alex Deucher 已提交
604 605 606 607 608 609 610 611 612
/**
 * radeon_driver_preclose_kms - drm callback for pre close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
 * (all asics).
 */
613 614 615
void radeon_driver_preclose_kms(struct drm_device *dev,
				struct drm_file *file_priv)
{
616 617 618
	struct radeon_device *rdev = dev->dev_private;
	if (rdev->hyperz_filp == file_priv)
		rdev->hyperz_filp = NULL;
619 620
	if (rdev->cmask_filp == file_priv)
		rdev->cmask_filp = NULL;
C
Christian König 已提交
621
	radeon_uvd_free_handles(rdev, file_priv);
622
	radeon_vce_free_handles(rdev, file_priv);
623 624 625 626 627
}

/*
 * VBlank related functions.
 */
A
Alex Deucher 已提交
628 629 630 631 632 633 634 635 636
/**
 * radeon_get_vblank_counter_kms - get frame count
 *
 * @dev: drm dev pointer
 * @crtc: crtc to get the frame count from
 *
 * Gets the frame count on the requested crtc (all asics).
 * Returns frame count on success, -EINVAL on failure.
 */
637 638
u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
{
639 640
	struct radeon_device *rdev = dev->dev_private;

641
	if (crtc < 0 || crtc >= rdev->num_crtc) {
642 643 644 645 646
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

	return radeon_get_vblank_counter(rdev, crtc);
647 648
}

A
Alex Deucher 已提交
649 650 651 652 653 654 655 656 657
/**
 * radeon_enable_vblank_kms - enable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to enable vblank interrupt for
 *
 * Enable the interrupt on the requested crtc (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
658 659
int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
{
660
	struct radeon_device *rdev = dev->dev_private;
661 662
	unsigned long irqflags;
	int r;
663

664
	if (crtc < 0 || crtc >= rdev->num_crtc) {
665 666 667 668
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

669
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
670
	rdev->irq.crtc_vblank_int[crtc] = true;
671 672 673
	r = radeon_irq_set(rdev);
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
	return r;
674 675
}

A
Alex Deucher 已提交
676 677 678 679 680 681 682 683
/**
 * radeon_disable_vblank_kms - disable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to disable vblank interrupt for
 *
 * Disable the interrupt on the requested crtc (all asics).
 */
684 685
void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
{
686
	struct radeon_device *rdev = dev->dev_private;
687
	unsigned long irqflags;
688

689
	if (crtc < 0 || crtc >= rdev->num_crtc) {
690 691 692 693
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return;
	}

694
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
695 696
	rdev->irq.crtc_vblank_int[crtc] = false;
	radeon_irq_set(rdev);
697
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
698 699
}

A
Alex Deucher 已提交
700 701 702 703 704 705 706 707 708 709 710 711 712
/**
 * radeon_get_vblank_timestamp_kms - get vblank timestamp
 *
 * @dev: drm dev pointer
 * @crtc: crtc to get the timestamp for
 * @max_error: max error
 * @vblank_time: time value
 * @flags: flags passed to the driver
 *
 * Gets the timestamp on the requested crtc based on the
 * scanout position.  (all asics).
 * Returns postive status flags on success, negative error on failure.
 */
713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
				    int *max_error,
				    struct timeval *vblank_time,
				    unsigned flags)
{
	struct drm_crtc *drmcrtc;
	struct radeon_device *rdev = dev->dev_private;

	if (crtc < 0 || crtc >= dev->num_crtcs) {
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

	/* Get associated drm_crtc: */
	drmcrtc = &rdev->mode_info.crtcs[crtc]->base;

	/* Helper routine in DRM core does all the work: */
	return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
						     vblank_time, flags,
732
						     drmcrtc, &drmcrtc->hwmode);
733
}
734 735

#define KMS_INVALID_IOCTL(name)						\
736 737
static int name(struct drm_device *dev, void *data, struct drm_file	\
		*file_priv)						\
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
{									\
	DRM_ERROR("invalid ioctl with kms %s\n", __func__);		\
	return -EINVAL;							\
}

/*
 * All these ioctls are invalid in kms world.
 */
KMS_INVALID_IOCTL(radeon_cp_init_kms)
KMS_INVALID_IOCTL(radeon_cp_start_kms)
KMS_INVALID_IOCTL(radeon_cp_stop_kms)
KMS_INVALID_IOCTL(radeon_cp_reset_kms)
KMS_INVALID_IOCTL(radeon_cp_idle_kms)
KMS_INVALID_IOCTL(radeon_cp_resume_kms)
KMS_INVALID_IOCTL(radeon_engine_reset_kms)
KMS_INVALID_IOCTL(radeon_fullscreen_kms)
KMS_INVALID_IOCTL(radeon_cp_swap_kms)
KMS_INVALID_IOCTL(radeon_cp_clear_kms)
KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
KMS_INVALID_IOCTL(radeon_cp_indices_kms)
KMS_INVALID_IOCTL(radeon_cp_texture_kms)
KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
KMS_INVALID_IOCTL(radeon_cp_flip_kms)
KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
KMS_INVALID_IOCTL(radeon_mem_free_kms)
KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
KMS_INVALID_IOCTL(radeon_irq_emit_kms)
KMS_INVALID_IOCTL(radeon_irq_wait_kms)
KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
KMS_INVALID_IOCTL(radeon_surface_free_kms)


R
Rob Clark 已提交
775
const struct drm_ioctl_desc radeon_ioctls_kms[] = {
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
	DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
803
	/* KMS */
804 805 806 807
	DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
808 809
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
810 811 812 813 814 815 816
	DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
817
	DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
818 819
};
int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);