intel_guc.h 8.0 KB
Newer Older
1
/* SPDX-License-Identifier: MIT */
2
/*
3
 * Copyright © 2014-2019 Intel Corporation
4 5 6 7 8
 */

#ifndef _INTEL_GUC_H_
#define _INTEL_GUC_H_

9
#include <linux/xarray.h>
10
#include <linux/delay.h>
11

12
#include "intel_uncore.h"
13
#include "intel_guc_fw.h"
14 15 16
#include "intel_guc_fwif.h"
#include "intel_guc_ct.h"
#include "intel_guc_log.h"
17
#include "intel_guc_reg.h"
18
#include "intel_uc_fw.h"
19
#include "i915_utils.h"
20 21
#include "i915_vma.h"

22 23
struct __guc_ads_blob;

24 25
/*
 * Top level structure of GuC. It handles firmware loading and manages client
26 27
 * pool. intel_guc owns a intel_guc_client to replace the legacy ExecList
 * submission.
28
 */
29 30 31 32 33
struct intel_guc {
	struct intel_uc_fw fw;
	struct intel_guc_log log;
	struct intel_guc_ct ct;

34 35 36 37
	/* Global engine used to submit requests to GuC */
	struct i915_sched_engine *sched_engine;
	struct i915_request *stalled_request;

38
	/* intel_guc_recv interrupt related state */
39 40
	spinlock_t irq_lock;
	unsigned int msg_enabled_mask;
41

42 43
	atomic_t outstanding_submission_g2h;

44
	struct {
45 46 47
		void (*reset)(struct intel_guc *guc);
		void (*enable)(struct intel_guc *guc);
		void (*disable)(struct intel_guc *guc);
48 49
	} interrupts;

50 51 52 53 54 55 56 57
	/*
	 * contexts_lock protects the pool of free guc ids and a linked list of
	 * guc ids available to be stolen
	 */
	spinlock_t contexts_lock;
	struct ida guc_ids;
	struct list_head guc_id_list;

58
	bool submission_supported;
59
	bool submission_selected;
60

61
	struct i915_vma *ads_vma;
62
	struct __guc_ads_blob *ads_blob;
63
	u32 ads_regset_size;
64
	u32 ads_golden_ctxt_size;
65

66 67
	struct i915_vma *lrc_desc_pool;
	void *lrc_desc_pool_vaddr;
68

69 70 71
	/* guc_id to intel_context lookup */
	struct xarray context_lookup;

72 73 74
	/* Control params for fw initialization */
	u32 params[GUC_CTL_MAX_DWORDS];

75 76 77 78 79 80 81
	/* GuC's FW specific registers used in MMIO send */
	struct {
		u32 base;
		unsigned int count;
		enum forcewake_domains fw_domains;
	} send_regs;

82 83 84
	/* register used to send interrupts to the GuC FW */
	i915_reg_t notify_reg;

85 86 87
	/* Store msg (e.g. log flush) that we see while CTBs are disabled */
	u32 mmio_msg;

88 89 90 91
	/* To serialize the intel_guc_send actions */
	struct mutex send_mutex;
};

92 93 94 95 96
static inline struct intel_guc *log_to_guc(struct intel_guc_log *log)
{
	return container_of(log, struct intel_guc, log);
}

97 98 99
static
inline int intel_guc_send(struct intel_guc *guc, const u32 *action, u32 len)
{
100 101 102 103
	return intel_guc_ct_send(&guc->ct, action, len, NULL, 0, 0);
}

static
104 105
inline int intel_guc_send_nb(struct intel_guc *guc, const u32 *action, u32 len,
			     u32 g2h_len_dw)
106 107
{
	return intel_guc_ct_send(&guc->ct, action, len, NULL, 0,
108
				 MAKE_SEND_FLAGS(g2h_len_dw));
109 110 111 112 113 114
}

static inline int
intel_guc_send_and_receive(struct intel_guc *guc, const u32 *action, u32 len,
			   u32 *response_buf, u32 response_buf_size)
{
115
	return intel_guc_ct_send(&guc->ct, action, len,
116
				 response_buf, response_buf_size, 0);
117 118
}

119 120 121
static inline int intel_guc_send_busy_loop(struct intel_guc *guc,
					   const u32 *action,
					   u32 len,
122
					   u32 g2h_len_dw,
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
					   bool loop)
{
	int err;
	unsigned int sleep_period_ms = 1;
	bool not_atomic = !in_atomic() && !irqs_disabled();

	/*
	 * FIXME: Have caller pass in if we are in an atomic context to avoid
	 * using in_atomic(). It is likely safe here as we check for irqs
	 * disabled which basically all the spin locks in the i915 do but
	 * regardless this should be cleaned up.
	 */

	/* No sleeping with spin locks, just busy loop */
	might_sleep_if(loop && not_atomic);

retry:
140
	err = intel_guc_send_nb(guc, action, len, g2h_len_dw);
141 142 143 144 145 146 147 148 149 150 151 152 153 154
	if (unlikely(err == -EBUSY && loop)) {
		if (likely(not_atomic)) {
			if (msleep_interruptible(sleep_period_ms))
				return -EINTR;
			sleep_period_ms = sleep_period_ms << 1;
		} else {
			cpu_relax();
		}
		goto retry;
	}

	return err;
}

155 156
static inline void intel_guc_to_host_event_handler(struct intel_guc *guc)
{
157
	intel_guc_ct_event_handler(&guc->ct);
158 159
}

160 161 162 163 164 165 166 167
/* GuC addresses above GUC_GGTT_TOP also don't map through the GTT */
#define GUC_GGTT_TOP	0xFEE00000

/**
 * intel_guc_ggtt_offset() - Get and validate the GGTT offset of @vma
 * @guc: intel_guc structure.
 * @vma: i915 graphics virtual memory area.
 *
168
 * GuC does not allow any gfx GGTT address that falls into range
169 170
 * [0, ggtt.pin_bias), which is reserved for Boot ROM, SRAM and WOPCM.
 * Currently, in order to exclude [0, ggtt.pin_bias) address space from
171
 * GGTT, all gfx objects used by GuC are allocated with intel_guc_allocate_vma()
172
 * and pinned with PIN_OFFSET_BIAS along with the value of ggtt.pin_bias.
173
 *
174
 * Return: GGTT offset of the @vma.
175
 */
176 177
static inline u32 intel_guc_ggtt_offset(struct intel_guc *guc,
					struct i915_vma *vma)
178 179 180
{
	u32 offset = i915_ggtt_offset(vma);

181
	GEM_BUG_ON(offset < i915_ggtt_pin_bias(vma));
182 183 184 185 186 187
	GEM_BUG_ON(range_overflows_t(u64, offset, vma->size, GUC_GGTT_TOP));

	return offset;
}

void intel_guc_init_early(struct intel_guc *guc);
188
void intel_guc_init_late(struct intel_guc *guc);
189
void intel_guc_init_send_regs(struct intel_guc *guc);
190
void intel_guc_write_params(struct intel_guc *guc);
191 192
int intel_guc_init(struct intel_guc *guc);
void intel_guc_fini(struct intel_guc *guc);
193
void intel_guc_notify(struct intel_guc *guc);
194 195
int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len,
			u32 *response_buf, u32 response_buf_size);
196 197
int intel_guc_to_host_process_recv_msg(struct intel_guc *guc,
				       const u32 *payload, u32 len);
198
int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset);
199 200
int intel_guc_suspend(struct intel_guc *guc);
int intel_guc_resume(struct intel_guc *guc);
201
struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size);
202 203
int intel_guc_allocate_and_map_vma(struct intel_guc *guc, u32 size,
				   struct i915_vma **out_vma, void **out_vaddr);
204

205 206
static inline bool intel_guc_is_supported(struct intel_guc *guc)
{
207 208 209
	return intel_uc_fw_is_supported(&guc->fw);
}

210
static inline bool intel_guc_is_wanted(struct intel_guc *guc)
211 212
{
	return intel_uc_fw_is_enabled(&guc->fw);
213 214
}

215 216 217 218 219 220
static inline bool intel_guc_is_used(struct intel_guc *guc)
{
	GEM_BUG_ON(__intel_uc_fw_status(&guc->fw) == INTEL_UC_FIRMWARE_SELECTED);
	return intel_uc_fw_is_available(&guc->fw);
}

221
static inline bool intel_guc_is_fw_running(struct intel_guc *guc)
222
{
223
	return intel_uc_fw_is_running(&guc->fw);
224 225
}

226 227 228 229 230
static inline bool intel_guc_is_ready(struct intel_guc *guc)
{
	return intel_guc_is_fw_running(guc) && intel_guc_ct_enabled(&guc->ct);
}

231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
static inline void intel_guc_reset_interrupts(struct intel_guc *guc)
{
	guc->interrupts.reset(guc);
}

static inline void intel_guc_enable_interrupts(struct intel_guc *guc)
{
	guc->interrupts.enable(guc);
}

static inline void intel_guc_disable_interrupts(struct intel_guc *guc)
{
	guc->interrupts.disable(guc);
}

246 247 248
static inline int intel_guc_sanitize(struct intel_guc *guc)
{
	intel_uc_fw_sanitize(&guc->fw);
249
	intel_guc_disable_interrupts(guc);
250
	intel_guc_ct_sanitize(&guc->ct);
251 252
	guc->mmio_msg = 0;

253 254 255
	return 0;
}

256 257 258 259 260 261 262 263 264 265 266 267 268 269
static inline void intel_guc_enable_msg(struct intel_guc *guc, u32 mask)
{
	spin_lock_irq(&guc->irq_lock);
	guc->msg_enabled_mask |= mask;
	spin_unlock_irq(&guc->irq_lock);
}

static inline void intel_guc_disable_msg(struct intel_guc *guc, u32 mask)
{
	spin_lock_irq(&guc->irq_lock);
	guc->msg_enabled_mask &= ~mask;
	spin_unlock_irq(&guc->irq_lock);
}

270 271
int intel_guc_wait_for_idle(struct intel_guc *guc, long timeout);

272 273
int intel_guc_deregister_done_process_msg(struct intel_guc *guc,
					  const u32 *msg, u32 len);
274 275
int intel_guc_sched_done_process_msg(struct intel_guc *guc,
				     const u32 *msg, u32 len);
276 277
int intel_guc_context_reset_process_msg(struct intel_guc *guc,
					const u32 *msg, u32 len);
278 279
int intel_guc_engine_failure_process_msg(struct intel_guc *guc,
					 const u32 *msg, u32 len);
280

281 282
void intel_guc_find_hung_context(struct intel_engine_cs *engine);

283 284
int intel_guc_global_policies_update(struct intel_guc *guc);

285 286
void intel_guc_context_ban(struct intel_context *ce, struct i915_request *rq);

287 288 289 290 291
void intel_guc_submission_reset_prepare(struct intel_guc *guc);
void intel_guc_submission_reset(struct intel_guc *guc, bool stalled);
void intel_guc_submission_reset_finish(struct intel_guc *guc);
void intel_guc_submission_cancel_requests(struct intel_guc *guc);

292 293
void intel_guc_load_status(struct intel_guc *guc, struct drm_printer *p);

294
#endif