intel_guc.h 5.3 KB
Newer Older
1
/* SPDX-License-Identifier: MIT */
2
/*
3
 * Copyright © 2014-2019 Intel Corporation
4 5 6 7 8 9
 */

#ifndef _INTEL_GUC_H_
#define _INTEL_GUC_H_

#include "intel_uncore.h"
10
#include "intel_guc_fw.h"
11 12 13
#include "intel_guc_fwif.h"
#include "intel_guc_ct.h"
#include "intel_guc_log.h"
14
#include "intel_guc_reg.h"
15
#include "intel_uc_fw.h"
16
#include "i915_utils.h"
17 18
#include "i915_vma.h"

19 20
struct __guc_ads_blob;

21 22
/*
 * Top level structure of GuC. It handles firmware loading and manages client
23
 * pool and doorbells. intel_guc owns a intel_guc_client to replace the legacy
24 25
 * ExecList submission.
 */
26 27 28 29 30 31
struct intel_guc {
	struct intel_uc_fw fw;
	struct intel_guc_log log;
	struct intel_guc_ct ct;

	/* intel_guc_recv interrupt related state */
32 33
	spinlock_t irq_lock;
	unsigned int msg_enabled_mask;
34

35 36
	struct {
		bool enabled;
37 38 39
		void (*reset)(struct intel_guc *guc);
		void (*enable)(struct intel_guc *guc);
		void (*disable)(struct intel_guc *guc);
40 41
	} interrupts;

42 43
	bool submission_supported;

44
	struct i915_vma *ads_vma;
45 46
	struct __guc_ads_blob *ads_blob;

47 48 49
	struct i915_vma *stage_desc_pool;
	void *stage_desc_pool_vaddr;
	struct ida stage_ids;
50 51
	struct i915_vma *shared_data;
	void *shared_data_vaddr;
52

53
	struct intel_guc_client *execbuf_client;
54

55
	DECLARE_BITMAP(doorbell_bitmap, GUC_NUM_DOORBELLS);
56 57
	/* Cyclic counter mod pagesize	*/
	u32 db_cacheline;
58

59 60 61
	/* Control params for fw initialization */
	u32 params[GUC_CTL_MAX_DWORDS];

62 63 64 65 66 67 68
	/* GuC's FW specific registers used in MMIO send */
	struct {
		u32 base;
		unsigned int count;
		enum forcewake_domains fw_domains;
	} send_regs;

69 70 71
	/* Store msg (e.g. log flush) that we see while CTBs are disabled */
	u32 mmio_msg;

72 73 74 75
	/* To serialize the intel_guc_send actions */
	struct mutex send_mutex;

	/* GuC's FW specific send function */
76 77
	int (*send)(struct intel_guc *guc, const u32 *data, u32 len,
		    u32 *response_buf, u32 response_buf_size);
78

79 80 81
	/* GuC's FW specific event handler function */
	void (*handler)(struct intel_guc *guc);

82 83 84 85 86 87 88
	/* GuC's FW specific notify function */
	void (*notify)(struct intel_guc *guc);
};

static
inline int intel_guc_send(struct intel_guc *guc, const u32 *action, u32 len)
{
89 90 91 92 93 94 95 96
	return guc->send(guc, action, len, NULL, 0);
}

static inline int
intel_guc_send_and_receive(struct intel_guc *guc, const u32 *action, u32 len,
			   u32 *response_buf, u32 response_buf_size)
{
	return guc->send(guc, action, len, response_buf, response_buf_size);
97 98 99 100 101 102 103
}

static inline void intel_guc_notify(struct intel_guc *guc)
{
	guc->notify(guc);
}

104 105 106 107 108
static inline void intel_guc_to_host_event_handler(struct intel_guc *guc)
{
	guc->handler(guc);
}

109 110 111 112 113 114 115 116
/* GuC addresses above GUC_GGTT_TOP also don't map through the GTT */
#define GUC_GGTT_TOP	0xFEE00000

/**
 * intel_guc_ggtt_offset() - Get and validate the GGTT offset of @vma
 * @guc: intel_guc structure.
 * @vma: i915 graphics virtual memory area.
 *
117
 * GuC does not allow any gfx GGTT address that falls into range
118 119
 * [0, ggtt.pin_bias), which is reserved for Boot ROM, SRAM and WOPCM.
 * Currently, in order to exclude [0, ggtt.pin_bias) address space from
120
 * GGTT, all gfx objects used by GuC are allocated with intel_guc_allocate_vma()
121
 * and pinned with PIN_OFFSET_BIAS along with the value of ggtt.pin_bias.
122
 *
123
 * Return: GGTT offset of the @vma.
124
 */
125 126
static inline u32 intel_guc_ggtt_offset(struct intel_guc *guc,
					struct i915_vma *vma)
127 128 129
{
	u32 offset = i915_ggtt_offset(vma);

130
	GEM_BUG_ON(offset < i915_ggtt_pin_bias(vma));
131 132 133 134 135 136 137
	GEM_BUG_ON(range_overflows_t(u64, offset, vma->size, GUC_GGTT_TOP));

	return offset;
}

void intel_guc_init_early(struct intel_guc *guc);
void intel_guc_init_send_regs(struct intel_guc *guc);
138
void intel_guc_write_params(struct intel_guc *guc);
139 140
int intel_guc_init(struct intel_guc *guc);
void intel_guc_fini(struct intel_guc *guc);
141 142 143 144
int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len,
		       u32 *response_buf, u32 response_buf_size);
int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len,
			u32 *response_buf, u32 response_buf_size);
145
void intel_guc_to_host_event_handler(struct intel_guc *guc);
146
void intel_guc_to_host_event_handler_nop(struct intel_guc *guc);
147 148
int intel_guc_to_host_process_recv_msg(struct intel_guc *guc,
				       const u32 *payload, u32 len);
149 150
int intel_guc_sample_forcewake(struct intel_guc *guc);
int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset);
151 152
int intel_guc_suspend(struct intel_guc *guc);
int intel_guc_resume(struct intel_guc *guc);
153 154
struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size);

155 156 157 158 159
static inline bool intel_guc_is_supported(struct intel_guc *guc)
{
	return intel_uc_fw_supported(&guc->fw);
}

160
static inline bool intel_guc_is_running(struct intel_guc *guc)
161
{
162
	return intel_uc_fw_is_running(&guc->fw);
163 164
}

165 166 167
static inline int intel_guc_sanitize(struct intel_guc *guc)
{
	intel_uc_fw_sanitize(&guc->fw);
168 169
	guc->mmio_msg = 0;

170 171 172
	return 0;
}

173 174 175 176 177
static inline bool intel_guc_is_submission_supported(struct intel_guc *guc)
{
	return guc->submission_supported;
}

178 179 180 181 182 183 184 185 186 187 188 189 190 191
static inline void intel_guc_enable_msg(struct intel_guc *guc, u32 mask)
{
	spin_lock_irq(&guc->irq_lock);
	guc->msg_enabled_mask |= mask;
	spin_unlock_irq(&guc->irq_lock);
}

static inline void intel_guc_disable_msg(struct intel_guc *guc, u32 mask)
{
	spin_lock_irq(&guc->irq_lock);
	guc->msg_enabled_mask &= ~mask;
	spin_unlock_irq(&guc->irq_lock);
}

192 193 194
int intel_guc_reset_engine(struct intel_guc *guc,
			   struct intel_engine_cs *engine);

195
#endif