pci.c 172.3 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
L
Linus Torvalds 已提交
2
/*
B
Bjorn Helgaas 已提交
3
 * PCI Bus Services, see include/linux/pci.h for further explanation.
L
Linus Torvalds 已提交
4
 *
B
Bjorn Helgaas 已提交
5 6
 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
 * David Mosberger-Tang
L
Linus Torvalds 已提交
7
 *
B
Bjorn Helgaas 已提交
8
 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
L
Linus Torvalds 已提交
9 10
 */

11
#include <linux/acpi.h>
L
Linus Torvalds 已提交
12 13
#include <linux/kernel.h>
#include <linux/delay.h>
14
#include <linux/dmi.h>
L
Linus Torvalds 已提交
15
#include <linux/init.h>
16
#include <linux/msi.h>
17 18
#include <linux/of.h>
#include <linux/of_pci.h>
L
Linus Torvalds 已提交
19
#include <linux/pci.h>
20
#include <linux/pm.h>
21
#include <linux/slab.h>
L
Linus Torvalds 已提交
22 23
#include <linux/module.h>
#include <linux/spinlock.h>
T
Tim Schmielau 已提交
24
#include <linux/string.h>
25
#include <linux/log2.h>
26
#include <linux/logic_pio.h>
27
#include <linux/pm_wakeup.h>
28
#include <linux/interrupt.h>
29
#include <linux/device.h>
30
#include <linux/pm_runtime.h>
31
#include <linux/pci_hotplug.h>
32
#include <linux/vmalloc.h>
33
#include <linux/pci-ats.h>
34
#include <asm/setup.h>
35
#include <asm/dma.h>
36
#include <linux/aer.h>
37
#include "pci.h"
L
Linus Torvalds 已提交
38

39 40
DEFINE_MUTEX(pci_slot_mutex);

A
Alan Stern 已提交
41 42 43 44 45
const char *pci_power_names[] = {
	"error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
};
EXPORT_SYMBOL_GPL(pci_power_names);

46 47 48 49 50 51
int isa_dma_bridge_buggy;
EXPORT_SYMBOL(isa_dma_bridge_buggy);

int pci_pci_problems;
EXPORT_SYMBOL(pci_pci_problems);

52
unsigned int pci_pm_d3hot_delay;
53

54 55 56 57 58 59 60 61 62 63 64 65 66
static void pci_pme_list_scan(struct work_struct *work);

static LIST_HEAD(pci_pme_list);
static DEFINE_MUTEX(pci_pme_list_mutex);
static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);

struct pci_pme_device {
	struct list_head list;
	struct pci_dev *dev;
};

#define PME_TIMEOUT 1000 /* How long between PME checks */

67 68
static void pci_dev_d3_sleep(struct pci_dev *dev)
{
69
	unsigned int delay = dev->d3hot_delay;
70

71 72
	if (delay < pci_pm_d3hot_delay)
		delay = pci_pm_d3hot_delay;
73

74 75
	if (delay)
		msleep(delay);
76
}
L
Linus Torvalds 已提交
77

78 79 80 81
#ifdef CONFIG_PCI_DOMAINS
int pci_domains_supported = 1;
#endif

82 83 84 85 86 87
#define DEFAULT_CARDBUS_IO_SIZE		(256)
#define DEFAULT_CARDBUS_MEM_SIZE	(64*1024*1024)
/* pci=cbmemsize=nnM,cbiosize=nn can override this */
unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;

88
#define DEFAULT_HOTPLUG_IO_SIZE		(256)
89 90 91
#define DEFAULT_HOTPLUG_MMIO_SIZE	(2*1024*1024)
#define DEFAULT_HOTPLUG_MMIO_PREF_SIZE	(2*1024*1024)
/* hpiosize=nn can override this */
92
unsigned long pci_hotplug_io_size  = DEFAULT_HOTPLUG_IO_SIZE;
93 94 95 96 97 98 99
/*
 * pci=hpmmiosize=nnM overrides non-prefetchable MMIO size,
 * pci=hpmmioprefsize=nnM overrides prefetchable MMIO size;
 * pci=hpmemsize=nnM overrides both
 */
unsigned long pci_hotplug_mmio_size = DEFAULT_HOTPLUG_MMIO_SIZE;
unsigned long pci_hotplug_mmio_pref_size = DEFAULT_HOTPLUG_MMIO_PREF_SIZE;
100

101 102 103
#define DEFAULT_HOTPLUG_BUS_SIZE	1
unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;

104
enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
105

106 107 108 109 110 111
/*
 * The default CLS is used if arch didn't set CLS explicitly and not
 * all pci devices agree on the same value.  Arch can override either
 * the dfl or actual value as it sees fit.  Don't forget this is
 * measured in 32-bit words, not bytes.
 */
B
Bill Pemberton 已提交
112
u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
113 114
u8 pci_cache_line_size;

115 116 117 118 119 120
/*
 * If we set up a device for bus mastering, we need to check the latency
 * timer as certain BIOSes forget to set it properly.
 */
unsigned int pcibios_max_latency = 255;

121 122 123
/* If set, the PCIe ARI capability will not be used. */
static bool pcie_ari_disabled;

G
Gil Kupfer 已提交
124 125 126
/* If set, the PCIe ATS capability will not be used. */
static bool pcie_ats_disabled;

127 128 129
/* If set, the PCI config space of each device is printed during boot. */
bool pci_early_dump;

G
Gil Kupfer 已提交
130 131 132 133
bool pci_ats_disabled(void)
{
	return pcie_ats_disabled;
}
134
EXPORT_SYMBOL_GPL(pci_ats_disabled);
G
Gil Kupfer 已提交
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
/* Disable bridge_d3 for all PCIe ports */
static bool pci_bridge_d3_disable;
/* Force bridge_d3 for all PCIe ports */
static bool pci_bridge_d3_force;

static int __init pcie_port_pm_setup(char *str)
{
	if (!strcmp(str, "off"))
		pci_bridge_d3_disable = true;
	else if (!strcmp(str, "force"))
		pci_bridge_d3_force = true;
	return 1;
}
__setup("pcie_port_pm=", pcie_port_pm_setup);

151 152 153
/* Time to wait after a reset for device to become responsive */
#define PCIE_RESET_READY_POLL_MS 60000

L
Linus Torvalds 已提交
154 155 156 157 158 159 160
/**
 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
 * @bus: pointer to PCI bus structure to search
 *
 * Given a PCI bus, returns the highest PCI bus number present in the set
 * including the given PCI bus and its list of child PCI buses.
 */
161
unsigned char pci_bus_max_busnr(struct pci_bus *bus)
L
Linus Torvalds 已提交
162
{
163
	struct pci_bus *tmp;
L
Linus Torvalds 已提交
164 165
	unsigned char max, n;

166
	max = bus->busn_res.end;
167 168
	list_for_each_entry(tmp, &bus->children, node) {
		n = pci_bus_max_busnr(tmp);
R
Ryan Desfosses 已提交
169
		if (n > max)
L
Linus Torvalds 已提交
170 171 172 173
			max = n;
	}
	return max;
}
174
EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
L
Linus Torvalds 已提交
175

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
/**
 * pci_status_get_and_clear_errors - return and clear error bits in PCI_STATUS
 * @pdev: the PCI device
 *
 * Returns error bits set in PCI_STATUS and clears them.
 */
int pci_status_get_and_clear_errors(struct pci_dev *pdev)
{
	u16 status;
	int ret;

	ret = pci_read_config_word(pdev, PCI_STATUS, &status);
	if (ret != PCIBIOS_SUCCESSFUL)
		return -EIO;

	status &= PCI_STATUS_ERROR_BITS;
	if (status)
		pci_write_config_word(pdev, PCI_STATUS, status);

	return status;
}
EXPORT_SYMBOL_GPL(pci_status_get_and_clear_errors);

A
Andrew Morton 已提交
199 200 201
#ifdef CONFIG_HAS_IOMEM
void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
{
202 203
	struct resource *res = &pdev->resource[bar];

A
Andrew Morton 已提交
204 205 206
	/*
	 * Make sure the BAR is actually a memory resource, not an IO resource
	 */
207
	if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
208
		pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
A
Andrew Morton 已提交
209 210
		return NULL;
	}
211
	return ioremap(res->start, resource_size(res));
A
Andrew Morton 已提交
212 213
}
EXPORT_SYMBOL_GPL(pci_ioremap_bar);
214 215 216 217 218 219 220 221 222 223 224 225 226 227

void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
{
	/*
	 * Make sure the BAR is actually a memory resource, not an IO resource
	 */
	if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
		WARN_ON(1);
		return NULL;
	}
	return ioremap_wc(pci_resource_start(pdev, bar),
			  pci_resource_len(pdev, bar));
}
EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
A
Andrew Morton 已提交
228 229
#endif

230 231
/**
 * pci_dev_str_match_path - test if a path string matches a device
B
Bjorn Helgaas 已提交
232 233
 * @dev: the PCI device to test
 * @path: string to match the device against
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
 * @endptr: pointer to the string after the match
 *
 * Test if a string (typically from a kernel parameter) formatted as a
 * path of device/function addresses matches a PCI device. The string must
 * be of the form:
 *
 *   [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
 *
 * A path for a device can be obtained using 'lspci -t'.  Using a path
 * is more robust against bus renumbering than using only a single bus,
 * device and function address.
 *
 * Returns 1 if the string matches the device, 0 if it does not and
 * a negative error code if it fails to parse the string.
 */
static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
				  const char **endptr)
{
	int ret;
	int seg, bus, slot, func;
	char *wpath, *p;
	char end;

	*endptr = strchrnul(path, ';');

	wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
	if (!wpath)
		return -ENOMEM;

	while (1) {
		p = strrchr(wpath, '/');
		if (!p)
			break;
		ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
		if (ret != 2) {
			ret = -EINVAL;
			goto free_and_exit;
		}

		if (dev->devfn != PCI_DEVFN(slot, func)) {
			ret = 0;
			goto free_and_exit;
		}

		/*
		 * Note: we don't need to get a reference to the upstream
		 * bridge because we hold a reference to the top level
		 * device which should hold a reference to the bridge,
		 * and so on.
		 */
		dev = pci_upstream_bridge(dev);
		if (!dev) {
			ret = 0;
			goto free_and_exit;
		}

		*p = 0;
	}

	ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
		     &func, &end);
	if (ret != 4) {
		seg = 0;
		ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
		if (ret != 3) {
			ret = -EINVAL;
			goto free_and_exit;
		}
	}

	ret = (seg == pci_domain_nr(dev->bus) &&
	       bus == dev->bus->number &&
	       dev->devfn == PCI_DEVFN(slot, func));

free_and_exit:
	kfree(wpath);
	return ret;
}

313 314
/**
 * pci_dev_str_match - test if a string matches a device
B
Bjorn Helgaas 已提交
315 316
 * @dev: the PCI device to test
 * @p: string to match the device against
317 318 319 320 321
 * @endptr: pointer to the string after the match
 *
 * Test if a string (typically from a kernel parameter) matches a specified
 * PCI device. The string may be of one of the following formats:
 *
322
 *   [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
323 324 325 326 327
 *   pci:<vendor>:<device>[:<subvendor>:<subdevice>]
 *
 * The first format specifies a PCI bus/device/function address which
 * may change if new hardware is inserted, if motherboard firmware changes,
 * or due to changes caused in kernel parameters. If the domain is
328 329 330 331
 * left unspecified, it is taken to be 0.  In order to be robust against
 * bus renumbering issues, a path of PCI device/function numbers may be used
 * to address the specific device.  The path for a device can be determined
 * through the use of 'lspci -t'.
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
 *
 * The second format matches devices using IDs in the configuration
 * space which may match multiple devices in the system. A value of 0
 * for any field will match all devices. (Note: this differs from
 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
 * legacy reasons and convenience so users don't have to specify
 * FFFFFFFFs on the command line.)
 *
 * Returns 1 if the string matches the device, 0 if it does not and
 * a negative error code if the string cannot be parsed.
 */
static int pci_dev_str_match(struct pci_dev *dev, const char *p,
			     const char **endptr)
{
	int ret;
347
	int count;
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
	unsigned short vendor, device, subsystem_vendor, subsystem_device;

	if (strncmp(p, "pci:", 4) == 0) {
		/* PCI vendor/device (subvendor/subdevice) IDs are specified */
		p += 4;
		ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
			     &subsystem_vendor, &subsystem_device, &count);
		if (ret != 4) {
			ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
			if (ret != 2)
				return -EINVAL;

			subsystem_vendor = 0;
			subsystem_device = 0;
		}

		p += count;

		if ((!vendor || vendor == dev->vendor) &&
		    (!device || device == dev->device) &&
		    (!subsystem_vendor ||
			    subsystem_vendor == dev->subsystem_vendor) &&
		    (!subsystem_device ||
			    subsystem_device == dev->subsystem_device))
			goto found;
	} else {
374 375
		/*
		 * PCI Bus, Device, Function IDs are specified
B
Bjorn Helgaas 已提交
376
		 * (optionally, may include a path of devfns following it)
377 378 379 380 381
		 */
		ret = pci_dev_str_match_path(dev, p, &p);
		if (ret < 0)
			return ret;
		else if (ret)
382 383 384 385 386 387 388 389 390 391
			goto found;
	}

	*endptr = p;
	return 0;

found:
	*endptr = p;
	return 1;
}
392 393 394

static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
				   u8 pos, int cap, int *ttl)
395 396
{
	u8 id;
397 398 399
	u16 ent;

	pci_bus_read_config_byte(bus, devfn, pos, &pos);
400

401
	while ((*ttl)--) {
402 403 404
		if (pos < 0x40)
			break;
		pos &= ~3;
405 406 407
		pci_bus_read_config_word(bus, devfn, pos, &ent);

		id = ent & 0xff;
408 409 410 411
		if (id == 0xff)
			break;
		if (id == cap)
			return pos;
412
		pos = (ent >> 8);
413 414 415 416
	}
	return 0;
}

417 418 419 420 421 422 423 424
static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
			       u8 pos, int cap)
{
	int ttl = PCI_FIND_CAP_TTL;

	return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
}

425 426 427 428 429 430 431
int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
{
	return __pci_find_next_cap(dev->bus, dev->devfn,
				   pos + PCI_CAP_LIST_NEXT, cap);
}
EXPORT_SYMBOL_GPL(pci_find_next_capability);

432 433
static int __pci_bus_find_cap_start(struct pci_bus *bus,
				    unsigned int devfn, u8 hdr_type)
L
Linus Torvalds 已提交
434 435 436 437 438 439 440 441 442 443
{
	u16 status;

	pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
	if (!(status & PCI_STATUS_CAP_LIST))
		return 0;

	switch (hdr_type) {
	case PCI_HEADER_TYPE_NORMAL:
	case PCI_HEADER_TYPE_BRIDGE:
444
		return PCI_CAPABILITY_LIST;
L
Linus Torvalds 已提交
445
	case PCI_HEADER_TYPE_CARDBUS:
446
		return PCI_CB_CAPABILITY_LIST;
L
Linus Torvalds 已提交
447
	}
448 449

	return 0;
L
Linus Torvalds 已提交
450 451 452
}

/**
453
 * pci_find_capability - query for devices' capabilities
L
Linus Torvalds 已提交
454 455 456 457 458 459
 * @dev: PCI device to query
 * @cap: capability code
 *
 * Tell if a device supports a given PCI capability.
 * Returns the address of the requested capability structure within the
 * device's PCI configuration space or 0 in case the device does not
B
Bjorn Helgaas 已提交
460
 * support it.  Possible values for @cap include:
L
Linus Torvalds 已提交
461
 *
462 463 464 465
 *  %PCI_CAP_ID_PM           Power Management
 *  %PCI_CAP_ID_AGP          Accelerated Graphics Port
 *  %PCI_CAP_ID_VPD          Vital Product Data
 *  %PCI_CAP_ID_SLOTID       Slot Identification
L
Linus Torvalds 已提交
466
 *  %PCI_CAP_ID_MSI          Message Signalled Interrupts
467
 *  %PCI_CAP_ID_CHSWP        CompactPCI HotSwap
L
Linus Torvalds 已提交
468 469 470 471 472
 *  %PCI_CAP_ID_PCIX         PCI-X
 *  %PCI_CAP_ID_EXP          PCI Express
 */
int pci_find_capability(struct pci_dev *dev, int cap)
{
473 474 475 476 477 478 479
	int pos;

	pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
	if (pos)
		pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);

	return pos;
L
Linus Torvalds 已提交
480
}
481
EXPORT_SYMBOL(pci_find_capability);
L
Linus Torvalds 已提交
482 483

/**
484
 * pci_bus_find_capability - query for devices' capabilities
B
Bjorn Helgaas 已提交
485
 * @bus: the PCI bus to query
L
Linus Torvalds 已提交
486
 * @devfn: PCI device to query
B
Bjorn Helgaas 已提交
487
 * @cap: capability code
L
Linus Torvalds 已提交
488
 *
B
Bjorn Helgaas 已提交
489
 * Like pci_find_capability() but works for PCI devices that do not have a
490
 * pci_dev structure set up yet.
L
Linus Torvalds 已提交
491 492 493 494 495 496 497
 *
 * Returns the address of the requested capability structure within the
 * device's PCI configuration space or 0 in case the device does not
 * support it.
 */
int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
{
498
	int pos;
L
Linus Torvalds 已提交
499 500 501 502
	u8 hdr_type;

	pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);

503 504 505 506 507
	pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
	if (pos)
		pos = __pci_find_next_cap(bus, devfn, pos, cap);

	return pos;
L
Linus Torvalds 已提交
508
}
509
EXPORT_SYMBOL(pci_bus_find_capability);
L
Linus Torvalds 已提交
510 511

/**
512
 * pci_find_next_ext_capability - Find an extended capability
L
Linus Torvalds 已提交
513
 * @dev: PCI device to query
514
 * @start: address at which to start looking (0 to start at beginning of list)
L
Linus Torvalds 已提交
515 516
 * @cap: capability code
 *
517
 * Returns the address of the next matching extended capability structure
L
Linus Torvalds 已提交
518
 * within the device's PCI configuration space or 0 if the device does
519 520
 * not support it.  Some capabilities can occur several times, e.g., the
 * vendor-specific capability, and this provides a way to find them all.
L
Linus Torvalds 已提交
521
 */
522
int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
L
Linus Torvalds 已提交
523 524
{
	u32 header;
525 526
	int ttl;
	int pos = PCI_CFG_SPACE_SIZE;
L
Linus Torvalds 已提交
527

528 529 530 531
	/* minimum 8 bytes per capability */
	ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;

	if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
L
Linus Torvalds 已提交
532 533
		return 0;

534 535 536
	if (start)
		pos = start;

L
Linus Torvalds 已提交
537 538 539 540 541 542 543 544 545 546 547
	if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
		return 0;

	/*
	 * If we have no capabilities, this is indicated by cap ID,
	 * cap version and next pointer all being 0.
	 */
	if (header == 0)
		return 0;

	while (ttl-- > 0) {
548
		if (PCI_EXT_CAP_ID(header) == cap && pos != start)
L
Linus Torvalds 已提交
549 550 551
			return pos;

		pos = PCI_EXT_CAP_NEXT(header);
552
		if (pos < PCI_CFG_SPACE_SIZE)
L
Linus Torvalds 已提交
553 554 555 556 557 558 559 560
			break;

		if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
			break;
	}

	return 0;
}
561 562 563 564 565 566 567 568 569
EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);

/**
 * pci_find_ext_capability - Find an extended capability
 * @dev: PCI device to query
 * @cap: capability code
 *
 * Returns the address of the requested extended capability structure
 * within the device's PCI configuration space or 0 if the device does
B
Bjorn Helgaas 已提交
570
 * not support it.  Possible values for @cap include:
571 572 573 574 575 576 577 578 579 580
 *
 *  %PCI_EXT_CAP_ID_ERR		Advanced Error Reporting
 *  %PCI_EXT_CAP_ID_VC		Virtual Channel
 *  %PCI_EXT_CAP_ID_DSN		Device Serial Number
 *  %PCI_EXT_CAP_ID_PWR		Power Budgeting
 */
int pci_find_ext_capability(struct pci_dev *dev, int cap)
{
	return pci_find_next_ext_capability(dev, 0, cap);
}
581
EXPORT_SYMBOL_GPL(pci_find_ext_capability);
L
Linus Torvalds 已提交
582

J
Jacob Keller 已提交
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
/**
 * pci_get_dsn - Read and return the 8-byte Device Serial Number
 * @dev: PCI device to query
 *
 * Looks up the PCI_EXT_CAP_ID_DSN and reads the 8 bytes of the Device Serial
 * Number.
 *
 * Returns the DSN, or zero if the capability does not exist.
 */
u64 pci_get_dsn(struct pci_dev *dev)
{
	u32 dword;
	u64 dsn;
	int pos;

	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_DSN);
	if (!pos)
		return 0;

	/*
	 * The Device Serial Number is two dwords offset 4 bytes from the
	 * capability position. The specification says that the first dword is
	 * the lower half, and the second dword is the upper half.
	 */
	pos += 4;
	pci_read_config_dword(dev, pos, &dword);
	dsn = (u64)dword;
	pci_read_config_dword(dev, pos + 4, &dword);
	dsn |= ((u64)dword) << 32;

	return dsn;
}
EXPORT_SYMBOL_GPL(pci_get_dsn);

617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
{
	int rc, ttl = PCI_FIND_CAP_TTL;
	u8 cap, mask;

	if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
		mask = HT_3BIT_CAP_MASK;
	else
		mask = HT_5BIT_CAP_MASK;

	pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
				      PCI_CAP_ID_HT, &ttl);
	while (pos) {
		rc = pci_read_config_byte(dev, pos + 3, &cap);
		if (rc != PCIBIOS_SUCCESSFUL)
			return 0;

		if ((cap & mask) == ht_cap)
			return pos;

637 638
		pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
					      pos + PCI_CAP_LIST_NEXT,
639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
					      PCI_CAP_ID_HT, &ttl);
	}

	return 0;
}
/**
 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
 * @dev: PCI device to query
 * @pos: Position from which to continue searching
 * @ht_cap: Hypertransport capability code
 *
 * To be used in conjunction with pci_find_ht_capability() to search for
 * all capabilities matching @ht_cap. @pos should always be a value returned
 * from pci_find_ht_capability().
 *
 * NB. To be 100% safe against broken PCI devices, the caller should take
 * steps to avoid an infinite loop.
 */
int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
{
	return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
}
EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);

/**
 * pci_find_ht_capability - query a device's Hypertransport capabilities
 * @dev: PCI device to query
 * @ht_cap: Hypertransport capability code
 *
 * Tell if a device supports a given Hypertransport capability.
 * Returns an address within the device's PCI configuration space
 * or 0 in case the device does not support the request capability.
 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
 * which has a Hypertransport capability matching @ht_cap.
 */
int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
{
	int pos;

	pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
	if (pos)
		pos = __pci_find_next_ht_cap(dev, pos, ht_cap);

	return pos;
}
EXPORT_SYMBOL_GPL(pci_find_ht_capability);

L
Linus Torvalds 已提交
686
/**
B
Bjorn Helgaas 已提交
687 688
 * pci_find_parent_resource - return resource region of parent bus of given
 *			      region
L
Linus Torvalds 已提交
689 690 691
 * @dev: PCI device structure contains resources to be searched
 * @res: child resource record for which parent is sought
 *
B
Bjorn Helgaas 已提交
692 693
 * For given resource region of given device, return the resource region of
 * parent bus the given region is contained in.
L
Linus Torvalds 已提交
694
 */
R
Ryan Desfosses 已提交
695 696
struct resource *pci_find_parent_resource(const struct pci_dev *dev,
					  struct resource *res)
L
Linus Torvalds 已提交
697 698
{
	const struct pci_bus *bus = dev->bus;
699
	struct resource *r;
L
Linus Torvalds 已提交
700 701
	int i;

702
	pci_bus_for_each_resource(bus, r, i) {
L
Linus Torvalds 已提交
703 704
		if (!r)
			continue;
705
		if (resource_contains(r, res)) {
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724

			/*
			 * If the window is prefetchable but the BAR is
			 * not, the allocator made a mistake.
			 */
			if (r->flags & IORESOURCE_PREFETCH &&
			    !(res->flags & IORESOURCE_PREFETCH))
				return NULL;

			/*
			 * If we're below a transparent bridge, there may
			 * be both a positively-decoded aperture and a
			 * subtractively-decoded region that contain the BAR.
			 * We want the positively-decoded one, so this depends
			 * on pci_bus_for_each_resource() giving us those
			 * first.
			 */
			return r;
		}
L
Linus Torvalds 已提交
725
	}
726
	return NULL;
L
Linus Torvalds 已提交
727
}
728
EXPORT_SYMBOL(pci_find_parent_resource);
L
Linus Torvalds 已提交
729

M
Mika Westerberg 已提交
730 731 732 733 734 735 736 737 738 739 740 741 742
/**
 * pci_find_resource - Return matching PCI device resource
 * @dev: PCI device to query
 * @res: Resource to look for
 *
 * Goes over standard PCI resources (BARs) and checks if the given resource
 * is partially or fully contained in any of them. In that case the
 * matching resource is returned, %NULL otherwise.
 */
struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
{
	int i;

743
	for (i = 0; i < PCI_STD_NUM_BARS; i++) {
M
Mika Westerberg 已提交
744 745 746 747 748 749 750 751 752 753
		struct resource *r = &dev->resource[i];

		if (r->start && resource_contains(r, res))
			return r;
	}

	return NULL;
}
EXPORT_SYMBOL(pci_find_resource);

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
/**
 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
 * @dev: the PCI device to operate on
 * @pos: config space offset of status word
 * @mask: mask of bit(s) to care about in status word
 *
 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
 */
int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
{
	int i;

	/* Wait for Transaction Pending bit clean */
	for (i = 0; i < 4; i++) {
		u16 status;
		if (i)
			msleep((1 << (i - 1)) * 100);

		pci_read_config_word(dev, pos, &status);
		if (!(status & mask))
			return 1;
	}

	return 0;
}

780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
static int pci_acs_enable;

/**
 * pci_request_acs - ask for ACS to be enabled if supported
 */
void pci_request_acs(void)
{
	pci_acs_enable = 1;
}

static const char *disable_acs_redir_param;

/**
 * pci_disable_acs_redir - disable ACS redirect capabilities
 * @dev: the PCI device
 *
 * For only devices specified in the disable_acs_redir parameter.
 */
static void pci_disable_acs_redir(struct pci_dev *dev)
{
	int ret = 0;
	const char *p;
	int pos;
	u16 ctrl;

	if (!disable_acs_redir_param)
		return;

	p = disable_acs_redir_param;
	while (*p) {
		ret = pci_dev_str_match(dev, p, &p);
		if (ret < 0) {
			pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
				     disable_acs_redir_param);

			break;
		} else if (ret == 1) {
			/* Found a match */
			break;
		}

		if (*p != ';' && *p != ',') {
			/* End of param or invalid format */
			break;
		}
		p++;
	}

	if (ret != 1)
		return;

	if (!pci_dev_specific_disable_acs_redir(dev))
		return;

834
	pos = dev->acs_cap;
835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
	if (!pos) {
		pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
		return;
	}

	pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);

	/* P2P Request & Completion Redirect */
	ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);

	pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);

	pci_info(dev, "disabled ACS redirect\n");
}

/**
 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
 * @dev: the PCI device
 */
static void pci_std_enable_acs(struct pci_dev *dev)
{
	int pos;
	u16 cap;
	u16 ctrl;

860
	pos = dev->acs_cap;
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
	if (!pos)
		return;

	pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
	pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);

	/* Source Validation */
	ctrl |= (cap & PCI_ACS_SV);

	/* P2P Request Redirect */
	ctrl |= (cap & PCI_ACS_RR);

	/* P2P Completion Redirect */
	ctrl |= (cap & PCI_ACS_CR);

	/* Upstream Forwarding */
	ctrl |= (cap & PCI_ACS_UF);

	pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
}

/**
 * pci_enable_acs - enable ACS if hardware support it
 * @dev: the PCI device
 */
886
static void pci_enable_acs(struct pci_dev *dev)
887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
{
	if (!pci_acs_enable)
		goto disable_acs_redir;

	if (!pci_dev_specific_enable_acs(dev))
		goto disable_acs_redir;

	pci_std_enable_acs(dev);

disable_acs_redir:
	/*
	 * Note: pci_disable_acs_redir() must be called even if ACS was not
	 * enabled by the kernel because it may have been enabled by
	 * platform firmware.  So if we are told to disable it, we should
	 * always disable it after setting the kernel's default
	 * preferences.
	 */
	pci_disable_acs_redir(dev);
}

907
/**
W
Wei Yang 已提交
908
 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
909 910 911 912 913
 * @dev: PCI device to have its BARs restored
 *
 * Restore the BAR values for a given device, so as to make it
 * accessible by its driver.
 */
R
Ryan Desfosses 已提交
914
static void pci_restore_bars(struct pci_dev *dev)
915
{
916
	int i;
917

918
	for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
919
		pci_update_resource(dev, i);
920 921
}

922
static const struct pci_platform_pm_ops *pci_platform_pm;
923

924
int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
925
{
926
	if (!ops->is_manageable || !ops->set_state  || !ops->get_state ||
927
	    !ops->choose_state  || !ops->set_wakeup || !ops->need_resume)
928 929 930 931 932 933 934 935 936 937 938
		return -EINVAL;
	pci_platform_pm = ops;
	return 0;
}

static inline bool platform_pci_power_manageable(struct pci_dev *dev)
{
	return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
}

static inline int platform_pci_set_power_state(struct pci_dev *dev,
R
Ryan Desfosses 已提交
939
					       pci_power_t t)
940 941 942 943
{
	return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
}

944 945 946 947 948
static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
{
	return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
}

949 950 951 952 953 954
static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
{
	if (pci_platform_pm && pci_platform_pm->refresh_state)
		pci_platform_pm->refresh_state(dev);
}

955 956 957 958 959
static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
{
	return pci_platform_pm ?
			pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
}
R
Randy Dunlap 已提交
960

961
static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
962 963
{
	return pci_platform_pm ?
964
			pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
965 966
}

967 968 969 970 971
static inline bool platform_pci_need_resume(struct pci_dev *dev)
{
	return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
}

972 973
static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
{
974 975 976
	if (pci_platform_pm && pci_platform_pm->bridge_d3)
		return pci_platform_pm->bridge_d3(dev);
	return false;
977 978
}

L
Linus Torvalds 已提交
979
/**
980
 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
B
Bjorn Helgaas 已提交
981
 *			     given PCI device
982 983
 * @dev: PCI device to handle.
 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
L
Linus Torvalds 已提交
984
 *
985 986 987 988 989 990
 * RETURN VALUE:
 * -EINVAL if the requested state is invalid.
 * -EIO if device does not support PCI PM or its PM capabilities register has a
 * wrong version, or device doesn't support the requested state.
 * 0 if device already is in the requested state.
 * 0 if device's power state has been successfully changed.
L
Linus Torvalds 已提交
991
 */
992
static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
L
Linus Torvalds 已提交
993
{
994
	u16 pmcsr;
995
	bool need_restore = false;
L
Linus Torvalds 已提交
996

997 998 999 1000
	/* Check if we're already there */
	if (dev->current_state == state)
		return 0;

1001
	if (!dev->pm_cap)
1002 1003
		return -EIO;

1004 1005 1006
	if (state < PCI_D0 || state > PCI_D3hot)
		return -EINVAL;

B
Bjorn Helgaas 已提交
1007
	/*
1008 1009 1010 1011
	 * Validate transition: We can enter D0 from any state, but if
	 * we're already in a low-power state, we can only go deeper.  E.g.,
	 * we can go from D1 to D3, but we can't go directly from D3 to D1;
	 * we'd have to go from D3 to D0, then to D1.
L
Linus Torvalds 已提交
1012
	 */
1013
	if (state != PCI_D0 && dev->current_state <= PCI_D3cold
1014
	    && dev->current_state > state) {
1015 1016 1017
		pci_err(dev, "invalid power transition (from %s to %s)\n",
			pci_power_name(dev->current_state),
			pci_power_name(state));
L
Linus Torvalds 已提交
1018
		return -EINVAL;
1019
	}
L
Linus Torvalds 已提交
1020

B
Bjorn Helgaas 已提交
1021
	/* Check if this device supports the desired state */
1022 1023
	if ((state == PCI_D1 && !dev->d1_support)
	   || (state == PCI_D2 && !dev->d2_support))
1024
		return -EIO;
L
Linus Torvalds 已提交
1025

1026
	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1027 1028 1029 1030 1031 1032
	if (pmcsr == (u16) ~0) {
		pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n",
			pci_power_name(dev->current_state),
			pci_power_name(state));
		return -EIO;
	}
1033

B
Bjorn Helgaas 已提交
1034 1035
	/*
	 * If we're (effectively) in D3, force entire word to 0.
L
Linus Torvalds 已提交
1036 1037 1038
	 * This doesn't affect PME_Status, disables PME_En, and
	 * sets PowerState to 0.
	 */
1039
	switch (dev->current_state) {
1040 1041 1042 1043 1044 1045
	case PCI_D0:
	case PCI_D1:
	case PCI_D2:
		pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
		pmcsr |= state;
		break;
1046 1047
	case PCI_D3hot:
	case PCI_D3cold:
1048 1049
	case PCI_UNKNOWN: /* Boot-up */
		if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
1050
		 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
1051
			need_restore = true;
1052
		/* Fall-through - force to D0 */
1053
	default:
1054
		pmcsr = 0;
1055
		break;
L
Linus Torvalds 已提交
1056 1057
	}

B
Bjorn Helgaas 已提交
1058
	/* Enter specified state */
1059
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
L
Linus Torvalds 已提交
1060

B
Bjorn Helgaas 已提交
1061 1062 1063 1064
	/*
	 * Mandatory power management transition delays; see PCI PM 1.1
	 * 5.6.1 table 18
	 */
L
Linus Torvalds 已提交
1065
	if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1066
		pci_dev_d3_sleep(dev);
L
Linus Torvalds 已提交
1067
	else if (state == PCI_D2 || dev->current_state == PCI_D2)
1068
		msleep(PCI_PM_D2_DELAY);
L
Linus Torvalds 已提交
1069

1070 1071
	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
	dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1072
	if (dev->current_state != state)
1073 1074 1075
		pci_info_ratelimited(dev, "refused to change power state from %s to %s\n",
			 pci_power_name(dev->current_state),
			 pci_power_name(state));
1076

1077 1078
	/*
	 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
	 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
	 * from D3hot to D0 _may_ perform an internal reset, thereby
	 * going to "D0 Uninitialized" rather than "D0 Initialized".
	 * For example, at least some versions of the 3c905B and the
	 * 3c556B exhibit this behaviour.
	 *
	 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
	 * devices in a D3hot state at boot.  Consequently, we need to
	 * restore at least the BARs so that the device will be
	 * accessible to its driver.
	 */
	if (need_restore)
		pci_restore_bars(dev);

1093
	if (dev->bus->self)
S
Shaohua Li 已提交
1094 1095
		pcie_aspm_pm_state_change(dev->bus->self);

L
Linus Torvalds 已提交
1096 1097 1098
	return 0;
}

1099
/**
1100
 * pci_update_current_state - Read power state of given device and cache it
1101
 * @dev: PCI device to handle.
1102
 * @state: State to cache in case the device doesn't have the PM capability
1103 1104 1105 1106 1107 1108 1109
 *
 * The power state is read from the PMCSR register, which however is
 * inaccessible in D3cold.  The platform firmware is therefore queried first
 * to detect accessibility of the register.  In case the platform firmware
 * reports an incorrect state or the device isn't power manageable by the
 * platform at all, we try to detect D3cold by testing accessibility of the
 * vendor ID in config space.
1110
 */
1111
void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
1112
{
1113 1114 1115 1116
	if (platform_pci_get_power_state(dev) == PCI_D3cold ||
	    !pci_device_is_present(dev)) {
		dev->current_state = PCI_D3cold;
	} else if (dev->pm_cap) {
1117 1118
		u16 pmcsr;

1119
		pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1120
		dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1121 1122
	} else {
		dev->current_state = state;
1123 1124 1125
	}
}

1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
/**
 * pci_refresh_power_state - Refresh the given device's power state data
 * @dev: Target PCI device.
 *
 * Ask the platform to refresh the devices power state information and invoke
 * pci_update_current_state() to update its current PCI power state.
 */
void pci_refresh_power_state(struct pci_dev *dev)
{
	if (platform_pci_power_manageable(dev))
		platform_pci_refresh_power_state(dev);

	pci_update_current_state(dev, dev->current_state);
}

1141 1142 1143 1144 1145
/**
 * pci_platform_power_transition - Use platform to change device power state
 * @dev: PCI device to handle.
 * @state: State to put the device into.
 */
1146
int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
1147 1148 1149 1150 1151 1152 1153
{
	int error;

	if (platform_pci_power_manageable(dev)) {
		error = platform_pci_set_power_state(dev, state);
		if (!error)
			pci_update_current_state(dev, state);
1154
	} else
1155
		error = -ENODEV;
1156 1157 1158

	if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
		dev->current_state = PCI_D0;
1159 1160 1161

	return error;
}
1162
EXPORT_SYMBOL_GPL(pci_platform_power_transition);
1163

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
/**
 * pci_wakeup - Wake up a PCI device
 * @pci_dev: Device to handle.
 * @ign: ignored parameter
 */
static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
{
	pci_wakeup_event(pci_dev);
	pm_request_resume(&pci_dev->dev);
	return 0;
}

/**
 * pci_wakeup_bus - Walk given bus and wake up devices on it
 * @bus: Top bus of the subtree to walk.
 */
1180
void pci_wakeup_bus(struct pci_bus *bus)
1181 1182 1183 1184 1185
{
	if (bus)
		pci_walk_bus(bus, pci_wakeup, NULL);
}

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
{
	int delay = 1;
	u32 id;

	/*
	 * After reset, the device should not silently discard config
	 * requests, but it may still indicate that it needs more time by
	 * responding to them with CRS completions.  The Root Port will
	 * generally synthesize ~0 data to complete the read (except when
	 * CRS SV is enabled and the read was for the Vendor ID; in that
	 * case it synthesizes 0x0001 data).
	 *
	 * Wait for the device to return a non-CRS completion.  Read the
	 * Command register instead of Vendor ID so we don't have to
	 * contend with the CRS SV value.
	 */
	pci_read_config_dword(dev, PCI_COMMAND, &id);
	while (id == ~0) {
		if (delay > timeout) {
			pci_warn(dev, "not ready %dms after %s; giving up\n",
				 delay - 1, reset_type);
			return -ENOTTY;
		}

		if (delay > 1000)
			pci_info(dev, "not ready %dms after %s; waiting\n",
				 delay - 1, reset_type);

		msleep(delay);
		delay *= 2;
		pci_read_config_dword(dev, PCI_COMMAND, &id);
	}

	if (delay > 1000)
		pci_info(dev, "ready %dms after %s\n", delay - 1,
			 reset_type);

	return 0;
}

1227
/**
1228 1229
 * pci_power_up - Put the given device into D0
 * @dev: PCI device to power up
1230
 */
1231
int pci_power_up(struct pci_dev *dev)
1232
{
1233 1234 1235
	pci_platform_power_transition(dev, PCI_D0);

	/*
1236 1237 1238
	 * Mandatory power management transition delays are handled in
	 * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the
	 * corresponding bridge.
1239 1240
	 */
	if (dev->runtime_d3cold) {
1241
		/*
1242 1243 1244
		 * When powering on a bridge from D3cold, the whole hierarchy
		 * may be powered on into D0uninitialized state, resume them to
		 * give them a chance to suspend again
1245
		 */
1246
		pci_wakeup_bus(dev->subordinate);
1247 1248
	}

1249
	return pci_raw_set_power_state(dev, PCI_D0);
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
}

/**
 * __pci_dev_set_current_state - Set current state of a PCI device
 * @dev: Device to handle
 * @data: pointer to state to be set
 */
static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
{
	pci_power_t state = *(pci_power_t *)data;

	dev->current_state = state;
	return 0;
}

/**
1266
 * pci_bus_set_current_state - Walk given bus and set current state of devices
1267 1268 1269
 * @bus: Top bus of the subtree to walk.
 * @state: state to be set
 */
1270
void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
1271 1272 1273
{
	if (bus)
		pci_walk_bus(bus, __pci_dev_set_current_state, &state);
1274 1275
}

1276 1277 1278 1279 1280
/**
 * pci_set_power_state - Set the power state of a PCI device
 * @dev: PCI device to handle.
 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
 *
1281
 * Transition a device to a new power state, using the platform firmware and/or
1282 1283 1284 1285 1286 1287
 * the device's PCI PM registers.
 *
 * RETURN VALUE:
 * -EINVAL if the requested state is invalid.
 * -EIO if device does not support PCI PM or its PM capabilities register has a
 * wrong version, or device doesn't support the requested state.
1288
 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
1289
 * 0 if device already is in the requested state.
1290
 * 0 if the transition is to D3 but D3 is not supported.
1291 1292 1293 1294
 * 0 if device's power state has been successfully changed.
 */
int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
{
1295
	int error;
1296

B
Bjorn Helgaas 已提交
1297
	/* Bound the state we're entering */
1298 1299
	if (state > PCI_D3cold)
		state = PCI_D3cold;
1300 1301 1302
	else if (state < PCI_D0)
		state = PCI_D0;
	else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
B
Bjorn Helgaas 已提交
1303

1304
		/*
B
Bjorn Helgaas 已提交
1305 1306 1307 1308
		 * If the device or the parent bridge do not support PCI
		 * PM, ignore the request if we're doing anything other
		 * than putting it into D0 (which would only happen on
		 * boot).
1309 1310 1311
		 */
		return 0;

1312 1313 1314 1315
	/* Check if we're already there */
	if (dev->current_state == state)
		return 0;

1316 1317
	if (state == PCI_D0)
		return pci_power_up(dev);
1318

B
Bjorn Helgaas 已提交
1319 1320 1321 1322
	/*
	 * This device is quirked not to be put into D3, so don't put it in
	 * D3
	 */
1323
	if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
1324
		return 0;
1325

1326 1327 1328 1329 1330 1331
	/*
	 * To put device in D3cold, we put device into D3hot in native
	 * way, then put device into D3cold with platform ops
	 */
	error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
					PCI_D3hot : state);
1332

1333 1334
	if (pci_platform_power_transition(dev, state))
		return error;
1335

1336 1337 1338
	/* Powering off a bridge may power off the whole hierarchy */
	if (state == PCI_D3cold)
		pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1339

1340
	return 0;
R
Rafael J. Wysocki 已提交
1341
}
1342
EXPORT_SYMBOL(pci_set_power_state);
R
Rafael J. Wysocki 已提交
1343

L
Linus Torvalds 已提交
1344 1345 1346 1347
/**
 * pci_choose_state - Choose the power state of a PCI device
 * @dev: PCI device to be suspended
 * @state: target sleep state for the whole system. This is the value
B
Bjorn Helgaas 已提交
1348
 *	   that is passed to suspend() function.
L
Linus Torvalds 已提交
1349 1350 1351 1352 1353 1354
 *
 * Returns PCI power state suitable for given device and given system
 * message.
 */
pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
{
1355
	pci_power_t ret;
1356

1357
	if (!dev->pm_cap)
L
Linus Torvalds 已提交
1358 1359
		return PCI_D0;

1360 1361 1362
	ret = platform_pci_choose_state(dev);
	if (ret != PCI_POWER_ERROR)
		return ret;
1363 1364 1365 1366 1367

	switch (state.event) {
	case PM_EVENT_ON:
		return PCI_D0;
	case PM_EVENT_FREEZE:
1368 1369
	case PM_EVENT_PRETHAW:
		/* REVISIT both freeze and pre-thaw "should" use D0 */
1370
	case PM_EVENT_SUSPEND:
1371
	case PM_EVENT_HIBERNATE:
1372
		return PCI_D3hot;
L
Linus Torvalds 已提交
1373
	default:
1374
		pci_info(dev, "unrecognized suspend event %d\n",
1375
			 state.event);
L
Linus Torvalds 已提交
1376 1377 1378 1379 1380 1381
		BUG();
	}
	return PCI_D0;
}
EXPORT_SYMBOL(pci_choose_state);

1382 1383
#define PCI_EXP_SAVE_REGS	7

1384 1385
static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
						       u16 cap, bool extended)
1386 1387 1388
{
	struct pci_cap_saved_state *tmp;

1389
	hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
1390
		if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
1391 1392 1393 1394 1395
			return tmp;
	}
	return NULL;
}

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
{
	return _pci_find_saved_cap(dev, cap, false);
}

struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
{
	return _pci_find_saved_cap(dev, cap, true);
}

1406 1407
static int pci_save_pcie_state(struct pci_dev *dev)
{
1408
	int i = 0;
1409 1410 1411
	struct pci_cap_saved_state *save_state;
	u16 *cap;

1412
	if (!pci_is_pcie(dev))
1413 1414
		return 0;

1415
	save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
1416
	if (!save_state) {
1417
		pci_err(dev, "buffer not found in %s\n", __func__);
1418 1419
		return -ENOMEM;
	}
1420

1421 1422 1423 1424 1425 1426 1427 1428
	cap = (u16 *)&save_state->cap.data[0];
	pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_RTCTL,  &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
1429

1430 1431 1432 1433 1434
	return 0;
}

static void pci_restore_pcie_state(struct pci_dev *dev)
{
1435
	int i = 0;
1436 1437 1438 1439
	struct pci_cap_saved_state *save_state;
	u16 *cap;

	save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
1440
	if (!save_state)
1441 1442
		return;

1443 1444 1445 1446 1447 1448 1449 1450
	cap = (u16 *)&save_state->cap.data[0];
	pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
1451 1452
}

S
Stephen Hemminger 已提交
1453 1454
static int pci_save_pcix_state(struct pci_dev *dev)
{
1455
	int pos;
S
Stephen Hemminger 已提交
1456 1457 1458
	struct pci_cap_saved_state *save_state;

	pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1459
	if (!pos)
S
Stephen Hemminger 已提交
1460 1461
		return 0;

1462
	save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
S
Stephen Hemminger 已提交
1463
	if (!save_state) {
1464
		pci_err(dev, "buffer not found in %s\n", __func__);
S
Stephen Hemminger 已提交
1465 1466 1467
		return -ENOMEM;
	}

1468 1469
	pci_read_config_word(dev, pos + PCI_X_CMD,
			     (u16 *)save_state->cap.data);
1470

S
Stephen Hemminger 已提交
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
	return 0;
}

static void pci_restore_pcix_state(struct pci_dev *dev)
{
	int i = 0, pos;
	struct pci_cap_saved_state *save_state;
	u16 *cap;

	save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
	pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1482
	if (!save_state || !pos)
S
Stephen Hemminger 已提交
1483
		return;
1484
	cap = (u16 *)&save_state->cap.data[0];
S
Stephen Hemminger 已提交
1485 1486 1487 1488

	pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
}

1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
static void pci_save_ltr_state(struct pci_dev *dev)
{
	int ltr;
	struct pci_cap_saved_state *save_state;
	u16 *cap;

	if (!pci_is_pcie(dev))
		return;

	ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
	if (!ltr)
		return;

	save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
	if (!save_state) {
		pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
		return;
	}

	cap = (u16 *)&save_state->cap.data[0];
	pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
	pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
}

static void pci_restore_ltr_state(struct pci_dev *dev)
{
	struct pci_cap_saved_state *save_state;
	int ltr;
	u16 *cap;

	save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
	ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
	if (!save_state || !ltr)
		return;

	cap = (u16 *)&save_state->cap.data[0];
	pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
	pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
}
S
Stephen Hemminger 已提交
1528

L
Linus Torvalds 已提交
1529
/**
B
Bjorn Helgaas 已提交
1530 1531 1532
 * pci_save_state - save the PCI configuration space of a device before
 *		    suspending
 * @dev: PCI device that we're dealing with
L
Linus Torvalds 已提交
1533
 */
R
Ryan Desfosses 已提交
1534
int pci_save_state(struct pci_dev *dev)
L
Linus Torvalds 已提交
1535 1536 1537
{
	int i;
	/* XXX: 100% dword access ok here? */
1538
	for (i = 0; i < 16; i++) {
1539
		pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
1540 1541 1542
		pci_dbg(dev, "saving config space at offset %#x (reading %#x)\n",
			i * 4, dev->saved_config_space[i]);
	}
1543
	dev->state_saved = true;
1544 1545 1546

	i = pci_save_pcie_state(dev);
	if (i != 0)
1547
		return i;
1548 1549 1550

	i = pci_save_pcix_state(dev);
	if (i != 0)
S
Stephen Hemminger 已提交
1551
		return i;
1552

1553
	pci_save_ltr_state(dev);
1554
	pci_save_dpc_state(dev);
1555
	pci_save_aer_state(dev);
1556
	return pci_save_vc_state(dev);
L
Linus Torvalds 已提交
1557
}
1558
EXPORT_SYMBOL(pci_save_state);
L
Linus Torvalds 已提交
1559

1560
static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1561
				     u32 saved_val, int retry, bool force)
1562 1563 1564 1565
{
	u32 val;

	pci_read_config_dword(pdev, offset, &val);
1566
	if (!force && val == saved_val)
1567 1568 1569
		return;

	for (;;) {
1570
		pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1571
			offset, val, saved_val);
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
		pci_write_config_dword(pdev, offset, saved_val);
		if (retry-- <= 0)
			return;

		pci_read_config_dword(pdev, offset, &val);
		if (val == saved_val)
			return;

		mdelay(1);
	}
}

1584
static void pci_restore_config_space_range(struct pci_dev *pdev,
1585 1586
					   int start, int end, int retry,
					   bool force)
1587 1588 1589 1590 1591 1592
{
	int index;

	for (index = end; index >= start; index--)
		pci_restore_config_dword(pdev, 4 * index,
					 pdev->saved_config_space[index],
1593
					 retry, force);
1594 1595
}

1596 1597 1598
static void pci_restore_config_space(struct pci_dev *pdev)
{
	if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1599
		pci_restore_config_space_range(pdev, 10, 15, 0, false);
1600
		/* Restore BARs before the command register. */
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
		pci_restore_config_space_range(pdev, 4, 9, 10, false);
		pci_restore_config_space_range(pdev, 0, 3, 0, false);
	} else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
		pci_restore_config_space_range(pdev, 12, 15, 0, false);

		/*
		 * Force rewriting of prefetch registers to avoid S3 resume
		 * issues on Intel PCI bridges that occur when these
		 * registers are not explicitly written.
		 */
		pci_restore_config_space_range(pdev, 9, 11, 0, true);
		pci_restore_config_space_range(pdev, 0, 8, 0, false);
1613
	} else {
1614
		pci_restore_config_space_range(pdev, 0, 15, 0, false);
1615 1616 1617
	}
}

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
static void pci_restore_rebar_state(struct pci_dev *pdev)
{
	unsigned int pos, nbars, i;
	u32 ctrl;

	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
	if (!pos)
		return;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
	nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
		    PCI_REBAR_CTRL_NBAR_SHIFT;

	for (i = 0; i < nbars; i++, pos += 8) {
		struct resource *res;
		int bar_idx, size;

		pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
		bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
		res = pdev->resource + bar_idx;
1638
		size = ilog2(resource_size(res)) - 20;
1639
		ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
1640
		ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
1641 1642 1643 1644
		pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
	}
}

1645
/**
L
Linus Torvalds 已提交
1646
 * pci_restore_state - Restore the saved state of a PCI device
B
Bjorn Helgaas 已提交
1647
 * @dev: PCI device that we're dealing with
L
Linus Torvalds 已提交
1648
 */
1649
void pci_restore_state(struct pci_dev *dev)
L
Linus Torvalds 已提交
1650
{
A
Alek Du 已提交
1651
	if (!dev->state_saved)
1652
		return;
1653

1654 1655 1656 1657 1658 1659
	/*
	 * Restore max latencies (in the LTR capability) before enabling
	 * LTR itself (in the PCIe capability).
	 */
	pci_restore_ltr_state(dev);

1660
	pci_restore_pcie_state(dev);
1661 1662
	pci_restore_pasid_state(dev);
	pci_restore_pri_state(dev);
1663
	pci_restore_ats_state(dev);
1664
	pci_restore_vc_state(dev);
1665
	pci_restore_rebar_state(dev);
1666
	pci_restore_dpc_state(dev);
1667

1668
	pci_aer_clear_status(dev);
1669
	pci_restore_aer_state(dev);
1670

1671
	pci_restore_config_space(dev);
1672

S
Stephen Hemminger 已提交
1673
	pci_restore_pcix_state(dev);
1674
	pci_restore_msi_state(dev);
1675 1676 1677

	/* Restore ACS and IOV configuration state */
	pci_enable_acs(dev);
Y
Yu Zhao 已提交
1678
	pci_restore_iov_state(dev);
1679

1680
	dev->state_saved = false;
L
Linus Torvalds 已提交
1681
}
1682
EXPORT_SYMBOL(pci_restore_state);
L
Linus Torvalds 已提交
1683

1684 1685
struct pci_saved_state {
	u32 config_space[16];
1686
	struct pci_cap_saved_data cap[];
1687 1688 1689 1690 1691 1692 1693
};

/**
 * pci_store_saved_state - Allocate and return an opaque struct containing
 *			   the device saved state.
 * @dev: PCI device that we're dealing with
 *
1694
 * Return NULL if no state or error.
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
 */
struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
{
	struct pci_saved_state *state;
	struct pci_cap_saved_state *tmp;
	struct pci_cap_saved_data *cap;
	size_t size;

	if (!dev->state_saved)
		return NULL;

	size = sizeof(*state) + sizeof(struct pci_cap_saved_data);

1708
	hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;

	state = kzalloc(size, GFP_KERNEL);
	if (!state)
		return NULL;

	memcpy(state->config_space, dev->saved_config_space,
	       sizeof(state->config_space));

	cap = state->cap;
1719
	hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
		memcpy(cap, &tmp->cap, len);
		cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
	}
	/* Empty cap_save terminates list */

	return state;
}
EXPORT_SYMBOL_GPL(pci_store_saved_state);

/**
 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
 * @dev: PCI device that we're dealing with
 * @state: Saved state returned from pci_store_saved_state()
 */
1735 1736
int pci_load_saved_state(struct pci_dev *dev,
			 struct pci_saved_state *state)
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
{
	struct pci_cap_saved_data *cap;

	dev->state_saved = false;

	if (!state)
		return 0;

	memcpy(dev->saved_config_space, state->config_space,
	       sizeof(state->config_space));

	cap = state->cap;
	while (cap->size) {
		struct pci_cap_saved_state *tmp;

1752
		tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
		if (!tmp || tmp->cap.size != cap->size)
			return -EINVAL;

		memcpy(tmp->cap.data, cap->data, tmp->cap.size);
		cap = (struct pci_cap_saved_data *)((u8 *)cap +
		       sizeof(struct pci_cap_saved_data) + cap->size);
	}

	dev->state_saved = true;
	return 0;
}
1764
EXPORT_SYMBOL_GPL(pci_load_saved_state);
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781

/**
 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
 *				   and free the memory allocated for it.
 * @dev: PCI device that we're dealing with
 * @state: Pointer to saved state returned from pci_store_saved_state()
 */
int pci_load_and_free_saved_state(struct pci_dev *dev,
				  struct pci_saved_state **state)
{
	int ret = pci_load_saved_state(dev, *state);
	kfree(*state);
	*state = NULL;
	return ret;
}
EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);

1782 1783 1784 1785 1786
int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
{
	return pci_enable_resources(dev, bars);
}

1787 1788 1789
static int do_pci_enable_device(struct pci_dev *dev, int bars)
{
	int err;
1790
	struct pci_dev *bridge;
1791 1792
	u16 cmd;
	u8 pin;
1793 1794 1795 1796

	err = pci_set_power_state(dev, PCI_D0);
	if (err < 0 && err != -EIO)
		return err;
1797 1798 1799 1800 1801

	bridge = pci_upstream_bridge(dev);
	if (bridge)
		pcie_aspm_powersave_config_link(bridge);

1802 1803 1804 1805 1806
	err = pcibios_enable_device(dev, bars);
	if (err < 0)
		return err;
	pci_fixup_device(pci_fixup_enable, dev);

1807 1808 1809
	if (dev->msi_enabled || dev->msix_enabled)
		return 0;

1810 1811 1812 1813 1814 1815 1816 1817
	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
	if (pin) {
		pci_read_config_word(dev, PCI_COMMAND, &cmd);
		if (cmd & PCI_COMMAND_INTX_DISABLE)
			pci_write_config_word(dev, PCI_COMMAND,
					      cmd & ~PCI_COMMAND_INTX_DISABLE);
	}

1818 1819 1820 1821
	return 0;
}

/**
1822
 * pci_reenable_device - Resume abandoned device
1823 1824
 * @dev: PCI device to be resumed
 *
B
Bjorn Helgaas 已提交
1825 1826
 * NOTE: This function is a backend of pci_default_resume() and is not supposed
 * to be called by normal code, write proper resume handler and use it instead.
1827
 */
1828
int pci_reenable_device(struct pci_dev *dev)
1829
{
1830
	if (pci_is_enabled(dev))
1831 1832 1833
		return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
	return 0;
}
1834
EXPORT_SYMBOL(pci_reenable_device);
1835

1836 1837
static void pci_enable_bridge(struct pci_dev *dev)
{
1838
	struct pci_dev *bridge;
1839 1840
	int retval;

1841 1842 1843
	bridge = pci_upstream_bridge(dev);
	if (bridge)
		pci_enable_bridge(bridge);
1844

1845
	if (pci_is_enabled(dev)) {
1846
		if (!dev->is_busmaster)
1847
			pci_set_master(dev);
1848
		return;
1849 1850
	}

1851 1852
	retval = pci_enable_device(dev);
	if (retval)
1853
		pci_err(dev, "Error enabling bridge (%d), continuing\n",
1854 1855 1856 1857
			retval);
	pci_set_master(dev);
}

1858
static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
L
Linus Torvalds 已提交
1859
{
1860
	struct pci_dev *bridge;
L
Linus Torvalds 已提交
1861
	int err;
1862
	int i, bars = 0;
L
Linus Torvalds 已提交
1863

1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
	/*
	 * Power state could be unknown at this point, either due to a fresh
	 * boot or a device removal call.  So get the current power state
	 * so that things like MSI message writing will behave as expected
	 * (e.g. if the device really is in D0 at enable time).
	 */
	if (dev->pm_cap) {
		u16 pmcsr;
		pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
		dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
	}

1876
	if (atomic_inc_return(&dev->enable_cnt) > 1)
1877 1878
		return 0;		/* already enabled */

1879
	bridge = pci_upstream_bridge(dev);
1880
	if (bridge)
1881
		pci_enable_bridge(bridge);
1882

1883 1884 1885 1886 1887
	/* only skip sriov related */
	for (i = 0; i <= PCI_ROM_RESOURCE; i++)
		if (dev->resource[i].flags & flags)
			bars |= (1 << i);
	for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
1888 1889 1890
		if (dev->resource[i].flags & flags)
			bars |= (1 << i);

1891
	err = do_pci_enable_device(dev, bars);
1892
	if (err < 0)
1893
		atomic_dec(&dev->enable_cnt);
1894
	return err;
L
Linus Torvalds 已提交
1895 1896
}

1897 1898 1899 1900
/**
 * pci_enable_device_io - Initialize a device for use with IO space
 * @dev: PCI device to be initialized
 *
B
Bjorn Helgaas 已提交
1901 1902 1903
 * Initialize device before it's used by a driver. Ask low-level code
 * to enable I/O resources. Wake up the device if it was suspended.
 * Beware, this function can fail.
1904 1905 1906
 */
int pci_enable_device_io(struct pci_dev *dev)
{
1907
	return pci_enable_device_flags(dev, IORESOURCE_IO);
1908
}
1909
EXPORT_SYMBOL(pci_enable_device_io);
1910 1911 1912 1913 1914

/**
 * pci_enable_device_mem - Initialize a device for use with Memory space
 * @dev: PCI device to be initialized
 *
B
Bjorn Helgaas 已提交
1915 1916 1917
 * Initialize device before it's used by a driver. Ask low-level code
 * to enable Memory resources. Wake up the device if it was suspended.
 * Beware, this function can fail.
1918 1919 1920
 */
int pci_enable_device_mem(struct pci_dev *dev)
{
1921
	return pci_enable_device_flags(dev, IORESOURCE_MEM);
1922
}
1923
EXPORT_SYMBOL(pci_enable_device_mem);
1924

1925 1926 1927 1928
/**
 * pci_enable_device - Initialize device before it's used by a driver.
 * @dev: PCI device to be initialized
 *
B
Bjorn Helgaas 已提交
1929 1930 1931
 * Initialize device before it's used by a driver. Ask low-level code
 * to enable I/O and memory. Wake up the device if it was suspended.
 * Beware, this function can fail.
1932
 *
B
Bjorn Helgaas 已提交
1933 1934
 * Note we don't actually enable the device many times if we call
 * this function repeatedly (we just increment the count).
1935 1936 1937
 */
int pci_enable_device(struct pci_dev *dev)
{
1938
	return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
1939
}
1940
EXPORT_SYMBOL(pci_enable_device);
1941

T
Tejun Heo 已提交
1942
/*
B
Bjorn Helgaas 已提交
1943 1944
 * Managed PCI resources.  This manages device on/off, INTx/MSI/MSI-X
 * on/off and BAR regions.  pci_dev itself records MSI/MSI-X status, so
T
Tejun Heo 已提交
1945 1946 1947 1948
 * there's no need to track it separately.  pci_devres is initialized
 * when a device is enabled using managed PCI device enable interface.
 */
struct pci_devres {
1949 1950
	unsigned int enabled:1;
	unsigned int pinned:1;
T
Tejun Heo 已提交
1951 1952
	unsigned int orig_intx:1;
	unsigned int restore_intx:1;
1953
	unsigned int mwi:1;
T
Tejun Heo 已提交
1954 1955 1956 1957 1958
	u32 region_mask;
};

static void pcim_release(struct device *gendev, void *res)
{
1959
	struct pci_dev *dev = to_pci_dev(gendev);
T
Tejun Heo 已提交
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
	struct pci_devres *this = res;
	int i;

	if (dev->msi_enabled)
		pci_disable_msi(dev);
	if (dev->msix_enabled)
		pci_disable_msix(dev);

	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
		if (this->region_mask & (1 << i))
			pci_release_region(dev, i);

1972 1973 1974
	if (this->mwi)
		pci_clear_mwi(dev);

T
Tejun Heo 已提交
1975 1976 1977
	if (this->restore_intx)
		pci_intx(dev, this->orig_intx);

1978
	if (this->enabled && !this->pinned)
T
Tejun Heo 已提交
1979 1980 1981
		pci_disable_device(dev);
}

1982
static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
T
Tejun Heo 已提交
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
{
	struct pci_devres *dr, *new_dr;

	dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
	if (dr)
		return dr;

	new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
	if (!new_dr)
		return NULL;
	return devres_get(&pdev->dev, new_dr, NULL, NULL);
}

1996
static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
T
Tejun Heo 已提交
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
{
	if (pci_is_managed(pdev))
		return devres_find(&pdev->dev, pcim_release, NULL, NULL);
	return NULL;
}

/**
 * pcim_enable_device - Managed pci_enable_device()
 * @pdev: PCI device to be initialized
 *
 * Managed pci_enable_device().
 */
int pcim_enable_device(struct pci_dev *pdev)
{
	struct pci_devres *dr;
	int rc;

	dr = get_pci_dr(pdev);
	if (unlikely(!dr))
		return -ENOMEM;
2017 2018
	if (dr->enabled)
		return 0;
T
Tejun Heo 已提交
2019 2020 2021 2022

	rc = pci_enable_device(pdev);
	if (!rc) {
		pdev->is_managed = 1;
2023
		dr->enabled = 1;
T
Tejun Heo 已提交
2024 2025 2026
	}
	return rc;
}
2027
EXPORT_SYMBOL(pcim_enable_device);
T
Tejun Heo 已提交
2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041

/**
 * pcim_pin_device - Pin managed PCI device
 * @pdev: PCI device to pin
 *
 * Pin managed PCI device @pdev.  Pinned device won't be disabled on
 * driver detach.  @pdev must have been enabled with
 * pcim_enable_device().
 */
void pcim_pin_device(struct pci_dev *pdev)
{
	struct pci_devres *dr;

	dr = find_pci_dr(pdev);
2042
	WARN_ON(!dr || !dr->enabled);
T
Tejun Heo 已提交
2043
	if (dr)
2044
		dr->pinned = 1;
T
Tejun Heo 已提交
2045
}
2046
EXPORT_SYMBOL(pcim_pin_device);
T
Tejun Heo 已提交
2047

M
Matthew Garrett 已提交
2048 2049 2050 2051 2052 2053 2054 2055
/*
 * pcibios_add_device - provide arch specific hooks when adding device dev
 * @dev: the PCI device being added
 *
 * Permits the platform to provide architecture specific functionality when
 * devices are added. This is the default implementation. Architecture
 * implementations can override this.
 */
R
Ryan Desfosses 已提交
2056
int __weak pcibios_add_device(struct pci_dev *dev)
M
Matthew Garrett 已提交
2057 2058 2059 2060
{
	return 0;
}

2061
/**
B
Bjorn Helgaas 已提交
2062 2063
 * pcibios_release_device - provide arch specific hooks when releasing
 *			    device dev
2064 2065 2066 2067 2068 2069 2070 2071
 * @dev: the PCI device being released
 *
 * Permits the platform to provide architecture specific functionality when
 * devices are released. This is the default implementation. Architecture
 * implementations can override this.
 */
void __weak pcibios_release_device(struct pci_dev *dev) {}

L
Linus Torvalds 已提交
2072 2073 2074 2075 2076 2077 2078 2079
/**
 * pcibios_disable_device - disable arch specific PCI resources for device dev
 * @dev: the PCI device to disable
 *
 * Disables architecture specific PCI resources for the device. This
 * is the default implementation. Architecture implementations can
 * override this.
 */
B
Bogicevic Sasa 已提交
2080
void __weak pcibios_disable_device(struct pci_dev *dev) {}
L
Linus Torvalds 已提交
2081

2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
/**
 * pcibios_penalize_isa_irq - penalize an ISA IRQ
 * @irq: ISA IRQ to penalize
 * @active: IRQ active or not
 *
 * Permits the platform to provide architecture-specific functionality when
 * penalizing ISA IRQs. This is the default implementation. Architecture
 * implementations can override this.
 */
void __weak pcibios_penalize_isa_irq(int irq, int active) {}

2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
static void do_pci_disable_device(struct pci_dev *dev)
{
	u16 pci_command;

	pci_read_config_word(dev, PCI_COMMAND, &pci_command);
	if (pci_command & PCI_COMMAND_MASTER) {
		pci_command &= ~PCI_COMMAND_MASTER;
		pci_write_config_word(dev, PCI_COMMAND, pci_command);
	}

	pcibios_disable_device(dev);
}

/**
 * pci_disable_enabled_device - Disable device without updating enable_cnt
 * @dev: PCI device to disable
 *
 * NOTE: This function is a backend of PCI power management routines and is
 * not supposed to be called drivers.
 */
void pci_disable_enabled_device(struct pci_dev *dev)
{
2115
	if (pci_is_enabled(dev))
2116 2117 2118
		do_pci_disable_device(dev);
}

L
Linus Torvalds 已提交
2119 2120 2121 2122 2123 2124
/**
 * pci_disable_device - Disable PCI device after use
 * @dev: PCI device to be disabled
 *
 * Signal to the system that the PCI device is not in use by the system
 * anymore.  This only involves disabling PCI bus-mastering, if active.
2125 2126
 *
 * Note we don't actually disable the device until all callers of
2127
 * pci_enable_device() have called pci_disable_device().
L
Linus Torvalds 已提交
2128
 */
R
Ryan Desfosses 已提交
2129
void pci_disable_device(struct pci_dev *dev)
L
Linus Torvalds 已提交
2130
{
T
Tejun Heo 已提交
2131
	struct pci_devres *dr;
2132

T
Tejun Heo 已提交
2133 2134
	dr = find_pci_dr(dev);
	if (dr)
2135
		dr->enabled = 0;
T
Tejun Heo 已提交
2136

2137 2138 2139
	dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
		      "disabling already-disabled device");

2140
	if (atomic_dec_return(&dev->enable_cnt) != 0)
2141 2142
		return;

2143
	do_pci_disable_device(dev);
L
Linus Torvalds 已提交
2144

2145
	dev->is_busmaster = 0;
L
Linus Torvalds 已提交
2146
}
2147
EXPORT_SYMBOL(pci_disable_device);
L
Linus Torvalds 已提交
2148

B
Brian King 已提交
2149 2150
/**
 * pcibios_set_pcie_reset_state - set reset state for device dev
2151
 * @dev: the PCIe device reset
B
Brian King 已提交
2152 2153
 * @state: Reset state to enter into
 *
B
Bjorn Helgaas 已提交
2154
 * Set the PCIe reset state for the device. This is the default
B
Brian King 已提交
2155 2156
 * implementation. Architecture implementations can override this.
 */
B
Bjorn Helgaas 已提交
2157 2158
int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
					enum pcie_reset_state state)
B
Brian King 已提交
2159 2160 2161 2162 2163 2164
{
	return -EINVAL;
}

/**
 * pci_set_pcie_reset_state - set reset state for device dev
2165
 * @dev: the PCIe device reset
B
Brian King 已提交
2166 2167 2168 2169 2170 2171 2172 2173
 * @state: Reset state to enter into
 *
 * Sets the PCI reset state for the device.
 */
int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
{
	return pcibios_set_pcie_reset_state(dev, state);
}
2174
EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
B
Brian King 已提交
2175

2176 2177 2178 2179 2180 2181 2182 2183
void pcie_clear_device_status(struct pci_dev *dev)
{
	u16 sta;

	pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &sta);
	pcie_capability_write_word(dev, PCI_EXP_DEVSTA, sta);
}

2184 2185 2186 2187 2188 2189 2190 2191 2192
/**
 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
 * @dev: PCIe root port or event collector.
 */
void pcie_clear_root_pme_status(struct pci_dev *dev)
{
	pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
}

2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
/**
 * pci_check_pme_status - Check if given device has generated PME.
 * @dev: Device to check.
 *
 * Check the PME status of the device and if set, clear it and clear PME enable
 * (if set).  Return 'true' if PME status and PME enable were both set or
 * 'false' otherwise.
 */
bool pci_check_pme_status(struct pci_dev *dev)
{
	int pmcsr_pos;
	u16 pmcsr;
	bool ret = false;

	if (!dev->pm_cap)
		return false;

	pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
	pci_read_config_word(dev, pmcsr_pos, &pmcsr);
	if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
		return false;

	/* Clear PME status. */
	pmcsr |= PCI_PM_CTRL_PME_STATUS;
	if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
		/* Disable PME to avoid interrupt flood. */
		pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
		ret = true;
	}

	pci_write_config_word(dev, pmcsr_pos, pmcsr);

	return ret;
}

2228 2229 2230
/**
 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
 * @dev: Device to handle.
2231
 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
2232 2233 2234 2235
 *
 * Check if @dev has generated PME and queue a resume request for it in that
 * case.
 */
2236
static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
2237
{
2238 2239 2240
	if (pme_poll_reset && dev->pme_poll)
		dev->pme_poll = false;

2241 2242
	if (pci_check_pme_status(dev)) {
		pci_wakeup_event(dev);
2243
		pm_request_resume(&dev->dev);
2244
	}
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
	return 0;
}

/**
 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
 * @bus: Top bus of the subtree to walk.
 */
void pci_pme_wakeup_bus(struct pci_bus *bus)
{
	if (bus)
2255
		pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
2256 2257
}

2258

2259 2260 2261 2262 2263
/**
 * pci_pme_capable - check the capability of PCI device to generate PME#
 * @dev: PCI device to handle.
 * @state: PCI state from which device will issue PME#.
 */
2264
bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
2265
{
2266
	if (!dev->pm_cap)
2267 2268
		return false;

2269
	return !!(dev->pme_support & (1 << state));
2270
}
2271
EXPORT_SYMBOL(pci_pme_capable);
2272

2273 2274
static void pci_pme_list_scan(struct work_struct *work)
{
2275
	struct pci_pme_device *pme_dev, *n;
2276 2277

	mutex_lock(&pci_pme_list_mutex);
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
	list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
		if (pme_dev->dev->pme_poll) {
			struct pci_dev *bridge;

			bridge = pme_dev->dev->bus->self;
			/*
			 * If bridge is in low power state, the
			 * configuration space of subordinate devices
			 * may be not accessible
			 */
			if (bridge && bridge->current_state != PCI_D0)
				continue;
2290 2291 2292 2293 2294 2295 2296
			/*
			 * If the device is in D3cold it should not be
			 * polled either.
			 */
			if (pme_dev->dev->current_state == PCI_D3cold)
				continue;

2297 2298 2299 2300
			pci_pme_wakeup(pme_dev->dev, NULL);
		} else {
			list_del(&pme_dev->list);
			kfree(pme_dev);
2301
		}
2302
	}
2303
	if (!list_empty(&pci_pme_list))
2304 2305
		queue_delayed_work(system_freezable_wq, &pci_pme_work,
				   msecs_to_jiffies(PME_TIMEOUT));
2306 2307 2308
	mutex_unlock(&pci_pme_list_mutex);
}

2309
static void __pci_pme_active(struct pci_dev *dev, bool enable)
2310 2311 2312
{
	u16 pmcsr;

2313
	if (!dev->pme_support)
2314 2315
		return;

2316
	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2317 2318 2319 2320 2321
	/* Clear PME_Status by writing 1 to it and enable PME# */
	pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
	if (!enable)
		pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;

2322
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2323 2324
}

2325 2326 2327 2328 2329
/**
 * pci_pme_restore - Restore PME configuration after config space restore.
 * @dev: PCI device to update.
 */
void pci_pme_restore(struct pci_dev *dev)
2330 2331 2332 2333 2334 2335 2336 2337 2338
{
	u16 pmcsr;

	if (!dev->pme_support)
		return;

	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
	if (dev->wakeup_prepared) {
		pmcsr |= PCI_PM_CTRL_PME_ENABLE;
2339
		pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
2340 2341 2342 2343 2344 2345 2346
	} else {
		pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
		pmcsr |= PCI_PM_CTRL_PME_STATUS;
	}
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
}

2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
/**
 * pci_pme_active - enable or disable PCI device's PME# function
 * @dev: PCI device to handle.
 * @enable: 'true' to enable PME# generation; 'false' to disable it.
 *
 * The caller must verify that the device is capable of generating PME# before
 * calling this function with @enable equal to 'true'.
 */
void pci_pme_active(struct pci_dev *dev, bool enable)
{
	__pci_pme_active(dev, enable);
2358

2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
	/*
	 * PCI (as opposed to PCIe) PME requires that the device have
	 * its PME# line hooked up correctly. Not all hardware vendors
	 * do this, so the PME never gets delivered and the device
	 * remains asleep. The easiest way around this is to
	 * periodically walk the list of suspended devices and check
	 * whether any have their PME flag set. The assumption is that
	 * we'll wake up often enough anyway that this won't be a huge
	 * hit, and the power savings from the devices will still be a
	 * win.
	 *
	 * Although PCIe uses in-band PME message instead of PME# line
	 * to report PME, PME does not work for some PCIe devices in
	 * reality.  For example, there are devices that set their PME
	 * status bits, but don't really bother to send a PME message;
	 * there are PCI Express Root Ports that don't bother to
	 * trigger interrupts when they receive PME messages from the
	 * devices below.  So PME poll is used for PCIe devices too.
	 */
2378

2379
	if (dev->pme_poll) {
2380 2381 2382 2383
		struct pci_pme_device *pme_dev;
		if (enable) {
			pme_dev = kmalloc(sizeof(struct pci_pme_device),
					  GFP_KERNEL);
2384
			if (!pme_dev) {
2385
				pci_warn(dev, "can't enable PME#\n");
2386 2387
				return;
			}
2388 2389 2390 2391
			pme_dev->dev = dev;
			mutex_lock(&pci_pme_list_mutex);
			list_add(&pme_dev->list, &pci_pme_list);
			if (list_is_singular(&pci_pme_list))
2392 2393 2394
				queue_delayed_work(system_freezable_wq,
						   &pci_pme_work,
						   msecs_to_jiffies(PME_TIMEOUT));
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
			mutex_unlock(&pci_pme_list_mutex);
		} else {
			mutex_lock(&pci_pme_list_mutex);
			list_for_each_entry(pme_dev, &pci_pme_list, list) {
				if (pme_dev->dev == dev) {
					list_del(&pme_dev->list);
					kfree(pme_dev);
					break;
				}
			}
			mutex_unlock(&pci_pme_list_mutex);
		}
	}

2409
	pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
2410
}
2411
EXPORT_SYMBOL(pci_pme_active);
2412

L
Linus Torvalds 已提交
2413
/**
2414
 * __pci_enable_wake - enable PCI device as wakeup event source
2415 2416 2417 2418 2419 2420 2421 2422 2423
 * @dev: PCI device affected
 * @state: PCI state from which device will issue wakeup events
 * @enable: True to enable event generation; false to disable
 *
 * This enables the device as a wakeup event source, or disables it.
 * When such events involves platform-specific hooks, those hooks are
 * called automatically by this routine.
 *
 * Devices with legacy power management (no standard PCI PM capabilities)
2424
 * always require such platform hooks.
2425
 *
2426 2427 2428 2429 2430
 * RETURN VALUE:
 * 0 is returned on success
 * -EINVAL is returned if device is not supposed to wake up the system
 * Error code depending on the platform is returned if both the platform and
 * the native mechanism fail to enable the generation of wake-up events
L
Linus Torvalds 已提交
2431
 */
2432
static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
L
Linus Torvalds 已提交
2433
{
2434
	int ret = 0;
2435

2436
	/*
2437 2438 2439 2440 2441
	 * Bridges that are not power-manageable directly only signal
	 * wakeup on behalf of subordinate devices which is set up
	 * elsewhere, so skip them. However, bridges that are
	 * power-manageable may signal wakeup for themselves (for example,
	 * on a hotplug event) and they need to be covered here.
2442
	 */
2443
	if (!pci_power_manageable(dev))
2444 2445
		return 0;

2446 2447
	/* Don't do the same thing twice in a row for one device. */
	if (!!enable == !!dev->wakeup_prepared)
2448 2449
		return 0;

2450 2451 2452 2453
	/*
	 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
	 * Anderson we should be doing PME# wake enable followed by ACPI wake
	 * enable.  To disable wake-up we call the platform first, for symmetry.
2454
	 */
L
Linus Torvalds 已提交
2455

2456 2457
	if (enable) {
		int error;
L
Linus Torvalds 已提交
2458

2459 2460 2461 2462
		if (pci_pme_capable(dev, state))
			pci_pme_active(dev, true);
		else
			ret = 1;
2463
		error = platform_pci_set_wakeup(dev, true);
2464 2465
		if (ret)
			ret = error;
2466 2467
		if (!ret)
			dev->wakeup_prepared = true;
2468
	} else {
2469
		platform_pci_set_wakeup(dev, false);
2470
		pci_pme_active(dev, false);
2471
		dev->wakeup_prepared = false;
2472
	}
L
Linus Torvalds 已提交
2473

2474
	return ret;
2475
}
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492

/**
 * pci_enable_wake - change wakeup settings for a PCI device
 * @pci_dev: Target device
 * @state: PCI state from which device will issue wakeup events
 * @enable: Whether or not to enable event generation
 *
 * If @enable is set, check device_may_wakeup() for the device before calling
 * __pci_enable_wake() for it.
 */
int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
{
	if (enable && !device_may_wakeup(&pci_dev->dev))
		return -EINVAL;

	return __pci_enable_wake(pci_dev, state, enable);
}
2493
EXPORT_SYMBOL(pci_enable_wake);
L
Linus Torvalds 已提交
2494

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
/**
 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
 * @dev: PCI device to prepare
 * @enable: True to enable wake-up event generation; false to disable
 *
 * Many drivers want the device to wake up the system from D3_hot or D3_cold
 * and this function allows them to set that up cleanly - pci_enable_wake()
 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
 * ordering constraints.
 *
2505 2506 2507
 * This function only returns error code if the device is not allowed to wake
 * up the system from sleep or it is not capable of generating PME# from both
 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
2508 2509 2510 2511 2512 2513 2514
 */
int pci_wake_from_d3(struct pci_dev *dev, bool enable)
{
	return pci_pme_capable(dev, PCI_D3cold) ?
			pci_enable_wake(dev, PCI_D3cold, enable) :
			pci_enable_wake(dev, PCI_D3hot, enable);
}
2515
EXPORT_SYMBOL(pci_wake_from_d3);
2516

2517
/**
J
Jesse Barnes 已提交
2518 2519
 * pci_target_state - find an appropriate low power state for a given PCI dev
 * @dev: PCI device
2520
 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
J
Jesse Barnes 已提交
2521 2522 2523 2524
 *
 * Use underlying platform code to find a supported low power state for @dev.
 * If the platform can't manage @dev, return the deepest state from which it
 * can generate wake events, based on any available PME info.
2525
 */
2526
static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
2527 2528 2529 2530 2531
{
	pci_power_t target_state = PCI_D3hot;

	if (platform_pci_power_manageable(dev)) {
		/*
2532
		 * Call the platform to find the target state for the device.
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
		 */
		pci_power_t state = platform_pci_choose_state(dev);

		switch (state) {
		case PCI_POWER_ERROR:
		case PCI_UNKNOWN:
			break;
		case PCI_D1:
		case PCI_D2:
			if (pci_no_d1d2(dev))
				break;
2544
			/* else, fall through */
2545 2546 2547
		default:
			target_state = state;
		}
2548 2549 2550 2551 2552

		return target_state;
	}

	if (!dev->pm_cap)
2553
		target_state = PCI_D0;
2554 2555 2556 2557 2558 2559 2560 2561 2562

	/*
	 * If the device is in D3cold even though it's not power-manageable by
	 * the platform, it may have been powered down by non-standard means.
	 * Best to let it slumber.
	 */
	if (dev->current_state == PCI_D3cold)
		target_state = PCI_D3cold;

2563
	if (wakeup) {
2564 2565
		/*
		 * Find the deepest state from which the device can generate
2566
		 * PME#.
2567
		 */
2568 2569 2570 2571
		if (dev->pme_support) {
			while (target_state
			      && !(dev->pme_support & (1 << target_state)))
				target_state--;
2572 2573 2574
		}
	}

2575 2576 2577 2578
	return target_state;
}

/**
B
Bjorn Helgaas 已提交
2579 2580
 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
 *			  into a sleep state
2581 2582 2583 2584 2585 2586 2587 2588
 * @dev: Device to handle.
 *
 * Choose the power state appropriate for the device depending on whether
 * it can wake up the system and/or is power manageable by the platform
 * (PCI_D3hot is the default) and put the device into that state.
 */
int pci_prepare_to_sleep(struct pci_dev *dev)
{
2589 2590
	bool wakeup = device_may_wakeup(&dev->dev);
	pci_power_t target_state = pci_target_state(dev, wakeup);
2591 2592 2593 2594 2595
	int error;

	if (target_state == PCI_POWER_ERROR)
		return -EIO;

2596
	pci_enable_wake(dev, target_state, wakeup);
2597

2598 2599 2600 2601 2602 2603 2604
	error = pci_set_power_state(dev, target_state);

	if (error)
		pci_enable_wake(dev, target_state, false);

	return error;
}
2605
EXPORT_SYMBOL(pci_prepare_to_sleep);
2606 2607

/**
B
Bjorn Helgaas 已提交
2608 2609
 * pci_back_from_sleep - turn PCI device on during system-wide transition
 *			 into working state
2610 2611
 * @dev: Device to handle.
 *
T
Thomas Weber 已提交
2612
 * Disable device's system wake-up capability and put it into D0.
2613 2614 2615 2616 2617 2618
 */
int pci_back_from_sleep(struct pci_dev *dev)
{
	pci_enable_wake(dev, PCI_D0, false);
	return pci_set_power_state(dev, PCI_D0);
}
2619
EXPORT_SYMBOL(pci_back_from_sleep);
2620

2621 2622 2623 2624 2625 2626 2627 2628 2629
/**
 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
 * @dev: PCI device being suspended.
 *
 * Prepare @dev to generate wake-up events at run time and put it into a low
 * power state.
 */
int pci_finish_runtime_suspend(struct pci_dev *dev)
{
2630
	pci_power_t target_state;
2631 2632
	int error;

2633
	target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
2634 2635 2636
	if (target_state == PCI_POWER_ERROR)
		return -EIO;

2637 2638
	dev->runtime_d3cold = target_state == PCI_D3cold;

2639
	__pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
2640 2641 2642

	error = pci_set_power_state(dev, target_state);

2643
	if (error) {
2644
		pci_enable_wake(dev, target_state, false);
2645 2646
		dev->runtime_d3cold = false;
	}
2647 2648 2649 2650

	return error;
}

2651 2652 2653 2654
/**
 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
 * @dev: Device to check.
 *
2655
 * Return true if the device itself is capable of generating wake-up events
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
 * (through the platform or using the native PCIe PME) or if the device supports
 * PME and one of its upstream bridges can generate wake-up events.
 */
bool pci_dev_run_wake(struct pci_dev *dev)
{
	struct pci_bus *bus = dev->bus;

	if (!dev->pme_support)
		return false;

2666
	/* PME-capable in principle, but not from the target power state */
2667
	if (!pci_pme_capable(dev, pci_target_state(dev, true)))
2668 2669
		return false;

2670 2671 2672
	if (device_can_wakeup(&dev->dev))
		return true;

2673 2674 2675
	while (bus->parent) {
		struct pci_dev *bridge = bus->self;

2676
		if (device_can_wakeup(&bridge->dev))
2677 2678 2679 2680 2681 2682 2683
			return true;

		bus = bus->parent;
	}

	/* We have reached the root bus. */
	if (bus->bridge)
2684
		return device_can_wakeup(bus->bridge);
2685 2686 2687 2688 2689

	return false;
}
EXPORT_SYMBOL_GPL(pci_dev_run_wake);

2690
/**
2691
 * pci_dev_need_resume - Check if it is necessary to resume the device.
2692 2693
 * @pci_dev: Device to check.
 *
2694
 * Return 'true' if the device is not runtime-suspended or it has to be
2695
 * reconfigured due to wakeup settings difference between system and runtime
2696 2697
 * suspend, or the current power state of it is not suitable for the upcoming
 * (system-wide) transition.
2698
 */
2699
bool pci_dev_need_resume(struct pci_dev *pci_dev)
2700 2701
{
	struct device *dev = &pci_dev->dev;
2702 2703 2704
	pci_power_t target_state;

	if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
2705
		return true;
2706

2707
	target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
2708 2709 2710 2711 2712 2713

	/*
	 * If the earlier platform check has not triggered, D3cold is just power
	 * removal on top of D3hot, so no need to resume the device in that
	 * case.
	 */
2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
	return target_state != pci_dev->current_state &&
		target_state != PCI_D3cold &&
		pci_dev->current_state != PCI_D3hot;
}

/**
 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
 * @pci_dev: Device to check.
 *
 * If the device is suspended and it is not configured for system wakeup,
 * disable PME for it to prevent it from waking up the system unnecessarily.
 *
 * Note that if the device's power state is D3cold and the platform check in
 * pci_dev_need_resume() has not triggered, the device's configuration need not
 * be changed.
 */
void pci_dev_adjust_pme(struct pci_dev *pci_dev)
{
	struct device *dev = &pci_dev->dev;
2733

2734 2735
	spin_lock_irq(&dev->power.lock);

2736 2737
	if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
	    pci_dev->current_state < PCI_D3cold)
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
		__pci_pme_active(pci_dev, false);

	spin_unlock_irq(&dev->power.lock);
}

/**
 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
 * @pci_dev: Device to handle.
 *
 * If the device is runtime suspended and wakeup-capable, enable PME for it as
 * it might have been disabled during the prepare phase of system suspend if
 * the device was not configured for system wakeup.
 */
void pci_dev_complete_resume(struct pci_dev *pci_dev)
{
	struct device *dev = &pci_dev->dev;

	if (!pci_dev_run_wake(pci_dev))
		return;

	spin_lock_irq(&dev->power.lock);

	if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
		__pci_pme_active(pci_dev, true);

	spin_unlock_irq(&dev->power.lock);
2764 2765
}

2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797
void pci_config_pm_runtime_get(struct pci_dev *pdev)
{
	struct device *dev = &pdev->dev;
	struct device *parent = dev->parent;

	if (parent)
		pm_runtime_get_sync(parent);
	pm_runtime_get_noresume(dev);
	/*
	 * pdev->current_state is set to PCI_D3cold during suspending,
	 * so wait until suspending completes
	 */
	pm_runtime_barrier(dev);
	/*
	 * Only need to resume devices in D3cold, because config
	 * registers are still accessible for devices suspended but
	 * not in D3cold.
	 */
	if (pdev->current_state == PCI_D3cold)
		pm_runtime_resume(dev);
}

void pci_config_pm_runtime_put(struct pci_dev *pdev)
{
	struct device *dev = &pdev->dev;
	struct device *parent = dev->parent;

	pm_runtime_put(dev);
	if (parent)
		pm_runtime_put_sync(parent);
}

2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
static const struct dmi_system_id bridge_d3_blacklist[] = {
#ifdef CONFIG_X86
	{
		/*
		 * Gigabyte X299 root port is not marked as hotplug capable
		 * which allows Linux to power manage it.  However, this
		 * confuses the BIOS SMI handler so don't power manage root
		 * ports on that system.
		 */
		.ident = "X299 DESIGNARE EX-CF",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
			DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
		},
	},
#endif
	{ }
};

2817 2818 2819 2820 2821
/**
 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
 * @bridge: Bridge to check
 *
 * This function checks if it is possible to move the bridge to D3.
2822
 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
2823
 */
2824
bool pci_bridge_d3_possible(struct pci_dev *bridge)
2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
{
	if (!pci_is_pcie(bridge))
		return false;

	switch (pci_pcie_type(bridge)) {
	case PCI_EXP_TYPE_ROOT_PORT:
	case PCI_EXP_TYPE_UPSTREAM:
	case PCI_EXP_TYPE_DOWNSTREAM:
		if (pci_bridge_d3_disable)
			return false;
2835 2836

		/*
2837
		 * Hotplug ports handled by firmware in System Management Mode
2838 2839
		 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
		 */
2840
		if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
2841 2842
			return false;

2843 2844 2845
		if (pci_bridge_d3_force)
			return true;

2846 2847 2848 2849
		/* Even the oldest 2010 Thunderbolt controller supports D3. */
		if (bridge->is_thunderbolt)
			return true;

2850 2851 2852 2853
		/* Platform might know better if the bridge supports D3 */
		if (platform_pci_bridge_d3(bridge))
			return true;

2854 2855 2856 2857 2858 2859 2860 2861
		/*
		 * Hotplug ports handled natively by the OS were not validated
		 * by vendors for runtime D3 at least until 2018 because there
		 * was no OS support.
		 */
		if (bridge->is_hotplug_bridge)
			return false;

2862 2863 2864
		if (dmi_check_system(bridge_d3_blacklist))
			return false;

2865 2866 2867 2868
		/*
		 * It should be safe to put PCIe ports from 2015 or newer
		 * to D3.
		 */
2869
		if (dmi_get_bios_year() >= 2015)
2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
			return true;
		break;
	}

	return false;
}

static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
{
	bool *d3cold_ok = data;

2881 2882 2883 2884 2885 2886 2887 2888
	if (/* The device needs to be allowed to go D3cold ... */
	    dev->no_d3cold || !dev->d3cold_allowed ||

	    /* ... and if it is wakeup capable to do so from D3cold. */
	    (device_may_wakeup(&dev->dev) &&
	     !pci_pme_capable(dev, PCI_D3cold)) ||

	    /* If it is a bridge it must be allowed to go to D3. */
2889
	    !pci_power_manageable(dev))
2890

2891
		*d3cold_ok = false;
2892

2893
	return !*d3cold_ok;
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
}

/*
 * pci_bridge_d3_update - Update bridge D3 capabilities
 * @dev: PCI device which is changed
 *
 * Update upstream bridge PM capabilities accordingly depending on if the
 * device PM configuration was changed or the device is being removed.  The
 * change is also propagated upstream.
 */
2904
void pci_bridge_d3_update(struct pci_dev *dev)
2905
{
2906
	bool remove = !device_is_registered(&dev->dev);
2907 2908 2909 2910 2911 2912 2913 2914
	struct pci_dev *bridge;
	bool d3cold_ok = true;

	bridge = pci_upstream_bridge(dev);
	if (!bridge || !pci_bridge_d3_possible(bridge))
		return;

	/*
2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
	 * If D3 is currently allowed for the bridge, removing one of its
	 * children won't change that.
	 */
	if (remove && bridge->bridge_d3)
		return;

	/*
	 * If D3 is currently allowed for the bridge and a child is added or
	 * changed, disallowance of D3 can only be caused by that child, so
	 * we only need to check that single device, not any of its siblings.
	 *
	 * If D3 is currently not allowed for the bridge, checking the device
	 * first may allow us to skip checking its siblings.
2928 2929 2930 2931
	 */
	if (!remove)
		pci_dev_check_d3cold(dev, &d3cold_ok);

2932 2933 2934 2935 2936 2937 2938
	/*
	 * If D3 is currently not allowed for the bridge, this may be caused
	 * either by the device being changed/removed or any of its siblings,
	 * so we need to go through all children to find out if one of them
	 * continues to block D3.
	 */
	if (d3cold_ok && !bridge->bridge_d3)
2939 2940 2941 2942 2943 2944
		pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
			     &d3cold_ok);

	if (bridge->bridge_d3 != d3cold_ok) {
		bridge->bridge_d3 = d3cold_ok;
		/* Propagate change to upstream bridges */
2945
		pci_bridge_d3_update(bridge);
2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960
	}
}

/**
 * pci_d3cold_enable - Enable D3cold for device
 * @dev: PCI device to handle
 *
 * This function can be used in drivers to enable D3cold from the device
 * they handle.  It also updates upstream PCI bridge PM capabilities
 * accordingly.
 */
void pci_d3cold_enable(struct pci_dev *dev)
{
	if (dev->no_d3cold) {
		dev->no_d3cold = false;
2961
		pci_bridge_d3_update(dev);
2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
	}
}
EXPORT_SYMBOL_GPL(pci_d3cold_enable);

/**
 * pci_d3cold_disable - Disable D3cold for device
 * @dev: PCI device to handle
 *
 * This function can be used in drivers to disable D3cold from the device
 * they handle.  It also updates upstream PCI bridge PM capabilities
 * accordingly.
 */
void pci_d3cold_disable(struct pci_dev *dev)
{
	if (!dev->no_d3cold) {
		dev->no_d3cold = true;
2978
		pci_bridge_d3_update(dev);
2979 2980 2981 2982
	}
}
EXPORT_SYMBOL_GPL(pci_d3cold_disable);

2983 2984 2985 2986 2987 2988 2989
/**
 * pci_pm_init - Initialize PM functions of given PCI device
 * @dev: PCI device to handle.
 */
void pci_pm_init(struct pci_dev *dev)
{
	int pm;
2990
	u16 status;
2991
	u16 pmc;
L
Linus Torvalds 已提交
2992

2993
	pm_runtime_forbid(&dev->dev);
2994 2995
	pm_runtime_set_active(&dev->dev);
	pm_runtime_enable(&dev->dev);
2996
	device_enable_async_suspend(&dev->dev);
2997
	dev->wakeup_prepared = false;
2998

2999
	dev->pm_cap = 0;
3000
	dev->pme_support = 0;
3001

3002 3003 3004
	/* find PCI PM capability in list */
	pm = pci_find_capability(dev, PCI_CAP_ID_PM);
	if (!pm)
3005
		return;
3006 3007
	/* Check device's ability to generate PME# */
	pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
3008

3009
	if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
3010
		pci_err(dev, "unsupported PM cap regs version (%u)\n",
3011
			pmc & PCI_PM_CAP_VER_MASK);
3012
		return;
3013 3014
	}

3015
	dev->pm_cap = pm;
3016
	dev->d3hot_delay = PCI_PM_D3HOT_WAIT;
3017
	dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
3018
	dev->bridge_d3 = pci_bridge_d3_possible(dev);
3019
	dev->d3cold_allowed = true;
3020 3021 3022 3023

	dev->d1_support = false;
	dev->d2_support = false;
	if (!pci_no_d1d2(dev)) {
B
Bjorn Helgaas 已提交
3024
		if (pmc & PCI_PM_CAP_D1)
3025
			dev->d1_support = true;
B
Bjorn Helgaas 已提交
3026
		if (pmc & PCI_PM_CAP_D2)
3027
			dev->d2_support = true;
B
Bjorn Helgaas 已提交
3028 3029

		if (dev->d1_support || dev->d2_support)
3030
			pci_info(dev, "supports%s%s\n",
3031 3032
				   dev->d1_support ? " D1" : "",
				   dev->d2_support ? " D2" : "");
3033 3034 3035 3036
	}

	pmc &= PCI_PM_CAP_PME_MASK;
	if (pmc) {
3037
		pci_info(dev, "PME# supported from%s%s%s%s%s\n",
B
Bjorn Helgaas 已提交
3038 3039 3040
			 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
			 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
			 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
3041
			 (pmc & PCI_PM_CAP_PME_D3hot) ? " D3hot" : "",
B
Bjorn Helgaas 已提交
3042
			 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
3043
		dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
3044
		dev->pme_poll = true;
3045 3046 3047 3048 3049 3050
		/*
		 * Make device's PM flags reflect the wake-up capability, but
		 * let the user space enable it to wake up the system as needed.
		 */
		device_set_wakeup_capable(&dev->dev, true);
		/* Disable the PME# generation functionality */
3051
		pci_pme_active(dev, false);
3052
	}
3053 3054 3055 3056

	pci_read_config_word(dev, PCI_STATUS, &status);
	if (status & PCI_STATUS_IMM_READY)
		dev->imm_ready = 1;
L
Linus Torvalds 已提交
3057 3058
}

3059 3060
static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
{
3061
	unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086

	switch (prop) {
	case PCI_EA_P_MEM:
	case PCI_EA_P_VF_MEM:
		flags |= IORESOURCE_MEM;
		break;
	case PCI_EA_P_MEM_PREFETCH:
	case PCI_EA_P_VF_MEM_PREFETCH:
		flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
		break;
	case PCI_EA_P_IO:
		flags |= IORESOURCE_IO;
		break;
	default:
		return 0;
	}

	return flags;
}

static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
					    u8 prop)
{
	if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
		return &dev->resource[bei];
3087 3088 3089 3090 3091 3092
#ifdef CONFIG_PCI_IOV
	else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
		 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
		return &dev->resource[PCI_IOV_RESOURCES +
				      bei - PCI_EA_BEI_VF_BAR0];
#endif
3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105
	else if (bei == PCI_EA_BEI_ROM)
		return &dev->resource[PCI_ROM_RESOURCE];
	else
		return NULL;
}

/* Read an Enhanced Allocation (EA) entry */
static int pci_ea_read(struct pci_dev *dev, int offset)
{
	struct resource *res;
	int ent_size, ent_offset = offset;
	resource_size_t start, end;
	unsigned long flags;
3106
	u32 dw0, bei, base, max_offset;
3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
	u8 prop;
	bool support_64 = (sizeof(resource_size_t) >= 8);

	pci_read_config_dword(dev, ent_offset, &dw0);
	ent_offset += 4;

	/* Entry size field indicates DWORDs after 1st */
	ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;

	if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
		goto out;

3119 3120 3121
	bei = (dw0 & PCI_EA_BEI) >> 4;
	prop = (dw0 & PCI_EA_PP) >> 8;

3122 3123 3124 3125 3126
	/*
	 * If the Property is in the reserved range, try the Secondary
	 * Property instead.
	 */
	if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
3127
		prop = (dw0 & PCI_EA_SP) >> 16;
3128 3129 3130
	if (prop > PCI_EA_P_BRIDGE_IO)
		goto out;

3131
	res = pci_ea_get_resource(dev, bei, prop);
3132
	if (!res) {
3133
		pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
3134 3135 3136 3137 3138
		goto out;
	}

	flags = pci_ea_flags(dev, prop);
	if (!flags) {
3139
		pci_err(dev, "Unsupported EA properties: %#x\n", prop);
3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188
		goto out;
	}

	/* Read Base */
	pci_read_config_dword(dev, ent_offset, &base);
	start = (base & PCI_EA_FIELD_MASK);
	ent_offset += 4;

	/* Read MaxOffset */
	pci_read_config_dword(dev, ent_offset, &max_offset);
	ent_offset += 4;

	/* Read Base MSBs (if 64-bit entry) */
	if (base & PCI_EA_IS_64) {
		u32 base_upper;

		pci_read_config_dword(dev, ent_offset, &base_upper);
		ent_offset += 4;

		flags |= IORESOURCE_MEM_64;

		/* entry starts above 32-bit boundary, can't use */
		if (!support_64 && base_upper)
			goto out;

		if (support_64)
			start |= ((u64)base_upper << 32);
	}

	end = start + (max_offset | 0x03);

	/* Read MaxOffset MSBs (if 64-bit entry) */
	if (max_offset & PCI_EA_IS_64) {
		u32 max_offset_upper;

		pci_read_config_dword(dev, ent_offset, &max_offset_upper);
		ent_offset += 4;

		flags |= IORESOURCE_MEM_64;

		/* entry too big, can't use */
		if (!support_64 && max_offset_upper)
			goto out;

		if (support_64)
			end += ((u64)max_offset_upper << 32);
	}

	if (end < start) {
3189
		pci_err(dev, "EA Entry crosses address boundary\n");
3190 3191 3192 3193
		goto out;
	}

	if (ent_size != ent_offset - offset) {
3194
		pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
3195 3196 3197 3198 3199 3200 3201 3202
			ent_size, ent_offset - offset);
		goto out;
	}

	res->name = pci_name(dev);
	res->start = start;
	res->end = end;
	res->flags = flags;
3203 3204

	if (bei <= PCI_EA_BEI_BAR5)
3205
		pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
3206 3207
			   bei, res, prop);
	else if (bei == PCI_EA_BEI_ROM)
3208
		pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
3209 3210
			   res, prop);
	else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
3211
		pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
3212 3213
			   bei - PCI_EA_BEI_VF_BAR0, res, prop);
	else
3214
		pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
3215 3216
			   bei, res, prop);

3217 3218 3219 3220
out:
	return offset + ent_size;
}

C
Colin Ian King 已提交
3221
/* Enhanced Allocation Initialization */
3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249
void pci_ea_init(struct pci_dev *dev)
{
	int ea;
	u8 num_ent;
	int offset;
	int i;

	/* find PCI EA capability in list */
	ea = pci_find_capability(dev, PCI_CAP_ID_EA);
	if (!ea)
		return;

	/* determine the number of entries */
	pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
					&num_ent);
	num_ent &= PCI_EA_NUM_ENT_MASK;

	offset = ea + PCI_EA_FIRST_ENT;

	/* Skip DWORD 2 for type 1 functions */
	if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
		offset += 4;

	/* parse each EA entry */
	for (i = 0; i < num_ent; ++i)
		offset = pci_ea_read(dev, offset);
}

3250 3251 3252 3253 3254 3255
static void pci_add_saved_cap(struct pci_dev *pci_dev,
	struct pci_cap_saved_state *new_cap)
{
	hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
}

3256
/**
3257
 * _pci_add_cap_save_buffer - allocate buffer for saving given
B
Bjorn Helgaas 已提交
3258
 *			      capability registers
3259 3260
 * @dev: the PCI device
 * @cap: the capability to allocate the buffer for
3261
 * @extended: Standard or Extended capability ID
3262 3263
 * @size: requested size of the buffer
 */
3264 3265
static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
				    bool extended, unsigned int size)
3266 3267 3268 3269
{
	int pos;
	struct pci_cap_saved_state *save_state;

3270 3271 3272 3273 3274
	if (extended)
		pos = pci_find_ext_capability(dev, cap);
	else
		pos = pci_find_capability(dev, cap);

3275
	if (!pos)
3276 3277 3278 3279 3280 3281
		return 0;

	save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
	if (!save_state)
		return -ENOMEM;

3282
	save_state->cap.cap_nr = cap;
3283
	save_state->cap.cap_extended = extended;
3284
	save_state->cap.size = size;
3285 3286 3287 3288 3289
	pci_add_saved_cap(dev, save_state);

	return 0;
}

3290 3291 3292 3293 3294 3295 3296 3297 3298 3299
int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
{
	return _pci_add_cap_save_buffer(dev, cap, false, size);
}

int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
{
	return _pci_add_cap_save_buffer(dev, cap, true, size);
}

3300 3301 3302 3303 3304 3305 3306 3307
/**
 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
 * @dev: the PCI device
 */
void pci_allocate_cap_save_buffers(struct pci_dev *dev)
{
	int error;

3308 3309
	error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
					PCI_EXP_SAVE_REGS * sizeof(u16));
3310
	if (error)
3311
		pci_err(dev, "unable to preallocate PCI Express save buffer\n");
3312 3313 3314

	error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
	if (error)
3315
		pci_err(dev, "unable to preallocate PCI-X save buffer\n");
3316

3317 3318 3319 3320 3321
	error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
					    2 * sizeof(u16));
	if (error)
		pci_err(dev, "unable to allocate suspend buffer for LTR\n");

3322
	pci_allocate_vc_save_buffers(dev);
3323 3324
}

3325 3326 3327
void pci_free_cap_save_buffers(struct pci_dev *dev)
{
	struct pci_cap_saved_state *tmp;
3328
	struct hlist_node *n;
3329

3330
	hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
3331 3332 3333
		kfree(tmp);
}

Y
Yu Zhao 已提交
3334
/**
3335
 * pci_configure_ari - enable or disable ARI forwarding
Y
Yu Zhao 已提交
3336
 * @dev: the PCI device
3337 3338 3339
 *
 * If @dev and its upstream bridge both support ARI, enable ARI in the
 * bridge.  Otherwise, disable ARI in the bridge.
Y
Yu Zhao 已提交
3340
 */
3341
void pci_configure_ari(struct pci_dev *dev)
Y
Yu Zhao 已提交
3342 3343
{
	u32 cap;
3344
	struct pci_dev *bridge;
Y
Yu Zhao 已提交
3345

3346
	if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Y
Yu Zhao 已提交
3347 3348
		return;

3349
	bridge = dev->bus->self;
3350
	if (!bridge)
3351 3352
		return;

3353
	pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Y
Yu Zhao 已提交
3354 3355 3356
	if (!(cap & PCI_EXP_DEVCAP2_ARI))
		return;

3357 3358 3359 3360 3361 3362 3363 3364 3365
	if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
		pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
					 PCI_EXP_DEVCTL2_ARI);
		bridge->ari_enabled = 1;
	} else {
		pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
					   PCI_EXP_DEVCTL2_ARI);
		bridge->ari_enabled = 0;
	}
Y
Yu Zhao 已提交
3366 3367
}

3368 3369 3370
static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
{
	int pos;
3371
	u16 cap, ctrl;
3372

3373
	pos = pdev->acs_cap;
3374 3375 3376
	if (!pos)
		return false;

3377 3378 3379 3380 3381 3382 3383 3384
	/*
	 * Except for egress control, capabilities are either required
	 * or only required if controllable.  Features missing from the
	 * capability field can therefore be assumed as hard-wired enabled.
	 */
	pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
	acs_flags &= (cap | PCI_ACS_EC);

3385 3386 3387 3388
	pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
	return (ctrl & acs_flags) == acs_flags;
}

3389 3390 3391 3392 3393 3394 3395
/**
 * pci_acs_enabled - test ACS against required flags for a given device
 * @pdev: device to test
 * @acs_flags: required PCI ACS flags
 *
 * Return true if the device supports the provided flags.  Automatically
 * filters out flags that are not implemented on multifunction devices.
3396 3397 3398 3399 3400 3401 3402 3403
 *
 * Note that this interface checks the effective ACS capabilities of the
 * device rather than the actual capabilities.  For instance, most single
 * function endpoints are not required to support ACS because they have no
 * opportunity for peer-to-peer access.  We therefore return 'true'
 * regardless of whether the device exposes an ACS capability.  This makes
 * it much easier for callers of this function to ignore the actual type
 * or topology of the device when testing ACS support.
3404 3405 3406
 */
bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
{
3407
	int ret;
3408 3409 3410 3411 3412

	ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
	if (ret >= 0)
		return ret > 0;

3413 3414 3415 3416 3417
	/*
	 * Conventional PCI and PCI-X devices never support ACS, either
	 * effectively or actually.  The shared bus topology implies that
	 * any device on the bus can receive or snoop DMA.
	 */
3418 3419 3420
	if (!pci_is_pcie(pdev))
		return false;

3421 3422 3423
	switch (pci_pcie_type(pdev)) {
	/*
	 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
3424
	 * but since their primary interface is PCI/X, we conservatively
3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447
	 * handle them as we would a non-PCIe device.
	 */
	case PCI_EXP_TYPE_PCIE_BRIDGE:
	/*
	 * PCIe 3.0, 6.12.1 excludes ACS on these devices.  "ACS is never
	 * applicable... must never implement an ACS Extended Capability...".
	 * This seems arbitrary, but we take a conservative interpretation
	 * of this statement.
	 */
	case PCI_EXP_TYPE_PCI_BRIDGE:
	case PCI_EXP_TYPE_RC_EC:
		return false;
	/*
	 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
	 * implement ACS in order to indicate their peer-to-peer capabilities,
	 * regardless of whether they are single- or multi-function devices.
	 */
	case PCI_EXP_TYPE_DOWNSTREAM:
	case PCI_EXP_TYPE_ROOT_PORT:
		return pci_acs_flags_enabled(pdev, acs_flags);
	/*
	 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
	 * implemented by the remaining PCIe types to indicate peer-to-peer
3448
	 * capabilities, but only when they are part of a multifunction
3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
	 * device.  The footnote for section 6.12 indicates the specific
	 * PCIe types included here.
	 */
	case PCI_EXP_TYPE_ENDPOINT:
	case PCI_EXP_TYPE_UPSTREAM:
	case PCI_EXP_TYPE_LEG_END:
	case PCI_EXP_TYPE_RC_END:
		if (!pdev->multifunction)
			break;

		return pci_acs_flags_enabled(pdev, acs_flags);
3460 3461
	}

3462
	/*
3463
	 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
3464 3465
	 * to single function devices with the exception of downstream ports.
	 */
3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497
	return true;
}

/**
 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
 * @start: starting downstream device
 * @end: ending upstream device or NULL to search to the root bus
 * @acs_flags: required flags
 *
 * Walk up a device tree from start to end testing PCI ACS support.  If
 * any step along the way does not support the required flags, return false.
 */
bool pci_acs_path_enabled(struct pci_dev *start,
			  struct pci_dev *end, u16 acs_flags)
{
	struct pci_dev *pdev, *parent = start;

	do {
		pdev = parent;

		if (!pci_acs_enabled(pdev, acs_flags))
			return false;

		if (pci_is_root_bus(pdev->bus))
			return (end == NULL);

		parent = pdev->bus->self;
	} while (pdev != end);

	return true;
}

3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
/**
 * pci_acs_init - Initialize ACS if hardware supports it
 * @dev: the PCI device
 */
void pci_acs_init(struct pci_dev *dev)
{
	dev->acs_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);

	if (dev->acs_cap)
		pci_enable_acs(dev);
}

3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
/**
 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
 * @pdev: PCI device
 * @bar: BAR to find
 *
 * Helper to find the position of the ctrl register for a BAR.
 * Returns -ENOTSUPP if resizable BARs are not supported at all.
 * Returns -ENOENT if no ctrl register for the BAR could be found.
 */
static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
{
	unsigned int pos, nbars, i;
	u32 ctrl;

	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
	if (!pos)
		return -ENOTSUPP;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
	nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
		    PCI_REBAR_CTRL_NBAR_SHIFT;

	for (i = 0; i < nbars; i++, pos += 8) {
		int bar_idx;

		pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
		bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
		if (bar_idx == bar)
			return pos;
	}

	return -ENOENT;
}

/**
 * pci_rebar_get_possible_sizes - get possible sizes for BAR
 * @pdev: PCI device
 * @bar: BAR to query
 *
 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
 */
u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
{
	int pos;
	u32 cap;

	pos = pci_rebar_find_pos(pdev, bar);
	if (pos < 0)
		return 0;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
	return (cap & PCI_REBAR_CAP_SIZES) >> 4;
}

/**
 * pci_rebar_get_current_size - get the current size of a BAR
 * @pdev: PCI device
 * @bar: BAR to set size to
 *
 * Read the size of a BAR from the resizable BAR config.
 * Returns size if found or negative error code.
 */
int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
{
	int pos;
	u32 ctrl;

	pos = pci_rebar_find_pos(pdev, bar);
	if (pos < 0)
		return pos;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3583
	return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
}

/**
 * pci_rebar_set_size - set a new size for a BAR
 * @pdev: PCI device
 * @bar: BAR to set size to
 * @size: new size as defined in the spec (0=1MB, 19=512GB)
 *
 * Set the new size of a BAR as defined in the spec.
 * Returns zero if resizing was successful, error code otherwise.
 */
int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
{
	int pos;
	u32 ctrl;

	pos = pci_rebar_find_pos(pdev, bar);
	if (pos < 0)
		return pos;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
	ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
3606
	ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
3607 3608 3609 3610
	pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
	return 0;
}

3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
/**
 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
 * @dev: the PCI device
 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
 *	PCI_EXP_DEVCAP2_ATOMIC_COMP32
 *	PCI_EXP_DEVCAP2_ATOMIC_COMP64
 *	PCI_EXP_DEVCAP2_ATOMIC_COMP128
 *
 * Return 0 if all upstream bridges support AtomicOp routing, egress
 * blocking is disabled on all upstream ports, and the root port supports
 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
 * AtomicOp completion), or negative otherwise.
 */
int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
{
	struct pci_bus *bus = dev->bus;
	struct pci_dev *bridge;
	u32 cap, ctl2;

	if (!pci_is_pcie(dev))
		return -EINVAL;

	/*
	 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
	 * AtomicOp requesters.  For now, we only support endpoints as
	 * requesters and root ports as completers.  No endpoints as
	 * completers, and no peer-to-peer.
	 */

	switch (pci_pcie_type(dev)) {
	case PCI_EXP_TYPE_ENDPOINT:
	case PCI_EXP_TYPE_LEG_END:
	case PCI_EXP_TYPE_RC_END:
		break;
	default:
		return -EINVAL;
	}

	while (bus->parent) {
		bridge = bus->self;

		pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);

		switch (pci_pcie_type(bridge)) {
		/* Ensure switch ports support AtomicOp routing */
		case PCI_EXP_TYPE_UPSTREAM:
		case PCI_EXP_TYPE_DOWNSTREAM:
			if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
				return -EINVAL;
			break;

		/* Ensure root port supports all the sizes we care about */
		case PCI_EXP_TYPE_ROOT_PORT:
			if ((cap & cap_mask) != cap_mask)
				return -EINVAL;
			break;
		}

		/* Ensure upstream ports don't block AtomicOps on egress */
3670
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
			pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
						   &ctl2);
			if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
				return -EINVAL;
		}

		bus = bus->parent;
	}

	pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
				 PCI_EXP_DEVCTL2_ATOMIC_REQ);
	return 0;
}
EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);

3686 3687 3688
/**
 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
 * @dev: the PCI device
3689
 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
3690 3691 3692
 *
 * Perform INTx swizzling for a device behind one level of bridge.  This is
 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
3693 3694 3695
 * behind bridges on add-in cards.  For devices with ARI enabled, the slot
 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
 * the PCI Express Base Specification, Revision 2.1)
3696
 */
3697
u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
3698
{
3699 3700 3701 3702 3703 3704 3705 3706
	int slot;

	if (pci_ari_enabled(dev->bus))
		slot = 0;
	else
		slot = PCI_SLOT(dev->devfn);

	return (((pin - 1) + slot) % 4) + 1;
3707 3708
}

R
Ryan Desfosses 已提交
3709
int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
L
Linus Torvalds 已提交
3710 3711 3712
{
	u8 pin;

3713
	pin = dev->pin;
L
Linus Torvalds 已提交
3714 3715
	if (!pin)
		return -1;
3716

3717
	while (!pci_is_root_bus(dev->bus)) {
3718
		pin = pci_swizzle_interrupt_pin(dev, pin);
L
Linus Torvalds 已提交
3719 3720 3721 3722 3723 3724
		dev = dev->bus->self;
	}
	*bridge = dev;
	return pin;
}

3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736
/**
 * pci_common_swizzle - swizzle INTx all the way to root bridge
 * @dev: the PCI device
 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
 *
 * Perform INTx swizzling for a device.  This traverses through all PCI-to-PCI
 * bridges all the way up to a PCI root bus.
 */
u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
{
	u8 pin = *pinp;

3737
	while (!pci_is_root_bus(dev->bus)) {
3738 3739 3740 3741 3742 3743
		pin = pci_swizzle_interrupt_pin(dev, pin);
		dev = dev->bus->self;
	}
	*pinp = pin;
	return PCI_SLOT(dev->devfn);
}
3744
EXPORT_SYMBOL_GPL(pci_common_swizzle);
3745

L
Linus Torvalds 已提交
3746
/**
B
Bjorn Helgaas 已提交
3747 3748 3749 3750
 * pci_release_region - Release a PCI bar
 * @pdev: PCI device whose resources were previously reserved by
 *	  pci_request_region()
 * @bar: BAR to release
L
Linus Torvalds 已提交
3751
 *
B
Bjorn Helgaas 已提交
3752 3753 3754
 * Releases the PCI I/O and memory resources previously reserved by a
 * successful call to pci_request_region().  Call this function only
 * after all use of the PCI regions has ceased.
L
Linus Torvalds 已提交
3755 3756 3757
 */
void pci_release_region(struct pci_dev *pdev, int bar)
{
T
Tejun Heo 已提交
3758 3759
	struct pci_devres *dr;

L
Linus Torvalds 已提交
3760 3761 3762 3763 3764 3765 3766 3767
	if (pci_resource_len(pdev, bar) == 0)
		return;
	if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
		release_region(pci_resource_start(pdev, bar),
				pci_resource_len(pdev, bar));
	else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
		release_mem_region(pci_resource_start(pdev, bar),
				pci_resource_len(pdev, bar));
T
Tejun Heo 已提交
3768 3769 3770 3771

	dr = find_pci_dr(pdev);
	if (dr)
		dr->region_mask &= ~(1 << bar);
L
Linus Torvalds 已提交
3772
}
3773
EXPORT_SYMBOL(pci_release_region);
L
Linus Torvalds 已提交
3774 3775

/**
B
Bjorn Helgaas 已提交
3776 3777 3778 3779 3780
 * __pci_request_region - Reserved PCI I/O and memory resource
 * @pdev: PCI device whose resources are to be reserved
 * @bar: BAR to be reserved
 * @res_name: Name to be associated with resource.
 * @exclusive: whether the region access is exclusive or not
L
Linus Torvalds 已提交
3781
 *
B
Bjorn Helgaas 已提交
3782 3783 3784 3785
 * Mark the PCI region associated with PCI device @pdev BAR @bar as
 * being reserved by owner @res_name.  Do not access any
 * address inside the PCI regions unless this call returns
 * successfully.
L
Linus Torvalds 已提交
3786
 *
B
Bjorn Helgaas 已提交
3787 3788 3789
 * If @exclusive is set, then the region is marked so that userspace
 * is explicitly not allowed to map the resource via /dev/mem or
 * sysfs MMIO access.
3790
 *
B
Bjorn Helgaas 已提交
3791 3792
 * Returns 0 on success, or %EBUSY on error.  A warning
 * message is also printed on failure.
L
Linus Torvalds 已提交
3793
 */
R
Ryan Desfosses 已提交
3794 3795
static int __pci_request_region(struct pci_dev *pdev, int bar,
				const char *res_name, int exclusive)
L
Linus Torvalds 已提交
3796
{
T
Tejun Heo 已提交
3797 3798
	struct pci_devres *dr;

L
Linus Torvalds 已提交
3799 3800
	if (pci_resource_len(pdev, bar) == 0)
		return 0;
3801

L
Linus Torvalds 已提交
3802 3803 3804 3805
	if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
		if (!request_region(pci_resource_start(pdev, bar),
			    pci_resource_len(pdev, bar), res_name))
			goto err_out;
R
Ryan Desfosses 已提交
3806
	} else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
3807 3808 3809
		if (!__request_mem_region(pci_resource_start(pdev, bar),
					pci_resource_len(pdev, bar), res_name,
					exclusive))
L
Linus Torvalds 已提交
3810 3811
			goto err_out;
	}
T
Tejun Heo 已提交
3812 3813 3814 3815 3816

	dr = find_pci_dr(pdev);
	if (dr)
		dr->region_mask |= 1 << bar;

L
Linus Torvalds 已提交
3817 3818 3819
	return 0;

err_out:
3820
	pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
3821
		 &pdev->resource[bar]);
L
Linus Torvalds 已提交
3822 3823 3824
	return -EBUSY;
}

3825
/**
B
Bjorn Helgaas 已提交
3826 3827 3828 3829
 * pci_request_region - Reserve PCI I/O and memory resource
 * @pdev: PCI device whose resources are to be reserved
 * @bar: BAR to be reserved
 * @res_name: Name to be associated with resource
3830
 *
B
Bjorn Helgaas 已提交
3831 3832 3833 3834
 * Mark the PCI region associated with PCI device @pdev BAR @bar as
 * being reserved by owner @res_name.  Do not access any
 * address inside the PCI regions unless this call returns
 * successfully.
3835
 *
B
Bjorn Helgaas 已提交
3836 3837
 * Returns 0 on success, or %EBUSY on error.  A warning
 * message is also printed on failure.
3838 3839 3840 3841 3842
 */
int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
{
	return __pci_request_region(pdev, bar, res_name, 0);
}
3843
EXPORT_SYMBOL(pci_request_region);
3844

3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856
/**
 * pci_release_selected_regions - Release selected PCI I/O and memory resources
 * @pdev: PCI device whose resources were previously reserved
 * @bars: Bitmask of BARs to be released
 *
 * Release selected PCI I/O and memory resources previously reserved.
 * Call this function only after all use of the PCI regions has ceased.
 */
void pci_release_selected_regions(struct pci_dev *pdev, int bars)
{
	int i;

3857
	for (i = 0; i < PCI_STD_NUM_BARS; i++)
3858 3859 3860
		if (bars & (1 << i))
			pci_release_region(pdev, i);
}
3861
EXPORT_SYMBOL(pci_release_selected_regions);
3862

3863
static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
R
Ryan Desfosses 已提交
3864
					  const char *res_name, int excl)
3865 3866 3867
{
	int i;

3868
	for (i = 0; i < PCI_STD_NUM_BARS; i++)
3869
		if (bars & (1 << i))
3870
			if (__pci_request_region(pdev, i, res_name, excl))
3871 3872 3873 3874
				goto err_out;
	return 0;

err_out:
R
Ryan Desfosses 已提交
3875
	while (--i >= 0)
3876 3877 3878 3879 3880
		if (bars & (1 << i))
			pci_release_region(pdev, i);

	return -EBUSY;
}
L
Linus Torvalds 已提交
3881

3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893

/**
 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
 * @pdev: PCI device whose resources are to be reserved
 * @bars: Bitmask of BARs to be requested
 * @res_name: Name to be associated with resource
 */
int pci_request_selected_regions(struct pci_dev *pdev, int bars,
				 const char *res_name)
{
	return __pci_request_selected_regions(pdev, bars, res_name, 0);
}
3894
EXPORT_SYMBOL(pci_request_selected_regions);
3895

R
Ryan Desfosses 已提交
3896 3897
int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
					   const char *res_name)
3898 3899 3900 3901
{
	return __pci_request_selected_regions(pdev, bars, res_name,
			IORESOURCE_EXCLUSIVE);
}
3902
EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
3903

L
Linus Torvalds 已提交
3904
/**
B
Bjorn Helgaas 已提交
3905 3906 3907
 * pci_release_regions - Release reserved PCI I/O and memory resources
 * @pdev: PCI device whose resources were previously reserved by
 *	  pci_request_regions()
L
Linus Torvalds 已提交
3908
 *
B
Bjorn Helgaas 已提交
3909 3910 3911
 * Releases all PCI I/O and memory resources previously reserved by a
 * successful call to pci_request_regions().  Call this function only
 * after all use of the PCI regions has ceased.
L
Linus Torvalds 已提交
3912 3913 3914 3915
 */

void pci_release_regions(struct pci_dev *pdev)
{
3916
	pci_release_selected_regions(pdev, (1 << PCI_STD_NUM_BARS) - 1);
L
Linus Torvalds 已提交
3917
}
3918
EXPORT_SYMBOL(pci_release_regions);
L
Linus Torvalds 已提交
3919 3920

/**
B
Bjorn Helgaas 已提交
3921 3922 3923
 * pci_request_regions - Reserve PCI I/O and memory resources
 * @pdev: PCI device whose resources are to be reserved
 * @res_name: Name to be associated with resource.
L
Linus Torvalds 已提交
3924
 *
B
Bjorn Helgaas 已提交
3925 3926 3927 3928
 * Mark all PCI regions associated with PCI device @pdev as
 * being reserved by owner @res_name.  Do not access any
 * address inside the PCI regions unless this call returns
 * successfully.
L
Linus Torvalds 已提交
3929
 *
B
Bjorn Helgaas 已提交
3930 3931
 * Returns 0 on success, or %EBUSY on error.  A warning
 * message is also printed on failure.
L
Linus Torvalds 已提交
3932
 */
3933
int pci_request_regions(struct pci_dev *pdev, const char *res_name)
L
Linus Torvalds 已提交
3934
{
3935 3936
	return pci_request_selected_regions(pdev,
			((1 << PCI_STD_NUM_BARS) - 1), res_name);
L
Linus Torvalds 已提交
3937
}
3938
EXPORT_SYMBOL(pci_request_regions);
L
Linus Torvalds 已提交
3939

3940
/**
B
Bjorn Helgaas 已提交
3941 3942 3943
 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
 * @pdev: PCI device whose resources are to be reserved
 * @res_name: Name to be associated with resource.
3944
 *
B
Bjorn Helgaas 已提交
3945 3946 3947
 * Mark all PCI regions associated with PCI device @pdev as being reserved
 * by owner @res_name.  Do not access any address inside the PCI regions
 * unless this call returns successfully.
3948
 *
B
Bjorn Helgaas 已提交
3949 3950
 * pci_request_regions_exclusive() will mark the region so that /dev/mem
 * and the sysfs MMIO access will not be allowed.
3951
 *
B
Bjorn Helgaas 已提交
3952 3953
 * Returns 0 on success, or %EBUSY on error.  A warning message is also
 * printed on failure.
3954 3955 3956 3957
 */
int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
{
	return pci_request_selected_regions_exclusive(pdev,
3958
				((1 << PCI_STD_NUM_BARS) - 1), res_name);
3959
}
3960
EXPORT_SYMBOL(pci_request_regions_exclusive);
3961

3962 3963
/*
 * Record the PCI IO range (expressed as CPU physical address + size).
B
Bjorn Helgaas 已提交
3964
 * Return a negative value if an error has occurred, zero otherwise
3965
 */
3966 3967
int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
			resource_size_t	size)
3968
{
3969
	int ret = 0;
3970
#ifdef PCI_IOBASE
3971
	struct logic_pio_hwaddr *range;
3972

3973 3974
	if (!size || addr + size < addr)
		return -EINVAL;
3975 3976

	range = kzalloc(sizeof(*range), GFP_ATOMIC);
3977 3978
	if (!range)
		return -ENOMEM;
3979

3980
	range->fwnode = fwnode;
3981
	range->size = size;
3982 3983
	range->hw_start = addr;
	range->flags = LOGIC_PIO_CPU_MMIO;
3984

3985 3986 3987
	ret = logic_pio_register_range(range);
	if (ret)
		kfree(range);
3988 3989
#endif

3990
	return ret;
3991 3992 3993 3994 3995 3996 3997
}

phys_addr_t pci_pio_to_address(unsigned long pio)
{
	phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;

#ifdef PCI_IOBASE
3998
	if (pio >= MMIO_UPPER_LIMIT)
3999 4000
		return address;

4001
	address = logic_pio_to_hwaddr(pio);
4002 4003 4004 4005 4006 4007 4008 4009
#endif

	return address;
}

unsigned long __weak pci_address_to_pio(phys_addr_t address)
{
#ifdef PCI_IOBASE
4010
	return logic_pio_trans_cpuaddr(address);
4011 4012 4013 4014 4015 4016 4017 4018
#else
	if (address > IO_SPACE_LIMIT)
		return (unsigned long)-1;

	return (unsigned long) address;
#endif
}

4019
/**
B
Bjorn Helgaas 已提交
4020 4021 4022
 * pci_remap_iospace - Remap the memory mapped I/O space
 * @res: Resource describing the I/O space
 * @phys_addr: physical address of range to be mapped
4023
 *
B
Bjorn Helgaas 已提交
4024 4025 4026 4027
 * Remap the memory mapped I/O space described by the @res and the CPU
 * physical address @phys_addr into virtual address space.  Only
 * architectures that have memory mapped IO functions defined (and the
 * PCI_IOBASE value defined) should call this function.
4028
 */
4029
int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042
{
#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
	unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;

	if (!(res->flags & IORESOURCE_IO))
		return -EINVAL;

	if (res->end > IO_SPACE_LIMIT)
		return -EINVAL;

	return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
				  pgprot_device(PAGE_KERNEL));
#else
B
Bjorn Helgaas 已提交
4043 4044 4045 4046
	/*
	 * This architecture does not have memory mapped I/O space,
	 * so this function should never be called
	 */
4047 4048 4049 4050
	WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
	return -ENODEV;
#endif
}
4051
EXPORT_SYMBOL(pci_remap_iospace);
4052

4053
/**
B
Bjorn Helgaas 已提交
4054 4055
 * pci_unmap_iospace - Unmap the memory mapped I/O space
 * @res: resource to be unmapped
4056
 *
B
Bjorn Helgaas 已提交
4057 4058 4059
 * Unmap the CPU virtual address @res from virtual address space.  Only
 * architectures that have memory mapped IO functions defined (and the
 * PCI_IOBASE value defined) should call this function.
4060 4061 4062 4063 4064 4065 4066 4067 4068
 */
void pci_unmap_iospace(struct resource *res)
{
#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
	unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;

	unmap_kernel_range(vaddr, resource_size(res));
#endif
}
4069
EXPORT_SYMBOL(pci_unmap_iospace);
4070

4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108
static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
{
	struct resource **res = ptr;

	pci_unmap_iospace(*res);
}

/**
 * devm_pci_remap_iospace - Managed pci_remap_iospace()
 * @dev: Generic device to remap IO address for
 * @res: Resource describing the I/O space
 * @phys_addr: physical address of range to be mapped
 *
 * Managed pci_remap_iospace().  Map is automatically unmapped on driver
 * detach.
 */
int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
			   phys_addr_t phys_addr)
{
	const struct resource **ptr;
	int error;

	ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
	if (!ptr)
		return -ENOMEM;

	error = pci_remap_iospace(res, phys_addr);
	if (error) {
		devres_free(ptr);
	} else	{
		*ptr = res;
		devres_add(dev, ptr);
	}

	return error;
}
EXPORT_SYMBOL(devm_pci_remap_iospace);

4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
/**
 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
 * @dev: Generic device to remap IO address for
 * @offset: Resource address to map
 * @size: Size of map
 *
 * Managed pci_remap_cfgspace().  Map is automatically unmapped on driver
 * detach.
 */
void __iomem *devm_pci_remap_cfgspace(struct device *dev,
				      resource_size_t offset,
				      resource_size_t size)
{
	void __iomem **ptr, *addr;

	ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
	if (!ptr)
		return NULL;

	addr = pci_remap_cfgspace(offset, size);
	if (addr) {
		*ptr = addr;
		devres_add(dev, ptr);
	} else
		devres_free(ptr);

	return addr;
}
EXPORT_SYMBOL(devm_pci_remap_cfgspace);

/**
 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
 * @dev: generic device to handle the resource for
 * @res: configuration space resource to be handled
 *
 * Checks that a resource is a valid memory region, requests the memory
 * region and ioremaps with pci_remap_cfgspace() API that ensures the
 * proper PCI configuration space memory attributes are guaranteed.
 *
 * All operations are managed and will be undone on driver detach.
 *
 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
R
Randy Dunlap 已提交
4151
 * on failure. Usage example::
4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190
 *
 *	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
 *	base = devm_pci_remap_cfg_resource(&pdev->dev, res);
 *	if (IS_ERR(base))
 *		return PTR_ERR(base);
 */
void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
					  struct resource *res)
{
	resource_size_t size;
	const char *name;
	void __iomem *dest_ptr;

	BUG_ON(!dev);

	if (!res || resource_type(res) != IORESOURCE_MEM) {
		dev_err(dev, "invalid resource\n");
		return IOMEM_ERR_PTR(-EINVAL);
	}

	size = resource_size(res);
	name = res->name ?: dev_name(dev);

	if (!devm_request_mem_region(dev, res->start, size, name)) {
		dev_err(dev, "can't request region for resource %pR\n", res);
		return IOMEM_ERR_PTR(-EBUSY);
	}

	dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
	if (!dest_ptr) {
		dev_err(dev, "ioremap failed for resource %pR\n", res);
		devm_release_mem_region(dev, res->start, size);
		dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
	}

	return dest_ptr;
}
EXPORT_SYMBOL(devm_pci_remap_cfg_resource);

4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
static void __pci_set_master(struct pci_dev *dev, bool enable)
{
	u16 old_cmd, cmd;

	pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
	if (enable)
		cmd = old_cmd | PCI_COMMAND_MASTER;
	else
		cmd = old_cmd & ~PCI_COMMAND_MASTER;
	if (cmd != old_cmd) {
4201
		pci_dbg(dev, "%s bus mastering\n",
4202 4203 4204 4205 4206
			enable ? "enabling" : "disabling");
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
	dev->is_busmaster = enable;
}
4207

4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
/**
 * pcibios_setup - process "pci=" kernel boot arguments
 * @str: string used to pass in "pci=" kernel boot arguments
 *
 * Process kernel boot arguments.  This is the default implementation.
 * Architecture specific implementations can override this as necessary.
 */
char * __weak __init pcibios_setup(char *str)
{
	return str;
}

4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231
/**
 * pcibios_set_master - enable PCI bus-mastering for device dev
 * @dev: the PCI device to enable
 *
 * Enables PCI bus-mastering for the device.  This is the default
 * implementation.  Architecture specific implementations can override
 * this if necessary.
 */
void __weak pcibios_set_master(struct pci_dev *dev)
{
	u8 lat;

4232 4233 4234 4235
	/* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
	if (pci_is_pcie(dev))
		return;

4236 4237 4238 4239 4240 4241 4242
	pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
	if (lat < 16)
		lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
	else if (lat > pcibios_max_latency)
		lat = pcibios_max_latency;
	else
		return;
4243

4244 4245 4246
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
}

L
Linus Torvalds 已提交
4247 4248 4249 4250 4251 4252 4253
/**
 * pci_set_master - enables bus-mastering for device dev
 * @dev: the PCI device to enable
 *
 * Enables bus-mastering on the device and calls pcibios_set_master()
 * to do the needed arch specific settings.
 */
4254
void pci_set_master(struct pci_dev *dev)
L
Linus Torvalds 已提交
4255
{
4256
	__pci_set_master(dev, true);
L
Linus Torvalds 已提交
4257 4258
	pcibios_set_master(dev);
}
4259
EXPORT_SYMBOL(pci_set_master);
L
Linus Torvalds 已提交
4260

4261 4262 4263 4264 4265 4266 4267 4268
/**
 * pci_clear_master - disables bus-mastering for device dev
 * @dev: the PCI device to disable
 */
void pci_clear_master(struct pci_dev *dev)
{
	__pci_set_master(dev, false);
}
4269
EXPORT_SYMBOL(pci_clear_master);
4270

L
Linus Torvalds 已提交
4271
/**
4272 4273
 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
 * @dev: the PCI device for which MWI is to be enabled
L
Linus Torvalds 已提交
4274
 *
4275 4276
 * Helper function for pci_set_mwi.
 * Originally copied from drivers/net/acenic.c.
L
Linus Torvalds 已提交
4277 4278 4279 4280
 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
 *
 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
 */
T
Tejun Heo 已提交
4281
int pci_set_cacheline_size(struct pci_dev *dev)
L
Linus Torvalds 已提交
4282 4283 4284 4285
{
	u8 cacheline_size;

	if (!pci_cache_line_size)
T
Tejun Heo 已提交
4286
		return -EINVAL;
L
Linus Torvalds 已提交
4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301

	/* Validate current setting: the PCI_CACHE_LINE_SIZE must be
	   equal to or multiple of the right value. */
	pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
	if (cacheline_size >= pci_cache_line_size &&
	    (cacheline_size % pci_cache_line_size) == 0)
		return 0;

	/* Write the correct value. */
	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
	/* Read it back. */
	pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
	if (cacheline_size == pci_cache_line_size)
		return 0;

4302
	pci_info(dev, "cache line size of %d is not supported\n",
4303
		   pci_cache_line_size << 2);
L
Linus Torvalds 已提交
4304 4305 4306

	return -EINVAL;
}
T
Tejun Heo 已提交
4307 4308
EXPORT_SYMBOL_GPL(pci_set_cacheline_size);

L
Linus Torvalds 已提交
4309 4310 4311 4312
/**
 * pci_set_mwi - enables memory-write-invalidate PCI transaction
 * @dev: the PCI device for which MWI is enabled
 *
R
Randy Dunlap 已提交
4313
 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
L
Linus Torvalds 已提交
4314 4315 4316
 *
 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
 */
R
Ryan Desfosses 已提交
4317
int pci_set_mwi(struct pci_dev *dev)
L
Linus Torvalds 已提交
4318
{
4319 4320 4321
#ifdef PCI_DISABLE_MWI
	return 0;
#else
L
Linus Torvalds 已提交
4322 4323 4324
	int rc;
	u16 cmd;

4325
	rc = pci_set_cacheline_size(dev);
L
Linus Torvalds 已提交
4326 4327 4328 4329
	if (rc)
		return rc;

	pci_read_config_word(dev, PCI_COMMAND, &cmd);
R
Ryan Desfosses 已提交
4330
	if (!(cmd & PCI_COMMAND_INVALIDATE)) {
4331
		pci_dbg(dev, "enabling Mem-Wr-Inval\n");
L
Linus Torvalds 已提交
4332 4333 4334 4335
		cmd |= PCI_COMMAND_INVALIDATE;
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
	return 0;
4336
#endif
L
Linus Torvalds 已提交
4337
}
4338
EXPORT_SYMBOL(pci_set_mwi);
L
Linus Torvalds 已提交
4339

4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360
/**
 * pcim_set_mwi - a device-managed pci_set_mwi()
 * @dev: the PCI device for which MWI is enabled
 *
 * Managed pci_set_mwi().
 *
 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
 */
int pcim_set_mwi(struct pci_dev *dev)
{
	struct pci_devres *dr;

	dr = find_pci_dr(dev);
	if (!dr)
		return -ENOMEM;

	dr->mwi = 1;
	return pci_set_mwi(dev);
}
EXPORT_SYMBOL(pcim_set_mwi);

R
Randy Dunlap 已提交
4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371
/**
 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
 * @dev: the PCI device for which MWI is enabled
 *
 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
 * Callers are not required to check the return value.
 *
 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
 */
int pci_try_set_mwi(struct pci_dev *dev)
{
4372 4373 4374 4375 4376
#ifdef PCI_DISABLE_MWI
	return 0;
#else
	return pci_set_mwi(dev);
#endif
R
Randy Dunlap 已提交
4377
}
4378
EXPORT_SYMBOL(pci_try_set_mwi);
R
Randy Dunlap 已提交
4379

L
Linus Torvalds 已提交
4380 4381 4382 4383 4384 4385
/**
 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
 * @dev: the PCI device to disable
 *
 * Disables PCI Memory-Write-Invalidate transaction on the device
 */
R
Ryan Desfosses 已提交
4386
void pci_clear_mwi(struct pci_dev *dev)
L
Linus Torvalds 已提交
4387
{
4388
#ifndef PCI_DISABLE_MWI
L
Linus Torvalds 已提交
4389 4390 4391 4392 4393 4394 4395
	u16 cmd;

	pci_read_config_word(dev, PCI_COMMAND, &cmd);
	if (cmd & PCI_COMMAND_INVALIDATE) {
		cmd &= ~PCI_COMMAND_INVALIDATE;
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
4396
#endif
L
Linus Torvalds 已提交
4397
}
4398
EXPORT_SYMBOL(pci_clear_mwi);
L
Linus Torvalds 已提交
4399

B
Brett M Russ 已提交
4400 4401
/**
 * pci_intx - enables/disables PCI INTx for device dev
R
Randy Dunlap 已提交
4402 4403
 * @pdev: the PCI device to operate on
 * @enable: boolean: whether to enable or disable PCI INTx
B
Brett M Russ 已提交
4404
 *
B
Bjorn Helgaas 已提交
4405
 * Enables/disables PCI INTx for device @pdev
B
Brett M Russ 已提交
4406
 */
R
Ryan Desfosses 已提交
4407
void pci_intx(struct pci_dev *pdev, int enable)
B
Brett M Russ 已提交
4408 4409 4410 4411 4412
{
	u16 pci_command, new;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_command);

R
Ryan Desfosses 已提交
4413
	if (enable)
B
Brett M Russ 已提交
4414
		new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
R
Ryan Desfosses 已提交
4415
	else
B
Brett M Russ 已提交
4416 4417 4418
		new = pci_command | PCI_COMMAND_INTX_DISABLE;

	if (new != pci_command) {
T
Tejun Heo 已提交
4419 4420
		struct pci_devres *dr;

4421
		pci_write_config_word(pdev, PCI_COMMAND, new);
T
Tejun Heo 已提交
4422 4423 4424 4425 4426 4427

		dr = find_pci_dr(pdev);
		if (dr && !dr->restore_intx) {
			dr->restore_intx = 1;
			dr->orig_intx = !enable;
		}
B
Brett M Russ 已提交
4428 4429
	}
}
4430
EXPORT_SYMBOL_GPL(pci_intx);
B
Brett M Russ 已提交
4431

4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478
static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
{
	struct pci_bus *bus = dev->bus;
	bool mask_updated = true;
	u32 cmd_status_dword;
	u16 origcmd, newcmd;
	unsigned long flags;
	bool irq_pending;

	/*
	 * We do a single dword read to retrieve both command and status.
	 * Document assumptions that make this possible.
	 */
	BUILD_BUG_ON(PCI_COMMAND % 4);
	BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);

	raw_spin_lock_irqsave(&pci_lock, flags);

	bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);

	irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;

	/*
	 * Check interrupt status register to see whether our device
	 * triggered the interrupt (when masking) or the next IRQ is
	 * already pending (when unmasking).
	 */
	if (mask != irq_pending) {
		mask_updated = false;
		goto done;
	}

	origcmd = cmd_status_dword;
	newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
	if (mask)
		newcmd |= PCI_COMMAND_INTX_DISABLE;
	if (newcmd != origcmd)
		bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);

done:
	raw_spin_unlock_irqrestore(&pci_lock, flags);

	return mask_updated;
}

/**
 * pci_check_and_mask_intx - mask INTx on pending interrupt
4479
 * @dev: the PCI device to operate on
4480
 *
B
Bjorn Helgaas 已提交
4481 4482
 * Check if the device dev has its INTx line asserted, mask it and return
 * true in that case. False is returned if no interrupt was pending.
4483 4484 4485 4486 4487 4488 4489 4490
 */
bool pci_check_and_mask_intx(struct pci_dev *dev)
{
	return pci_check_and_set_intx_mask(dev, true);
}
EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);

/**
4491
 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
4492
 * @dev: the PCI device to operate on
4493
 *
B
Bjorn Helgaas 已提交
4494 4495 4496
 * Check if the device dev has its INTx line asserted, unmask it if not and
 * return true. False is returned and the mask remains active if there was
 * still an interrupt pending.
4497 4498 4499 4500 4501 4502 4503
 */
bool pci_check_and_unmask_intx(struct pci_dev *dev)
{
	return pci_check_and_set_intx_mask(dev, false);
}
EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);

4504
/**
B
Bjorn Helgaas 已提交
4505
 * pci_wait_for_pending_transaction - wait for pending transaction
4506 4507 4508 4509 4510
 * @dev: the PCI device to operate on
 *
 * Return 0 if transaction is pending 1 otherwise.
 */
int pci_wait_for_pending_transaction(struct pci_dev *dev)
4511
{
4512 4513
	if (!pci_is_pcie(dev))
		return 1;
Y
Yu Zhao 已提交
4514

4515 4516
	return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
				    PCI_EXP_DEVSTA_TRPND);
4517 4518 4519
}
EXPORT_SYMBOL(pci_wait_for_pending_transaction);

C
Christoph Hellwig 已提交
4520 4521
/**
 * pcie_has_flr - check if a device supports function level resets
B
Bjorn Helgaas 已提交
4522
 * @dev: device to check
C
Christoph Hellwig 已提交
4523 4524 4525 4526
 *
 * Returns true if the device advertises support for PCIe function level
 * resets.
 */
A
Alex Williamson 已提交
4527
bool pcie_has_flr(struct pci_dev *dev)
4528 4529 4530
{
	u32 cap;

4531
	if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
C
Christoph Hellwig 已提交
4532
		return false;
4533

C
Christoph Hellwig 已提交
4534 4535 4536
	pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
	return cap & PCI_EXP_DEVCAP_FLR;
}
A
Alex Williamson 已提交
4537
EXPORT_SYMBOL_GPL(pcie_has_flr);
4538

C
Christoph Hellwig 已提交
4539 4540
/**
 * pcie_flr - initiate a PCIe function level reset
B
Bjorn Helgaas 已提交
4541
 * @dev: device to reset
C
Christoph Hellwig 已提交
4542 4543 4544 4545 4546
 *
 * Initiate a function level reset on @dev.  The caller should ensure the
 * device supports FLR before calling this function, e.g. by using the
 * pcie_has_flr() helper.
 */
4547
int pcie_flr(struct pci_dev *dev)
C
Christoph Hellwig 已提交
4548
{
4549
	if (!pci_wait_for_pending_transaction(dev))
4550
		pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Y
Yu Zhao 已提交
4551

4552
	pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
4553

4554 4555 4556
	if (dev->imm_ready)
		return 0;

4557 4558 4559 4560 4561 4562 4563 4564
	/*
	 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
	 * 100ms, but may silently discard requests while the FLR is in
	 * progress.  Wait 100ms before trying to access the device.
	 */
	msleep(100);

	return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
4565
}
C
Christoph Hellwig 已提交
4566
EXPORT_SYMBOL_GPL(pcie_flr);
S
Sheng Yang 已提交
4567

Y
Yu Zhao 已提交
4568
static int pci_af_flr(struct pci_dev *dev, int probe)
4569
{
Y
Yu Zhao 已提交
4570
	int pos;
4571 4572
	u8 cap;

Y
Yu Zhao 已提交
4573 4574
	pos = pci_find_capability(dev, PCI_CAP_ID_AF);
	if (!pos)
4575
		return -ENOTTY;
Y
Yu Zhao 已提交
4576

4577 4578 4579
	if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
		return -ENOTTY;

Y
Yu Zhao 已提交
4580
	pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
4581 4582 4583 4584 4585 4586
	if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
		return -ENOTTY;

	if (probe)
		return 0;

4587 4588
	/*
	 * Wait for Transaction Pending bit to clear.  A word-aligned test
4589
	 * is used, so we use the control offset rather than status and shift
4590 4591
	 * the test bit to match.
	 */
4592
	if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
4593
				 PCI_AF_STATUS_TP << 8))
4594
		pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
S
Sheng Yang 已提交
4595

Y
Yu Zhao 已提交
4596
	pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
4597

4598 4599 4600
	if (dev->imm_ready)
		return 0;

4601 4602 4603 4604 4605 4606 4607 4608 4609
	/*
	 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
	 * updated 27 July 2006; a device must complete an FLR within
	 * 100ms, but may silently discard requests while the FLR is in
	 * progress.  Wait 100ms before trying to access the device.
	 */
	msleep(100);

	return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
4610 4611
}

4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623
/**
 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
 * @dev: Device to reset.
 * @probe: If set, only check if the device can be reset this way.
 *
 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
 * unset, it will be reinitialized internally when going from PCI_D3hot to
 * PCI_D0.  If that's the case and the device is not in a low-power state
 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
 *
 * NOTE: This causes the caller to sleep for twice the device power transition
 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
4624
 * by default (i.e. unless the @dev's d3hot_delay field has a different value).
4625 4626
 * Moreover, only devices in D0 can be reset by this function.
 */
4627
static int pci_pm_reset(struct pci_dev *dev, int probe)
S
Sheng Yang 已提交
4628
{
4629 4630
	u16 csr;

4631
	if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
4632
		return -ENOTTY;
S
Sheng Yang 已提交
4633

4634 4635 4636
	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
	if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
		return -ENOTTY;
S
Sheng Yang 已提交
4637

4638 4639
	if (probe)
		return 0;
4640

4641 4642 4643 4644 4645 4646
	if (dev->current_state != PCI_D0)
		return -EINVAL;

	csr &= ~PCI_PM_CTRL_STATE_MASK;
	csr |= PCI_D3hot;
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
4647
	pci_dev_d3_sleep(dev);
4648 4649 4650 4651

	csr &= ~PCI_PM_CTRL_STATE_MASK;
	csr |= PCI_D0;
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
4652
	pci_dev_d3_sleep(dev);
4653

4654
	return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
4655
}
4656

4657
/**
4658
 * pcie_wait_for_link_delay - Wait until link is active or inactive
4659 4660
 * @pdev: Bridge device
 * @active: waiting for active or inactive?
4661
 * @delay: Delay to wait after link has become active (in ms)
4662 4663 4664
 *
 * Use this to wait till link becomes active or inactive.
 */
4665 4666
static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active,
				     int delay)
4667 4668 4669 4670 4671
{
	int timeout = 1000;
	bool ret;
	u16 lnk_status;

4672 4673
	/*
	 * Some controllers might not implement link active reporting. In this
4674
	 * case, we wait for 1000 ms + any delay requested by the caller.
4675 4676
	 */
	if (!pdev->link_active_reporting) {
4677
		msleep(timeout + delay);
4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691
		return true;
	}

	/*
	 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
	 * after which we should expect an link active if the reset was
	 * successful. If so, software must wait a minimum 100ms before sending
	 * configuration requests to devices downstream this port.
	 *
	 * If the link fails to activate, either the device was physically
	 * removed or the link is permanently failed.
	 */
	if (active)
		msleep(20);
4692 4693 4694 4695
	for (;;) {
		pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
		ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
		if (ret == active)
4696
			break;
4697 4698 4699 4700 4701
		if (timeout <= 0)
			break;
		msleep(10);
		timeout -= 10;
	}
4702
	if (active && ret)
4703
		msleep(delay);
4704 4705 4706 4707
	else if (ret != active)
		pci_info(pdev, "Data Link Layer Link Active not %s in 1000 msec\n",
			active ? "set" : "cleared");
	return ret == active;
4708
}
4709

4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721
/**
 * pcie_wait_for_link - Wait until link is active or inactive
 * @pdev: Bridge device
 * @active: waiting for active or inactive?
 *
 * Use this to wait till link becomes active or inactive.
 */
bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
{
	return pcie_wait_for_link_delay(pdev, active, 100);
}

4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822
/*
 * Find maximum D3cold delay required by all the devices on the bus.  The
 * spec says 100 ms, but firmware can lower it and we allow drivers to
 * increase it as well.
 *
 * Called with @pci_bus_sem locked for reading.
 */
static int pci_bus_max_d3cold_delay(const struct pci_bus *bus)
{
	const struct pci_dev *pdev;
	int min_delay = 100;
	int max_delay = 0;

	list_for_each_entry(pdev, &bus->devices, bus_list) {
		if (pdev->d3cold_delay < min_delay)
			min_delay = pdev->d3cold_delay;
		if (pdev->d3cold_delay > max_delay)
			max_delay = pdev->d3cold_delay;
	}

	return max(min_delay, max_delay);
}

/**
 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
 * @dev: PCI bridge
 *
 * Handle necessary delays before access to the devices on the secondary
 * side of the bridge are permitted after D3cold to D0 transition.
 *
 * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For
 * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section
 * 4.3.2.
 */
void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev)
{
	struct pci_dev *child;
	int delay;

	if (pci_dev_is_disconnected(dev))
		return;

	if (!pci_is_bridge(dev) || !dev->bridge_d3)
		return;

	down_read(&pci_bus_sem);

	/*
	 * We only deal with devices that are present currently on the bus.
	 * For any hot-added devices the access delay is handled in pciehp
	 * board_added(). In case of ACPI hotplug the firmware is expected
	 * to configure the devices before OS is notified.
	 */
	if (!dev->subordinate || list_empty(&dev->subordinate->devices)) {
		up_read(&pci_bus_sem);
		return;
	}

	/* Take d3cold_delay requirements into account */
	delay = pci_bus_max_d3cold_delay(dev->subordinate);
	if (!delay) {
		up_read(&pci_bus_sem);
		return;
	}

	child = list_first_entry(&dev->subordinate->devices, struct pci_dev,
				 bus_list);
	up_read(&pci_bus_sem);

	/*
	 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before
	 * accessing the device after reset (that is 1000 ms + 100 ms). In
	 * practice this should not be needed because we don't do power
	 * management for them (see pci_bridge_d3_possible()).
	 */
	if (!pci_is_pcie(dev)) {
		pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay);
		msleep(1000 + delay);
		return;
	}

	/*
	 * For PCIe downstream and root ports that do not support speeds
	 * greater than 5 GT/s need to wait minimum 100 ms. For higher
	 * speeds (gen3) we need to wait first for the data link layer to
	 * become active.
	 *
	 * However, 100 ms is the minimum and the PCIe spec says the
	 * software must allow at least 1s before it can determine that the
	 * device that did not respond is a broken device. There is
	 * evidence that 100 ms is not always enough, for example certain
	 * Titan Ridge xHCI controller does not always respond to
	 * configuration requests if we only wait for 100 ms (see
	 * https://bugzilla.kernel.org/show_bug.cgi?id=203885).
	 *
	 * Therefore we wait for 100 ms and check for the device presence.
	 * If it is still not present give it an additional 100 ms.
	 */
	if (!pcie_downstream_port(dev))
		return;

4823 4824 4825 4826 4827 4828 4829
	if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) {
		pci_dbg(dev, "waiting %d ms for downstream link\n", delay);
		msleep(delay);
	} else {
		pci_dbg(dev, "waiting %d ms for downstream link, after activation\n",
			delay);
		if (!pcie_wait_for_link_delay(dev, true, delay)) {
4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840
			/* Did not train, no need to wait any further */
			return;
		}
	}

	if (!pci_device_is_present(child)) {
		pci_dbg(child, "waiting additional %d ms to become accessible\n", delay);
		msleep(delay);
	}
}

4841
void pci_reset_secondary_bus(struct pci_dev *dev)
Y
Yu Zhao 已提交
4842 4843
{
	u16 ctrl;
4844 4845 4846 4847

	pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
	ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
B
Bjorn Helgaas 已提交
4848

4849 4850
	/*
	 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms.  Double
4851
	 * this to 2ms to ensure that we meet the minimum requirement.
4852 4853
	 */
	msleep(2);
4854 4855 4856

	ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
4857 4858 4859 4860 4861 4862 4863 4864 4865

	/*
	 * Trhfa for conventional PCI is 2^25 clock cycles.
	 * Assuming a minimum 33MHz clock this results in a 1s
	 * delay before we can consider subordinate devices to
	 * be re-initialized.  PCIe has some ways to shorten this,
	 * but we don't make use of them yet.
	 */
	ssleep(1);
4866
}
4867

4868 4869 4870 4871 4872
void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
{
	pci_reset_secondary_bus(dev);
}

4873
/**
4874
 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
4875 4876 4877 4878 4879
 * @dev: Bridge device
 *
 * Use the bridge control register to assert reset on the secondary bus.
 * Devices on the secondary bus are left in power-on state.
 */
4880
int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
4881 4882
{
	pcibios_reset_secondary_bus(dev);
4883

4884
	return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
4885
}
4886
EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
4887 4888 4889

static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
{
Y
Yu Zhao 已提交
4890 4891
	struct pci_dev *pdev;

4892 4893
	if (pci_is_root_bus(dev->bus) || dev->subordinate ||
	    !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Y
Yu Zhao 已提交
4894 4895 4896 4897 4898 4899 4900 4901 4902
		return -ENOTTY;

	list_for_each_entry(pdev, &dev->bus->devices, bus_list)
		if (pdev != dev)
			return -ENOTTY;

	if (probe)
		return 0;

4903
	return pci_bridge_secondary_bus_reset(dev->bus->self);
Y
Yu Zhao 已提交
4904 4905
}

4906 4907 4908 4909
static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
{
	int rc = -ENOTTY;

4910
	if (!hotplug || !try_module_get(hotplug->owner))
4911 4912 4913 4914 4915
		return rc;

	if (hotplug->ops->reset_slot)
		rc = hotplug->ops->reset_slot(hotplug, probe);

4916
	module_put(hotplug->owner);
4917 4918 4919 4920 4921 4922 4923 4924

	return rc;
}

static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
{
	struct pci_dev *pdev;

4925 4926
	if (dev->subordinate || !dev->slot ||
	    dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
4927 4928 4929 4930 4931 4932 4933 4934 4935
		return -ENOTTY;

	list_for_each_entry(pdev, &dev->bus->devices, bus_list)
		if (pdev != dev && pdev->slot == dev->slot)
			return -ENOTTY;

	return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
}

4936 4937 4938 4939 4940 4941 4942
static void pci_dev_lock(struct pci_dev *dev)
{
	pci_cfg_access_lock(dev);
	/* block PM suspend, driver probe, etc. */
	device_lock(&dev->dev);
}

4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954
/* Return 1 on successful lock, 0 on contention */
static int pci_dev_trylock(struct pci_dev *dev)
{
	if (pci_cfg_access_trylock(dev)) {
		if (device_trylock(&dev->dev))
			return 1;
		pci_cfg_access_unlock(dev);
	}

	return 0;
}

4955 4956 4957 4958 4959 4960
static void pci_dev_unlock(struct pci_dev *dev)
{
	device_unlock(&dev->dev);
	pci_cfg_access_unlock(dev);
}

4961
static void pci_dev_save_and_disable(struct pci_dev *dev)
4962 4963 4964 4965
{
	const struct pci_error_handlers *err_handler =
			dev->driver ? dev->driver->err_handler : NULL;

4966
	/*
4967
	 * dev->driver->err_handler->reset_prepare() is protected against
4968 4969 4970
	 * races with ->remove() by the device lock, which must be held by
	 * the caller.
	 */
4971 4972
	if (err_handler && err_handler->reset_prepare)
		err_handler->reset_prepare(dev);
4973

4974 4975 4976 4977 4978 4979 4980
	/*
	 * Wake-up device prior to save.  PM registers default to D0 after
	 * reset and a simple register restore doesn't reliably return
	 * to a non-D0 state anyway.
	 */
	pci_set_power_state(dev, PCI_D0);

4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993
	pci_save_state(dev);
	/*
	 * Disable the device by clearing the Command register, except for
	 * INTx-disable which is set.  This not only disables MMIO and I/O port
	 * BARs, but also prevents the device from being Bus Master, preventing
	 * DMA from the device including MSI/MSI-X interrupts.  For PCI 2.3
	 * compliant devices, INTx-disable prevents legacy interrupts.
	 */
	pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
}

static void pci_dev_restore(struct pci_dev *dev)
{
4994 4995
	const struct pci_error_handlers *err_handler =
			dev->driver ? dev->driver->err_handler : NULL;
4996

4997 4998
	pci_restore_state(dev);

4999 5000 5001 5002 5003 5004 5005
	/*
	 * dev->driver->err_handler->reset_done() is protected against
	 * races with ->remove() by the device lock, which must be held by
	 * the caller.
	 */
	if (err_handler && err_handler->reset_done)
		err_handler->reset_done(dev);
S
Sheng Yang 已提交
5006
}
5007

5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018
/**
 * __pci_reset_function_locked - reset a PCI device function while holding
 * the @dev mutex lock.
 * @dev: PCI device to reset
 *
 * Some devices allow an individual function to be reset without affecting
 * other functions in the same device.  The PCI device must be responsive
 * to PCI config space in order to use this function.
 *
 * The device function is presumed to be unused and the caller is holding
 * the device mutex lock when this function is called.
B
Bjorn Helgaas 已提交
5019
 *
5020 5021 5022 5023 5024 5025 5026 5027 5028 5029
 * Resetting the device will make the contents of PCI configuration space
 * random, so any caller of this must be prepared to reinitialise the
 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
 * etc.
 *
 * Returns 0 if the device function was successfully reset or negative if the
 * device doesn't support resetting a single function.
 */
int __pci_reset_function_locked(struct pci_dev *dev)
{
5030 5031 5032 5033
	int rc;

	might_sleep();

5034 5035 5036 5037 5038 5039 5040 5041
	/*
	 * A reset method returns -ENOTTY if it doesn't support this device
	 * and we should try the next method.
	 *
	 * If it returns 0 (success), we're finished.  If it returns any
	 * other error, we're also finished: this indicates that further
	 * reset mechanisms might be broken on the device.
	 */
5042 5043 5044 5045
	rc = pci_dev_specific_reset(dev, 0);
	if (rc != -ENOTTY)
		return rc;
	if (pcie_has_flr(dev)) {
5046 5047 5048
		rc = pcie_flr(dev);
		if (rc != -ENOTTY)
			return rc;
5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059
	}
	rc = pci_af_flr(dev, 0);
	if (rc != -ENOTTY)
		return rc;
	rc = pci_pm_reset(dev, 0);
	if (rc != -ENOTTY)
		return rc;
	rc = pci_dev_reset_slot_function(dev, 0);
	if (rc != -ENOTTY)
		return rc;
	return pci_parent_bus_reset(dev, 0);
5060 5061 5062
}
EXPORT_SYMBOL_GPL(__pci_reset_function_locked);

5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075
/**
 * pci_probe_reset_function - check whether the device can be safely reset
 * @dev: PCI device to reset
 *
 * Some devices allow an individual function to be reset without affecting
 * other functions in the same device.  The PCI device must be responsive
 * to PCI config space in order to use this function.
 *
 * Returns 0 if the device function can be reset or negative if the
 * device doesn't support resetting a single function.
 */
int pci_probe_reset_function(struct pci_dev *dev)
{
5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095
	int rc;

	might_sleep();

	rc = pci_dev_specific_reset(dev, 1);
	if (rc != -ENOTTY)
		return rc;
	if (pcie_has_flr(dev))
		return 0;
	rc = pci_af_flr(dev, 1);
	if (rc != -ENOTTY)
		return rc;
	rc = pci_pm_reset(dev, 1);
	if (rc != -ENOTTY)
		return rc;
	rc = pci_dev_reset_slot_function(dev, 1);
	if (rc != -ENOTTY)
		return rc;

	return pci_parent_bus_reset(dev, 1);
5096 5097
}

5098
/**
Y
Yu Zhao 已提交
5099 5100
 * pci_reset_function - quiesce and reset a PCI device function
 * @dev: PCI device to reset
5101 5102 5103 5104 5105 5106 5107
 *
 * Some devices allow an individual function to be reset without affecting
 * other functions in the same device.  The PCI device must be responsive
 * to PCI config space in order to use this function.
 *
 * This function does not just reset the PCI portion of a device, but
 * clears all the state associated with the device.  This function differs
5108 5109
 * from __pci_reset_function_locked() in that it saves and restores device state
 * over the reset and takes the PCI device lock.
5110
 *
Y
Yu Zhao 已提交
5111
 * Returns 0 if the device function was successfully reset or negative if the
5112 5113 5114 5115
 * device doesn't support resetting a single function.
 */
int pci_reset_function(struct pci_dev *dev)
{
Y
Yu Zhao 已提交
5116
	int rc;
5117

5118 5119
	if (!dev->reset_fn)
		return -ENOTTY;
5120

5121
	pci_dev_lock(dev);
5122
	pci_dev_save_and_disable(dev);
5123

5124
	rc = __pci_reset_function_locked(dev);
5125

5126
	pci_dev_restore(dev);
5127
	pci_dev_unlock(dev);
5128

Y
Yu Zhao 已提交
5129
	return rc;
5130 5131 5132
}
EXPORT_SYMBOL_GPL(pci_reset_function);

5133 5134 5135 5136 5137 5138 5139 5140 5141 5142
/**
 * pci_reset_function_locked - quiesce and reset a PCI device function
 * @dev: PCI device to reset
 *
 * Some devices allow an individual function to be reset without affecting
 * other functions in the same device.  The PCI device must be responsive
 * to PCI config space in order to use this function.
 *
 * This function does not just reset the PCI portion of a device, but
 * clears all the state associated with the device.  This function differs
5143
 * from __pci_reset_function_locked() in that it saves and restores device state
5144 5145 5146 5147 5148 5149 5150 5151 5152 5153
 * over the reset.  It also differs from pci_reset_function() in that it
 * requires the PCI device lock to be held.
 *
 * Returns 0 if the device function was successfully reset or negative if the
 * device doesn't support resetting a single function.
 */
int pci_reset_function_locked(struct pci_dev *dev)
{
	int rc;

5154 5155
	if (!dev->reset_fn)
		return -ENOTTY;
5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166

	pci_dev_save_and_disable(dev);

	rc = __pci_reset_function_locked(dev);

	pci_dev_restore(dev);

	return rc;
}
EXPORT_SYMBOL_GPL(pci_reset_function_locked);

5167 5168 5169 5170 5171 5172 5173 5174 5175 5176
/**
 * pci_try_reset_function - quiesce and reset a PCI device function
 * @dev: PCI device to reset
 *
 * Same as above, except return -EAGAIN if unable to lock device.
 */
int pci_try_reset_function(struct pci_dev *dev)
{
	int rc;

5177 5178
	if (!dev->reset_fn)
		return -ENOTTY;
5179

5180 5181
	if (!pci_dev_trylock(dev))
		return -EAGAIN;
5182

5183
	pci_dev_save_and_disable(dev);
5184
	rc = __pci_reset_function_locked(dev);
5185
	pci_dev_restore(dev);
5186
	pci_dev_unlock(dev);
5187 5188 5189 5190 5191

	return rc;
}
EXPORT_SYMBOL_GPL(pci_try_reset_function);

5192 5193 5194 5195 5196
/* Do any devices on or below this bus prevent a bus reset? */
static bool pci_bus_resetable(struct pci_bus *bus)
{
	struct pci_dev *dev;

5197 5198 5199 5200

	if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
		return false;

5201 5202 5203 5204 5205 5206 5207 5208 5209
	list_for_each_entry(dev, &bus->devices, bus_list) {
		if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
		    (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
			return false;
	}

	return true;
}

5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233
/* Lock devices from the top of the tree down */
static void pci_bus_lock(struct pci_bus *bus)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		pci_dev_lock(dev);
		if (dev->subordinate)
			pci_bus_lock(dev->subordinate);
	}
}

/* Unlock devices from the bottom of the tree up */
static void pci_bus_unlock(struct pci_bus *bus)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		if (dev->subordinate)
			pci_bus_unlock(dev->subordinate);
		pci_dev_unlock(dev);
	}
}

5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259
/* Return 1 on successful lock, 0 on contention */
static int pci_bus_trylock(struct pci_bus *bus)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		if (!pci_dev_trylock(dev))
			goto unlock;
		if (dev->subordinate) {
			if (!pci_bus_trylock(dev->subordinate)) {
				pci_dev_unlock(dev);
				goto unlock;
			}
		}
	}
	return 1;

unlock:
	list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
		if (dev->subordinate)
			pci_bus_unlock(dev->subordinate);
		pci_dev_unlock(dev);
	}
	return 0;
}

5260 5261 5262 5263 5264
/* Do any devices on or below this slot prevent a bus reset? */
static bool pci_slot_resetable(struct pci_slot *slot)
{
	struct pci_dev *dev;

5265 5266 5267 5268
	if (slot->bus->self &&
	    (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
		return false;

5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279
	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
		    (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
			return false;
	}

	return true;
}

5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307
/* Lock devices from the top of the tree down */
static void pci_slot_lock(struct pci_slot *slot)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		pci_dev_lock(dev);
		if (dev->subordinate)
			pci_bus_lock(dev->subordinate);
	}
}

/* Unlock devices from the bottom of the tree up */
static void pci_slot_unlock(struct pci_slot *slot)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		if (dev->subordinate)
			pci_bus_unlock(dev->subordinate);
		pci_dev_unlock(dev);
	}
}

5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338
/* Return 1 on successful lock, 0 on contention */
static int pci_slot_trylock(struct pci_slot *slot)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		if (!pci_dev_trylock(dev))
			goto unlock;
		if (dev->subordinate) {
			if (!pci_bus_trylock(dev->subordinate)) {
				pci_dev_unlock(dev);
				goto unlock;
			}
		}
	}
	return 1;

unlock:
	list_for_each_entry_continue_reverse(dev,
					     &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		if (dev->subordinate)
			pci_bus_unlock(dev->subordinate);
		pci_dev_unlock(dev);
	}
	return 0;
}

5339 5340 5341 5342 5343
/*
 * Save and disable devices from the top of the tree down while holding
 * the @dev mutex lock for the entire tree.
 */
static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
5344 5345 5346 5347 5348 5349
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		pci_dev_save_and_disable(dev);
		if (dev->subordinate)
5350
			pci_bus_save_and_disable_locked(dev->subordinate);
5351 5352 5353 5354
	}
}

/*
5355 5356 5357
 * Restore devices from top of the tree down while holding @dev mutex lock
 * for the entire tree.  Parent bridges need to be restored before we can
 * get to subordinate devices.
5358
 */
5359
static void pci_bus_restore_locked(struct pci_bus *bus)
5360 5361 5362 5363 5364 5365
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		pci_dev_restore(dev);
		if (dev->subordinate)
5366
			pci_bus_restore_locked(dev->subordinate);
5367 5368 5369
	}
}

5370 5371 5372 5373 5374
/*
 * Save and disable devices from the top of the tree down while holding
 * the @dev mutex lock for the entire tree.
 */
static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
5375 5376 5377 5378 5379 5380 5381 5382
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		pci_dev_save_and_disable(dev);
		if (dev->subordinate)
5383
			pci_bus_save_and_disable_locked(dev->subordinate);
5384 5385 5386 5387
	}
}

/*
5388 5389 5390
 * Restore devices from top of the tree down while holding @dev mutex lock
 * for the entire tree.  Parent bridges need to be restored before we can
 * get to subordinate devices.
5391
 */
5392
static void pci_slot_restore_locked(struct pci_slot *slot)
5393 5394 5395 5396 5397 5398 5399 5400
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		pci_dev_restore(dev);
		if (dev->subordinate)
5401
			pci_bus_restore_locked(dev->subordinate);
5402 5403 5404 5405 5406 5407 5408
	}
}

static int pci_slot_reset(struct pci_slot *slot, int probe)
{
	int rc;

5409
	if (!slot || !pci_slot_resetable(slot))
5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424
		return -ENOTTY;

	if (!probe)
		pci_slot_lock(slot);

	might_sleep();

	rc = pci_reset_hotplug_slot(slot->hotplug, probe);

	if (!probe)
		pci_slot_unlock(slot);

	return rc;
}

5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436
/**
 * pci_probe_reset_slot - probe whether a PCI slot can be reset
 * @slot: PCI slot to probe
 *
 * Return 0 if slot can be reset, negative if a slot reset is not supported.
 */
int pci_probe_reset_slot(struct pci_slot *slot)
{
	return pci_slot_reset(slot, 1);
}
EXPORT_SYMBOL_GPL(pci_probe_reset_slot);

5437
/**
5438
 * __pci_reset_slot - Try to reset a PCI slot
5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449
 * @slot: PCI slot to reset
 *
 * A PCI bus may host multiple slots, each slot may support a reset mechanism
 * independent of other slots.  For instance, some slots may support slot power
 * control.  In the case of a 1:1 bus to slot architecture, this function may
 * wrap the bus reset to avoid spurious slot related events such as hotplug.
 * Generally a slot reset should be attempted before a bus reset.  All of the
 * function of the slot and any subordinate buses behind the slot are reset
 * through this function.  PCI config space of all devices in the slot and
 * behind the slot is saved before and restored after reset.
 *
5450 5451
 * Same as above except return -EAGAIN if the slot cannot be locked
 */
5452
static int __pci_reset_slot(struct pci_slot *slot)
5453 5454 5455 5456 5457 5458 5459 5460
{
	int rc;

	rc = pci_slot_reset(slot, 1);
	if (rc)
		return rc;

	if (pci_slot_trylock(slot)) {
5461
		pci_slot_save_and_disable_locked(slot);
5462 5463
		might_sleep();
		rc = pci_reset_hotplug_slot(slot->hotplug, 0);
5464
		pci_slot_restore_locked(slot);
5465 5466 5467 5468 5469 5470 5471
		pci_slot_unlock(slot);
	} else
		rc = -EAGAIN;

	return rc;
}

5472 5473
static int pci_bus_reset(struct pci_bus *bus, int probe)
{
5474 5475
	int ret;

5476
	if (!bus->self || !pci_bus_resetable(bus))
5477 5478 5479 5480 5481 5482 5483 5484 5485
		return -ENOTTY;

	if (probe)
		return 0;

	pci_bus_lock(bus);

	might_sleep();

5486
	ret = pci_bridge_secondary_bus_reset(bus->self);
5487 5488 5489

	pci_bus_unlock(bus);

5490
	return ret;
5491 5492
}

5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527
/**
 * pci_bus_error_reset - reset the bridge's subordinate bus
 * @bridge: The parent device that connects to the bus to reset
 *
 * This function will first try to reset the slots on this bus if the method is
 * available. If slot reset fails or is not available, this will fall back to a
 * secondary bus reset.
 */
int pci_bus_error_reset(struct pci_dev *bridge)
{
	struct pci_bus *bus = bridge->subordinate;
	struct pci_slot *slot;

	if (!bus)
		return -ENOTTY;

	mutex_lock(&pci_slot_mutex);
	if (list_empty(&bus->slots))
		goto bus_reset;

	list_for_each_entry(slot, &bus->slots, list)
		if (pci_probe_reset_slot(slot))
			goto bus_reset;

	list_for_each_entry(slot, &bus->slots, list)
		if (pci_slot_reset(slot, 0))
			goto bus_reset;

	mutex_unlock(&pci_slot_mutex);
	return 0;
bus_reset:
	mutex_unlock(&pci_slot_mutex);
	return pci_bus_reset(bridge->subordinate, 0);
}

5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539
/**
 * pci_probe_reset_bus - probe whether a PCI bus can be reset
 * @bus: PCI bus to probe
 *
 * Return 0 if bus can be reset, negative if a bus reset is not supported.
 */
int pci_probe_reset_bus(struct pci_bus *bus)
{
	return pci_bus_reset(bus, 1);
}
EXPORT_SYMBOL_GPL(pci_probe_reset_bus);

5540
/**
5541
 * __pci_reset_bus - Try to reset a PCI bus
5542 5543
 * @bus: top level PCI bus to reset
 *
5544
 * Same as above except return -EAGAIN if the bus cannot be locked
5545
 */
5546
static int __pci_reset_bus(struct pci_bus *bus)
5547 5548 5549 5550 5551 5552 5553
{
	int rc;

	rc = pci_bus_reset(bus, 1);
	if (rc)
		return rc;

5554
	if (pci_bus_trylock(bus)) {
5555
		pci_bus_save_and_disable_locked(bus);
5556
		might_sleep();
5557
		rc = pci_bridge_secondary_bus_reset(bus->self);
5558
		pci_bus_restore_locked(bus);
5559 5560 5561
		pci_bus_unlock(bus);
	} else
		rc = -EAGAIN;
5562 5563 5564 5565

	return rc;
}

5566
/**
5567
 * pci_reset_bus - Try to reset a PCI bus
5568
 * @pdev: top level PCI device to reset via slot/bus
5569 5570 5571
 *
 * Same as above except return -EAGAIN if the bus cannot be locked
 */
5572
int pci_reset_bus(struct pci_dev *pdev)
5573
{
5574
	return (!pci_probe_reset_slot(pdev->slot)) ?
5575
	    __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
5576
}
5577
EXPORT_SYMBOL_GPL(pci_reset_bus);
5578

5579 5580 5581 5582
/**
 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
 * @dev: PCI device to query
 *
B
Bjorn Helgaas 已提交
5583 5584
 * Returns mmrbc: maximum designed memory read count in bytes or
 * appropriate error value.
5585 5586 5587
 */
int pcix_get_max_mmrbc(struct pci_dev *dev)
{
5588
	int cap;
5589 5590 5591 5592 5593 5594
	u32 stat;

	cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
	if (!cap)
		return -EINVAL;

5595
	if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5596 5597
		return -EINVAL;

5598
	return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
5599 5600 5601 5602 5603 5604 5605
}
EXPORT_SYMBOL(pcix_get_max_mmrbc);

/**
 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
 * @dev: PCI device to query
 *
B
Bjorn Helgaas 已提交
5606 5607
 * Returns mmrbc: maximum memory read count in bytes or appropriate error
 * value.
5608 5609 5610
 */
int pcix_get_mmrbc(struct pci_dev *dev)
{
5611
	int cap;
5612
	u16 cmd;
5613 5614 5615 5616 5617

	cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
	if (!cap)
		return -EINVAL;

5618 5619
	if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
		return -EINVAL;
5620

5621
	return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
5622 5623 5624 5625 5626 5627 5628 5629 5630
}
EXPORT_SYMBOL(pcix_get_mmrbc);

/**
 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
 * @dev: PCI device to query
 * @mmrbc: maximum memory read count in bytes
 *    valid values are 512, 1024, 2048, 4096
 *
B
Bjorn Helgaas 已提交
5631
 * If possible sets maximum memory read byte count, some bridges have errata
5632 5633 5634 5635
 * that prevent this.
 */
int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
{
5636
	int cap;
5637 5638
	u32 stat, v, o;
	u16 cmd;
5639

5640
	if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
5641
		return -EINVAL;
5642 5643 5644 5645 5646

	v = ffs(mmrbc) - 10;

	cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
	if (!cap)
5647
		return -EINVAL;
5648

5649 5650
	if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
		return -EINVAL;
5651 5652 5653 5654

	if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
		return -E2BIG;

5655 5656
	if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
		return -EINVAL;
5657 5658 5659

	o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
	if (o != v) {
5660
		if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
5661 5662 5663 5664
			return -EIO;

		cmd &= ~PCI_X_CMD_MAX_READ;
		cmd |= v << 2;
5665 5666
		if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
			return -EIO;
5667
	}
5668
	return 0;
5669 5670 5671 5672 5673 5674 5675
}
EXPORT_SYMBOL(pcix_set_mmrbc);

/**
 * pcie_get_readrq - get PCI Express read request size
 * @dev: PCI device to query
 *
B
Bjorn Helgaas 已提交
5676
 * Returns maximum memory read request in bytes or appropriate error value.
5677 5678 5679 5680 5681
 */
int pcie_get_readrq(struct pci_dev *dev)
{
	u16 ctl;

5682
	pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
5683

5684
	return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5685 5686 5687 5688 5689 5690
}
EXPORT_SYMBOL(pcie_get_readrq);

/**
 * pcie_set_readrq - set PCI Express maximum memory read request
 * @dev: PCI device to query
5691
 * @rq: maximum memory read count in bytes
5692 5693
 *    valid values are 128, 256, 512, 1024, 2048, 4096
 *
5694
 * If possible sets maximum memory read request in bytes
5695 5696 5697
 */
int pcie_set_readrq(struct pci_dev *dev, int rq)
{
5698
	u16 v;
5699
	int ret;
5700

5701
	if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
5702
		return -EINVAL;
5703

5704
	/*
B
Bjorn Helgaas 已提交
5705 5706 5707
	 * If using the "performance" PCIe config, we clamp the read rq
	 * size to the max packet size to keep the host bridge from
	 * generating requests larger than we can cope with.
5708 5709 5710 5711 5712 5713 5714 5715 5716
	 */
	if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
		int mps = pcie_get_mps(dev);

		if (mps < rq)
			rq = mps;
	}

	v = (ffs(rq) - 8) << 12;
5717

5718
	ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5719
						  PCI_EXP_DEVCTL_READRQ, v);
5720 5721

	return pcibios_err_to_errno(ret);
5722 5723 5724
}
EXPORT_SYMBOL(pcie_set_readrq);

5725 5726 5727 5728 5729 5730 5731 5732 5733 5734
/**
 * pcie_get_mps - get PCI Express maximum payload size
 * @dev: PCI device to query
 *
 * Returns maximum payload size in bytes
 */
int pcie_get_mps(struct pci_dev *dev)
{
	u16 ctl;

5735
	pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
5736

5737
	return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5738
}
5739
EXPORT_SYMBOL(pcie_get_mps);
5740 5741 5742 5743

/**
 * pcie_set_mps - set PCI Express maximum payload size
 * @dev: PCI device to query
5744
 * @mps: maximum payload size in bytes
5745 5746 5747 5748 5749 5750
 *    valid values are 128, 256, 512, 1024, 2048, 4096
 *
 * If possible sets maximum payload size
 */
int pcie_set_mps(struct pci_dev *dev, int mps)
{
5751
	u16 v;
5752
	int ret;
5753 5754

	if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
5755
		return -EINVAL;
5756 5757

	v = ffs(mps) - 8;
5758
	if (v > dev->pcie_mpss)
5759
		return -EINVAL;
5760 5761
	v <<= 5;

5762
	ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5763
						  PCI_EXP_DEVCTL_PAYLOAD, v);
5764 5765

	return pcibios_err_to_errno(ret);
5766
}
5767
EXPORT_SYMBOL(pcie_set_mps);
5768

5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826
/**
 * pcie_bandwidth_available - determine minimum link settings of a PCIe
 *			      device and its bandwidth limitation
 * @dev: PCI device to query
 * @limiting_dev: storage for device causing the bandwidth limitation
 * @speed: storage for speed of limiting device
 * @width: storage for width of limiting device
 *
 * Walk up the PCI device chain and find the point where the minimum
 * bandwidth is available.  Return the bandwidth available there and (if
 * limiting_dev, speed, and width pointers are supplied) information about
 * that point.  The bandwidth returned is in Mb/s, i.e., megabits/second of
 * raw bandwidth.
 */
u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
			     enum pci_bus_speed *speed,
			     enum pcie_link_width *width)
{
	u16 lnksta;
	enum pci_bus_speed next_speed;
	enum pcie_link_width next_width;
	u32 bw, next_bw;

	if (speed)
		*speed = PCI_SPEED_UNKNOWN;
	if (width)
		*width = PCIE_LNK_WIDTH_UNKNOWN;

	bw = 0;

	while (dev) {
		pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);

		next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
		next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
			PCI_EXP_LNKSTA_NLW_SHIFT;

		next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);

		/* Check if current device limits the total bandwidth */
		if (!bw || next_bw <= bw) {
			bw = next_bw;

			if (limiting_dev)
				*limiting_dev = dev;
			if (speed)
				*speed = next_speed;
			if (width)
				*width = next_width;
		}

		dev = pci_upstream_bridge(dev);
	}

	return bw;
}
EXPORT_SYMBOL(pcie_bandwidth_available);

5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838
/**
 * pcie_get_speed_cap - query for the PCI device's link speed capability
 * @dev: PCI device to query
 *
 * Query the PCI device speed capability.  Return the maximum link speed
 * supported by the device.
 */
enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
{
	u32 lnkcap2, lnkcap;

	/*
5839 5840 5841 5842 5843 5844 5845
	 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18.  The
	 * implementation note there recommends using the Supported Link
	 * Speeds Vector in Link Capabilities 2 when supported.
	 *
	 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
	 * should use the Supported Link Speeds field in Link Capabilities,
	 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
5846 5847
	 */
	pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
5848 5849 5850 5851

	/* PCIe r3.0-compliant */
	if (lnkcap2)
		return PCIE_LNKCAP2_SLS2SPEED(lnkcap2);
5852 5853

	pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5854 5855 5856 5857
	if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
		return PCIE_SPEED_5_0GT;
	else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
		return PCIE_SPEED_2_5GT;
5858 5859 5860

	return PCI_SPEED_UNKNOWN;
}
5861
EXPORT_SYMBOL(pcie_get_speed_cap);
5862

5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879
/**
 * pcie_get_width_cap - query for the PCI device's link width capability
 * @dev: PCI device to query
 *
 * Query the PCI device width capability.  Return the maximum link width
 * supported by the device.
 */
enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
{
	u32 lnkcap;

	pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
	if (lnkcap)
		return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;

	return PCIE_LNK_WIDTH_UNKNOWN;
}
5880
EXPORT_SYMBOL(pcie_get_width_cap);
5881

5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903
/**
 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
 * @dev: PCI device
 * @speed: storage for link speed
 * @width: storage for link width
 *
 * Calculate a PCI device's link bandwidth by querying for its link speed
 * and width, multiplying them, and applying encoding overhead.  The result
 * is in Mb/s, i.e., megabits/second of raw bandwidth.
 */
u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
			   enum pcie_link_width *width)
{
	*speed = pcie_get_speed_cap(dev);
	*width = pcie_get_width_cap(dev);

	if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
		return 0;

	return *width * PCIE_SPEED2MBS_ENC(*speed);
}

5904
/**
5905
 * __pcie_print_link_status - Report the PCI device's link speed and width
5906
 * @dev: PCI device to query
5907
 * @verbose: Print info even when enough bandwidth is available
5908
 *
5909 5910 5911 5912
 * If the available bandwidth at the device is less than the device is
 * capable of, report the device's maximum possible bandwidth and the
 * upstream link that limits its performance.  If @verbose, always print
 * the available bandwidth, even if the device isn't constrained.
5913
 */
5914
void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
5915 5916 5917 5918 5919 5920 5921 5922 5923
{
	enum pcie_link_width width, width_cap;
	enum pci_bus_speed speed, speed_cap;
	struct pci_dev *limiting_dev = NULL;
	u32 bw_avail, bw_cap;

	bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
	bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);

5924
	if (bw_avail >= bw_cap && verbose)
5925
		pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
5926
			 bw_cap / 1000, bw_cap % 1000,
5927
			 pci_speed_string(speed_cap), width_cap);
5928
	else if (bw_avail < bw_cap)
5929
		pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
5930
			 bw_avail / 1000, bw_avail % 1000,
5931
			 pci_speed_string(speed), width,
5932 5933
			 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
			 bw_cap / 1000, bw_cap % 1000,
5934
			 pci_speed_string(speed_cap), width_cap);
5935
}
5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946

/**
 * pcie_print_link_status - Report the PCI device's link speed and width
 * @dev: PCI device to query
 *
 * Report the available bandwidth at the device.
 */
void pcie_print_link_status(struct pci_dev *dev)
{
	__pcie_print_link_status(dev, true);
}
5947 5948
EXPORT_SYMBOL(pcie_print_link_status);

5949 5950
/**
 * pci_select_bars - Make BAR mask from the type of resource
5951
 * @dev: the PCI device for which BAR mask is made
5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963
 * @flags: resource type mask to be selected
 *
 * This helper routine makes bar mask from the type of resource.
 */
int pci_select_bars(struct pci_dev *dev, unsigned long flags)
{
	int i, bars = 0;
	for (i = 0; i < PCI_NUM_RESOURCES; i++)
		if (pci_resource_flags(dev, i) & flags)
			bars |= (1 << i);
	return bars;
}
5964
EXPORT_SYMBOL(pci_select_bars);
5965

5966 5967 5968 5969 5970 5971 5972 5973 5974
/* Some architectures require additional programming to enable VGA */
static arch_set_vga_state_t arch_set_vga_state;

void __init pci_register_set_vga_state(arch_set_vga_state_t func)
{
	arch_set_vga_state = func;	/* NULL disables */
}

static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
R
Ryan Desfosses 已提交
5975
				  unsigned int command_bits, u32 flags)
5976 5977 5978
{
	if (arch_set_vga_state)
		return arch_set_vga_state(dev, decode, command_bits,
5979
						flags);
5980 5981 5982
	return 0;
}

5983 5984
/**
 * pci_set_vga_state - set VGA decode state on device and parents if requested
R
Randy Dunlap 已提交
5985 5986 5987
 * @dev: the PCI device
 * @decode: true = enable decoding, false = disable decoding
 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
R
Randy Dunlap 已提交
5988
 * @flags: traverse ancestors and change bridges
5989
 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
5990 5991
 */
int pci_set_vga_state(struct pci_dev *dev, bool decode,
5992
		      unsigned int command_bits, u32 flags)
5993 5994 5995 5996
{
	struct pci_bus *bus;
	struct pci_dev *bridge;
	u16 cmd;
5997
	int rc;
5998

5999
	WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
6000

6001
	/* ARCH specific VGA enables */
6002
	rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
6003 6004 6005
	if (rc)
		return rc;

6006 6007 6008 6009 6010 6011 6012 6013
	if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
		pci_read_config_word(dev, PCI_COMMAND, &cmd);
		if (decode == true)
			cmd |= command_bits;
		else
			cmd &= ~command_bits;
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
6014

6015
	if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035
		return 0;

	bus = dev->bus;
	while (bus) {
		bridge = bus->self;
		if (bridge) {
			pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
					     &cmd);
			if (decode == true)
				cmd |= PCI_BRIDGE_CTL_VGA;
			else
				cmd &= ~PCI_BRIDGE_CTL_VGA;
			pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
					      cmd);
		}
		bus = bus->parent;
	}
	return 0;
}

6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053
#ifdef CONFIG_ACPI
bool pci_pr3_present(struct pci_dev *pdev)
{
	struct acpi_device *adev;

	if (acpi_disabled)
		return false;

	adev = ACPI_COMPANION(&pdev->dev);
	if (!adev)
		return false;

	return adev->power.flags.power_resources &&
		acpi_has_method(adev->handle, "_PR3");
}
EXPORT_SYMBOL_GPL(pci_pr3_present);
#endif

6054 6055 6056
/**
 * pci_add_dma_alias - Add a DMA devfn alias for a device
 * @dev: the PCI device for which alias is added
6057 6058
 * @devfn_from: alias slot and function
 * @nr_devfns: number of subsequent devfns to alias
6059
 *
6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072
 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
 * which is used to program permissible bus-devfn source addresses for DMA
 * requests in an IOMMU.  These aliases factor into IOMMU group creation
 * and are useful for devices generating DMA requests beyond or different
 * from their logical bus-devfn.  Examples include device quirks where the
 * device simply uses the wrong devfn, as well as non-transparent bridges
 * where the alias may be a proxy for devices in another domain.
 *
 * IOMMU group creation is performed during device discovery or addition,
 * prior to any potential DMA mapping and therefore prior to driver probing
 * (especially for userspace assigned devices where IOMMU group definition
 * cannot be left as a userspace activity).  DMA aliases should therefore
 * be configured via quirks, such as the PCI fixup header quirk.
6073
 */
6074
void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns)
6075
{
6076 6077 6078 6079 6080
	int devfn_to;

	nr_devfns = min(nr_devfns, (unsigned) MAX_NR_DEVFNS - devfn_from);
	devfn_to = devfn_from + nr_devfns - 1;

6081
	if (!dev->dma_alias_mask)
6082
		dev->dma_alias_mask = bitmap_zalloc(MAX_NR_DEVFNS, GFP_KERNEL);
6083
	if (!dev->dma_alias_mask) {
6084
		pci_warn(dev, "Unable to allocate DMA alias mask\n");
6085 6086 6087
		return;
	}

6088 6089 6090 6091 6092 6093 6094 6095 6096
	bitmap_set(dev->dma_alias_mask, devfn_from, nr_devfns);

	if (nr_devfns == 1)
		pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
				PCI_SLOT(devfn_from), PCI_FUNC(devfn_from));
	else if (nr_devfns > 1)
		pci_info(dev, "Enabling fixed DMA alias for devfn range from %02x.%d to %02x.%d\n",
				PCI_SLOT(devfn_from), PCI_FUNC(devfn_from),
				PCI_SLOT(devfn_to), PCI_FUNC(devfn_to));
6097 6098
}

6099 6100 6101 6102 6103
bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
{
	return (dev1->dma_alias_mask &&
		test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
	       (dev2->dma_alias_mask &&
J
Jon Derrick 已提交
6104 6105 6106
		test_bit(dev1->devfn, dev2->dma_alias_mask)) ||
	       pci_real_dma_dev(dev1) == dev2 ||
	       pci_real_dma_dev(dev2) == dev1;
6107 6108
}

6109 6110 6111 6112
bool pci_device_is_present(struct pci_dev *pdev)
{
	u32 v;

6113 6114
	if (pci_dev_is_disconnected(pdev))
		return false;
6115 6116 6117 6118
	return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
}
EXPORT_SYMBOL_GPL(pci_device_is_present);

6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129
void pci_ignore_hotplug(struct pci_dev *dev)
{
	struct pci_dev *bridge = dev->bus->self;

	dev->ignore_hotplug = 1;
	/* Propagate the "ignore hotplug" setting to the parent bridge. */
	if (bridge)
		bridge->ignore_hotplug = 1;
}
EXPORT_SYMBOL_GPL(pci_ignore_hotplug);

J
Jon Derrick 已提交
6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144
/**
 * pci_real_dma_dev - Get PCI DMA device for PCI device
 * @dev: the PCI device that may have a PCI DMA alias
 *
 * Permits the platform to provide architecture-specific functionality to
 * devices needing to alias DMA to another PCI device on another PCI bus. If
 * the PCI device is on the same bus, it is recommended to use
 * pci_add_dma_alias(). This is the default implementation. Architecture
 * implementations can override this.
 */
struct pci_dev __weak *pci_real_dma_dev(struct pci_dev *dev)
{
	return dev;
}

6145 6146 6147 6148 6149
resource_size_t __weak pcibios_default_alignment(void)
{
	return 0;
}

6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161
/*
 * Arches that don't want to expose struct resource to userland as-is in
 * sysfs and /proc can implement their own pci_resource_to_user().
 */
void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
				 const struct resource *rsrc,
				 resource_size_t *start, resource_size_t *end)
{
	*start = rsrc->start;
	*end = rsrc->end;
}

6162
static char *resource_alignment_param;
6163
static DEFINE_SPINLOCK(resource_alignment_lock);
6164 6165 6166 6167

/**
 * pci_specified_resource_alignment - get resource alignment specified by user.
 * @dev: the PCI device to get
6168
 * @resize: whether or not to change resources' size when reassigning alignment
6169 6170 6171 6172
 *
 * RETURNS: Resource alignment if it is specified.
 *          Zero if it is not specified.
 */
6173 6174
static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
							bool *resize)
6175
{
6176
	int align_order, count;
6177
	resource_size_t align = pcibios_default_alignment();
6178 6179
	const char *p;
	int ret;
6180 6181 6182

	spin_lock(&resource_alignment_lock);
	p = resource_alignment_param;
6183
	if (!p || !*p)
6184 6185
		goto out;
	if (pci_has_flag(PCI_PROBE_ONLY)) {
6186
		align = 0;
6187 6188 6189 6190
		pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
		goto out;
	}

6191 6192 6193 6194 6195 6196 6197 6198
	while (*p) {
		count = 0;
		if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
							p[count] == '@') {
			p += count + 1;
		} else {
			align_order = -1;
		}
6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211

		ret = pci_dev_str_match(dev, p, &p);
		if (ret == 1) {
			*resize = true;
			if (align_order == -1)
				align = PAGE_SIZE;
			else
				align = 1 << align_order;
			break;
		} else if (ret < 0) {
			pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
			       p);
			break;
6212
		}
6213

6214 6215 6216 6217 6218 6219
		if (*p != ';' && *p != ',') {
			/* End of param or invalid format */
			break;
		}
		p++;
	}
6220
out:
6221 6222 6223 6224
	spin_unlock(&resource_alignment_lock);
	return align;
}

6225
static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
6226
					   resource_size_t align, bool resize)
6227 6228 6229 6230 6231 6232 6233 6234
{
	struct resource *r = &dev->resource[bar];
	resource_size_t size;

	if (!(r->flags & IORESOURCE_MEM))
		return;

	if (r->flags & IORESOURCE_PCI_FIXED) {
6235
		pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
6236 6237 6238 6239 6240
			 bar, r, (unsigned long long)align);
		return;
	}

	size = resource_size(r);
6241 6242
	if (size >= align)
		return;
6243

6244
	/*
6245 6246
	 * Increase the alignment of the resource.  There are two ways we
	 * can do this:
6247
	 *
6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269
	 * 1) Increase the size of the resource.  BARs are aligned on their
	 *    size, so when we reallocate space for this resource, we'll
	 *    allocate it with the larger alignment.  This also prevents
	 *    assignment of any other BARs inside the alignment region, so
	 *    if we're requesting page alignment, this means no other BARs
	 *    will share the page.
	 *
	 *    The disadvantage is that this makes the resource larger than
	 *    the hardware BAR, which may break drivers that compute things
	 *    based on the resource size, e.g., to find registers at a
	 *    fixed offset before the end of the BAR.
	 *
	 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
	 *    set r->start to the desired alignment.  By itself this
	 *    doesn't prevent other BARs being put inside the alignment
	 *    region, but if we realign *every* resource of every device in
	 *    the system, none of them will share an alignment region.
	 *
	 * When the user has requested alignment for only some devices via
	 * the "pci=resource_alignment" argument, "resize" is true and we
	 * use the first method.  Otherwise we assume we're aligning all
	 * devices and we use the second.
6270
	 */
6271

6272
	pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
6273
		 bar, r, (unsigned long long)align);
6274

6275 6276 6277 6278 6279 6280 6281 6282 6283
	if (resize) {
		r->start = 0;
		r->end = align - 1;
	} else {
		r->flags &= ~IORESOURCE_SIZEALIGN;
		r->flags |= IORESOURCE_STARTALIGN;
		r->start = align;
		r->end = r->start + size - 1;
	}
6284
	r->flags |= IORESOURCE_UNSET;
6285 6286
}

6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297
/*
 * This function disables memory decoding and releases memory resources
 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
 * It also rounds up size to specified alignment.
 * Later on, the kernel will assign page-aligned memory resource back
 * to the device.
 */
void pci_reassigndev_resource_alignment(struct pci_dev *dev)
{
	int i;
	struct resource *r;
6298
	resource_size_t align;
6299
	u16 command;
6300
	bool resize = false;
6301

6302 6303 6304 6305 6306 6307 6308 6309 6310
	/*
	 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
	 * 3.4.1.11.  Their resources are allocated from the space
	 * described by the VF BARx register in the PF's SR-IOV capability.
	 * We can't influence their alignment here.
	 */
	if (dev->is_virtfn)
		return;

Y
Yinghai Lu 已提交
6311
	/* check if specified PCI is target device to reassign */
6312
	align = pci_specified_resource_alignment(dev, &resize);
Y
Yinghai Lu 已提交
6313
	if (!align)
6314 6315 6316 6317
		return;

	if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
	    (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
6318
		pci_warn(dev, "Can't reassign resources to host bridge\n");
6319 6320 6321 6322 6323 6324 6325
		return;
	}

	pci_read_config_word(dev, PCI_COMMAND, &command);
	command &= ~PCI_COMMAND_MEMORY;
	pci_write_config_word(dev, PCI_COMMAND, command);

6326
	for (i = 0; i <= PCI_ROM_RESOURCE; i++)
6327
		pci_request_resource_alignment(dev, i, align, resize);
6328

6329 6330
	/*
	 * Need to disable bridge's resource window,
6331 6332 6333
	 * to enable the kernel to reassign new resource
	 * window later on.
	 */
6334
	if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
6335 6336 6337 6338
		for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
			r = &dev->resource[i];
			if (!(r->flags & IORESOURCE_MEM))
				continue;
6339
			r->flags |= IORESOURCE_UNSET;
6340 6341 6342 6343 6344 6345 6346
			r->end = resource_size(r) - 1;
			r->start = 0;
		}
		pci_disable_bridge_window(dev);
	}
}

6347
static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
6348
{
6349
	size_t count = 0;
6350 6351

	spin_lock(&resource_alignment_lock);
6352
	if (resource_alignment_param)
6353
		count = snprintf(buf, PAGE_SIZE, "%s", resource_alignment_param);
6354 6355
	spin_unlock(&resource_alignment_lock);

6356 6357 6358 6359 6360 6361 6362 6363 6364 6365
	/*
	 * When set by the command line, resource_alignment_param will not
	 * have a trailing line feed, which is ugly. So conditionally add
	 * it here.
	 */
	if (count >= 2 && buf[count - 2] != '\n' && count < PAGE_SIZE - 1) {
		buf[count - 1] = '\n';
		buf[count++] = 0;
	}

6366 6367 6368
	return count;
}

6369
static ssize_t resource_alignment_store(struct bus_type *bus,
6370 6371
					const char *buf, size_t count)
{
6372 6373 6374 6375 6376 6377 6378 6379 6380 6381
	char *param = kstrndup(buf, count, GFP_KERNEL);

	if (!param)
		return -ENOMEM;

	spin_lock(&resource_alignment_lock);
	kfree(resource_alignment_param);
	resource_alignment_param = param;
	spin_unlock(&resource_alignment_lock);
	return count;
6382 6383
}

6384
static BUS_ATTR_RW(resource_alignment);
6385 6386 6387 6388 6389 6390 6391 6392

static int __init pci_resource_alignment_sysfs_init(void)
{
	return bus_create_file(&pci_bus_type,
					&bus_attr_resource_alignment);
}
late_initcall(pci_resource_alignment_sysfs_init);

B
Bill Pemberton 已提交
6393
static void pci_no_domains(void)
6394 6395 6396 6397 6398 6399
{
#ifdef CONFIG_PCI_DOMAINS
	pci_domains_supported = 0;
#endif
}

6400
#ifdef CONFIG_PCI_DOMAINS_GENERIC
6401 6402
static atomic_t __domain_nr = ATOMIC_INIT(-1);

6403
static int pci_get_new_domain_nr(void)
6404 6405 6406
{
	return atomic_inc_return(&__domain_nr);
}
6407

6408
static int of_pci_bus_find_domain_nr(struct device *parent)
6409 6410
{
	static int use_dt_domains = -1;
6411
	int domain = -1;
6412

6413 6414
	if (parent)
		domain = of_get_pci_domain_nr(parent->of_node);
B
Bjorn Helgaas 已提交
6415

6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447
	/*
	 * Check DT domain and use_dt_domains values.
	 *
	 * If DT domain property is valid (domain >= 0) and
	 * use_dt_domains != 0, the DT assignment is valid since this means
	 * we have not previously allocated a domain number by using
	 * pci_get_new_domain_nr(); we should also update use_dt_domains to
	 * 1, to indicate that we have just assigned a domain number from
	 * DT.
	 *
	 * If DT domain property value is not valid (ie domain < 0), and we
	 * have not previously assigned a domain number from DT
	 * (use_dt_domains != 1) we should assign a domain number by
	 * using the:
	 *
	 * pci_get_new_domain_nr()
	 *
	 * API and update the use_dt_domains value to keep track of method we
	 * are using to assign domain numbers (use_dt_domains = 0).
	 *
	 * All other combinations imply we have a platform that is trying
	 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
	 * which is a recipe for domain mishandling and it is prevented by
	 * invalidating the domain value (domain = -1) and printing a
	 * corresponding error.
	 */
	if (domain >= 0 && use_dt_domains) {
		use_dt_domains = 1;
	} else if (domain < 0 && use_dt_domains != 1) {
		use_dt_domains = 0;
		domain = pci_get_new_domain_nr();
	} else {
6448 6449 6450
		if (parent)
			pr_err("Node %pOF has ", parent->of_node);
		pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
6451 6452 6453
		domain = -1;
	}

6454
	return domain;
6455
}
6456 6457 6458

int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
{
6459 6460
	return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
			       acpi_pci_bus_find_domain_nr(bus);
6461 6462
}
#endif
6463

6464
/**
6465
 * pci_ext_cfg_avail - can we access extended PCI config space?
6466 6467 6468 6469 6470
 *
 * Returns 1 if we can access PCI extended config space (offsets
 * greater than 0xff). This is the default implementation. Architecture
 * implementations can override this.
 */
6471
int __weak pci_ext_cfg_avail(void)
6472 6473 6474 6475
{
	return 1;
}

6476 6477 6478 6479 6480
void __weak pci_fixup_cardbus(struct pci_bus *bus)
{
}
EXPORT_SYMBOL(pci_fixup_cardbus);

A
Al Viro 已提交
6481
static int __init pci_setup(char *str)
L
Linus Torvalds 已提交
6482 6483 6484 6485 6486 6487
{
	while (str) {
		char *k = strchr(str, ',');
		if (k)
			*k++ = 0;
		if (*str && (str = pcibios_setup(str)) && *str) {
6488 6489
			if (!strcmp(str, "nomsi")) {
				pci_no_msi();
G
Gil Kupfer 已提交
6490 6491 6492
			} else if (!strncmp(str, "noats", 5)) {
				pr_info("PCIe: ATS is disabled\n");
				pcie_ats_disabled = true;
R
Randy Dunlap 已提交
6493 6494
			} else if (!strcmp(str, "noaer")) {
				pci_no_aer();
6495 6496
			} else if (!strcmp(str, "earlydump")) {
				pci_early_dump = true;
6497 6498
			} else if (!strncmp(str, "realloc=", 8)) {
				pci_realloc_get_opt(str + 8);
6499
			} else if (!strncmp(str, "realloc", 7)) {
6500
				pci_realloc_get_opt("on");
6501 6502
			} else if (!strcmp(str, "nodomains")) {
				pci_no_domains();
6503 6504
			} else if (!strncmp(str, "noari", 5)) {
				pcie_ari_disabled = true;
6505 6506 6507 6508
			} else if (!strncmp(str, "cbiosize=", 9)) {
				pci_cardbus_io_size = memparse(str + 9, &str);
			} else if (!strncmp(str, "cbmemsize=", 10)) {
				pci_cardbus_mem_size = memparse(str + 10, &str);
6509
			} else if (!strncmp(str, "resource_alignment=", 19)) {
6510
				resource_alignment_param = str + 19;
6511 6512
			} else if (!strncmp(str, "ecrc=", 5)) {
				pcie_ecrc_get_policy(str + 5);
6513 6514
			} else if (!strncmp(str, "hpiosize=", 9)) {
				pci_hotplug_io_size = memparse(str + 9, &str);
6515 6516 6517 6518
			} else if (!strncmp(str, "hpmmiosize=", 11)) {
				pci_hotplug_mmio_size = memparse(str + 11, &str);
			} else if (!strncmp(str, "hpmmioprefsize=", 15)) {
				pci_hotplug_mmio_pref_size = memparse(str + 15, &str);
6519
			} else if (!strncmp(str, "hpmemsize=", 10)) {
6520 6521
				pci_hotplug_mmio_size = memparse(str + 10, &str);
				pci_hotplug_mmio_pref_size = pci_hotplug_mmio_size;
6522 6523 6524 6525 6526
			} else if (!strncmp(str, "hpbussize=", 10)) {
				pci_hotplug_bus_size =
					simple_strtoul(str + 10, &str, 0);
				if (pci_hotplug_bus_size > 0xff)
					pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
6527 6528
			} else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
				pcie_bus_config = PCIE_BUS_TUNE_OFF;
6529 6530 6531 6532
			} else if (!strncmp(str, "pcie_bus_safe", 13)) {
				pcie_bus_config = PCIE_BUS_SAFE;
			} else if (!strncmp(str, "pcie_bus_perf", 13)) {
				pcie_bus_config = PCIE_BUS_PERFORMANCE;
6533 6534
			} else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
				pcie_bus_config = PCIE_BUS_PEER2PEER;
6535 6536
			} else if (!strncmp(str, "pcie_scan_all", 13)) {
				pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
6537
			} else if (!strncmp(str, "disable_acs_redir=", 18)) {
6538
				disable_acs_redir_param = str + 18;
6539
			} else {
6540
				pr_err("PCI: Unknown option `%s'\n", str);
6541
			}
L
Linus Torvalds 已提交
6542 6543 6544
		}
		str = k;
	}
6545
	return 0;
L
Linus Torvalds 已提交
6546
}
6547
early_param("pci", pci_setup);
6548 6549

/*
6550 6551 6552 6553 6554 6555 6556
 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
 * in pci_setup(), above, to point to data in the __initdata section which
 * will be freed after the init sequence is complete. We can't allocate memory
 * in pci_setup() because some architectures do not have any memory allocation
 * service available during an early_param() call. So we allocate memory and
 * copy the variable here before the init section is freed.
 *
6557 6558 6559
 */
static int __init pci_realloc_setup_params(void)
{
6560 6561
	resource_alignment_param = kstrdup(resource_alignment_param,
					   GFP_KERNEL);
6562 6563 6564 6565 6566
	disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);

	return 0;
}
pure_initcall(pci_realloc_setup_params);