pci.c 165.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
L
Linus Torvalds 已提交
2
/*
B
Bjorn Helgaas 已提交
3
 * PCI Bus Services, see include/linux/pci.h for further explanation.
L
Linus Torvalds 已提交
4
 *
B
Bjorn Helgaas 已提交
5 6
 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
 * David Mosberger-Tang
L
Linus Torvalds 已提交
7
 *
B
Bjorn Helgaas 已提交
8
 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
L
Linus Torvalds 已提交
9 10
 */

11
#include <linux/acpi.h>
L
Linus Torvalds 已提交
12 13
#include <linux/kernel.h>
#include <linux/delay.h>
14
#include <linux/dmi.h>
L
Linus Torvalds 已提交
15
#include <linux/init.h>
16 17
#include <linux/of.h>
#include <linux/of_pci.h>
L
Linus Torvalds 已提交
18
#include <linux/pci.h>
19
#include <linux/pm.h>
20
#include <linux/slab.h>
L
Linus Torvalds 已提交
21 22
#include <linux/module.h>
#include <linux/spinlock.h>
T
Tim Schmielau 已提交
23
#include <linux/string.h>
24
#include <linux/log2.h>
25
#include <linux/logic_pio.h>
26
#include <linux/pm_wakeup.h>
27
#include <linux/interrupt.h>
28
#include <linux/device.h>
29
#include <linux/pm_runtime.h>
30
#include <linux/pci_hotplug.h>
31
#include <linux/vmalloc.h>
32
#include <linux/pci-ats.h>
33
#include <asm/setup.h>
34
#include <asm/dma.h>
35
#include <linux/aer.h>
36
#include "pci.h"
L
Linus Torvalds 已提交
37

38 39
DEFINE_MUTEX(pci_slot_mutex);

A
Alan Stern 已提交
40 41 42 43 44
const char *pci_power_names[] = {
	"error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
};
EXPORT_SYMBOL_GPL(pci_power_names);

45 46 47 48 49 50
int isa_dma_bridge_buggy;
EXPORT_SYMBOL(isa_dma_bridge_buggy);

int pci_pci_problems;
EXPORT_SYMBOL(pci_pci_problems);

51 52
unsigned int pci_pm_d3_delay;

53 54 55 56 57 58 59 60 61 62 63 64 65
static void pci_pme_list_scan(struct work_struct *work);

static LIST_HEAD(pci_pme_list);
static DEFINE_MUTEX(pci_pme_list_mutex);
static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);

struct pci_pme_device {
	struct list_head list;
	struct pci_dev *dev;
};

#define PME_TIMEOUT 1000 /* How long between PME checks */

66 67 68 69 70 71 72
static void pci_dev_d3_sleep(struct pci_dev *dev)
{
	unsigned int delay = dev->d3_delay;

	if (delay < pci_pm_d3_delay)
		delay = pci_pm_d3_delay;

73 74
	if (delay)
		msleep(delay);
75
}
L
Linus Torvalds 已提交
76

77 78 79 80
#ifdef CONFIG_PCI_DOMAINS
int pci_domains_supported = 1;
#endif

81 82 83 84 85 86
#define DEFAULT_CARDBUS_IO_SIZE		(256)
#define DEFAULT_CARDBUS_MEM_SIZE	(64*1024*1024)
/* pci=cbmemsize=nnM,cbiosize=nn can override this */
unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;

87 88 89 90 91 92
#define DEFAULT_HOTPLUG_IO_SIZE		(256)
#define DEFAULT_HOTPLUG_MEM_SIZE	(2*1024*1024)
/* pci=hpmemsize=nnM,hpiosize=nn can override this */
unsigned long pci_hotplug_io_size  = DEFAULT_HOTPLUG_IO_SIZE;
unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;

93 94 95
#define DEFAULT_HOTPLUG_BUS_SIZE	1
unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;

96
enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
97

98 99 100 101 102 103
/*
 * The default CLS is used if arch didn't set CLS explicitly and not
 * all pci devices agree on the same value.  Arch can override either
 * the dfl or actual value as it sees fit.  Don't forget this is
 * measured in 32-bit words, not bytes.
 */
B
Bill Pemberton 已提交
104
u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
105 106
u8 pci_cache_line_size;

107 108 109 110 111 112
/*
 * If we set up a device for bus mastering, we need to check the latency
 * timer as certain BIOSes forget to set it properly.
 */
unsigned int pcibios_max_latency = 255;

113 114 115
/* If set, the PCIe ARI capability will not be used. */
static bool pcie_ari_disabled;

G
Gil Kupfer 已提交
116 117 118
/* If set, the PCIe ATS capability will not be used. */
static bool pcie_ats_disabled;

119 120 121
/* If set, the PCI config space of each device is printed during boot. */
bool pci_early_dump;

G
Gil Kupfer 已提交
122 123 124 125 126
bool pci_ats_disabled(void)
{
	return pcie_ats_disabled;
}

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
/* Disable bridge_d3 for all PCIe ports */
static bool pci_bridge_d3_disable;
/* Force bridge_d3 for all PCIe ports */
static bool pci_bridge_d3_force;

static int __init pcie_port_pm_setup(char *str)
{
	if (!strcmp(str, "off"))
		pci_bridge_d3_disable = true;
	else if (!strcmp(str, "force"))
		pci_bridge_d3_force = true;
	return 1;
}
__setup("pcie_port_pm=", pcie_port_pm_setup);

142 143 144
/* Time to wait after a reset for device to become responsive */
#define PCIE_RESET_READY_POLL_MS 60000

L
Linus Torvalds 已提交
145 146 147 148 149 150 151
/**
 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
 * @bus: pointer to PCI bus structure to search
 *
 * Given a PCI bus, returns the highest PCI bus number present in the set
 * including the given PCI bus and its list of child PCI buses.
 */
152
unsigned char pci_bus_max_busnr(struct pci_bus *bus)
L
Linus Torvalds 已提交
153
{
154
	struct pci_bus *tmp;
L
Linus Torvalds 已提交
155 156
	unsigned char max, n;

157
	max = bus->busn_res.end;
158 159
	list_for_each_entry(tmp, &bus->children, node) {
		n = pci_bus_max_busnr(tmp);
R
Ryan Desfosses 已提交
160
		if (n > max)
L
Linus Torvalds 已提交
161 162 163 164
			max = n;
	}
	return max;
}
165
EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
L
Linus Torvalds 已提交
166

A
Andrew Morton 已提交
167 168 169
#ifdef CONFIG_HAS_IOMEM
void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
{
170 171
	struct resource *res = &pdev->resource[bar];

A
Andrew Morton 已提交
172 173 174
	/*
	 * Make sure the BAR is actually a memory resource, not an IO resource
	 */
175
	if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
176
		pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
A
Andrew Morton 已提交
177 178
		return NULL;
	}
179
	return ioremap_nocache(res->start, resource_size(res));
A
Andrew Morton 已提交
180 181
}
EXPORT_SYMBOL_GPL(pci_ioremap_bar);
182 183 184 185 186 187 188 189 190 191 192 193 194 195

void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
{
	/*
	 * Make sure the BAR is actually a memory resource, not an IO resource
	 */
	if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
		WARN_ON(1);
		return NULL;
	}
	return ioremap_wc(pci_resource_start(pdev, bar),
			  pci_resource_len(pdev, bar));
}
EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
A
Andrew Morton 已提交
196 197
#endif

198 199
/**
 * pci_dev_str_match_path - test if a path string matches a device
B
Bjorn Helgaas 已提交
200 201
 * @dev: the PCI device to test
 * @path: string to match the device against
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
 * @endptr: pointer to the string after the match
 *
 * Test if a string (typically from a kernel parameter) formatted as a
 * path of device/function addresses matches a PCI device. The string must
 * be of the form:
 *
 *   [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
 *
 * A path for a device can be obtained using 'lspci -t'.  Using a path
 * is more robust against bus renumbering than using only a single bus,
 * device and function address.
 *
 * Returns 1 if the string matches the device, 0 if it does not and
 * a negative error code if it fails to parse the string.
 */
static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
				  const char **endptr)
{
	int ret;
	int seg, bus, slot, func;
	char *wpath, *p;
	char end;

	*endptr = strchrnul(path, ';');

	wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
	if (!wpath)
		return -ENOMEM;

	while (1) {
		p = strrchr(wpath, '/');
		if (!p)
			break;
		ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
		if (ret != 2) {
			ret = -EINVAL;
			goto free_and_exit;
		}

		if (dev->devfn != PCI_DEVFN(slot, func)) {
			ret = 0;
			goto free_and_exit;
		}

		/*
		 * Note: we don't need to get a reference to the upstream
		 * bridge because we hold a reference to the top level
		 * device which should hold a reference to the bridge,
		 * and so on.
		 */
		dev = pci_upstream_bridge(dev);
		if (!dev) {
			ret = 0;
			goto free_and_exit;
		}

		*p = 0;
	}

	ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
		     &func, &end);
	if (ret != 4) {
		seg = 0;
		ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
		if (ret != 3) {
			ret = -EINVAL;
			goto free_and_exit;
		}
	}

	ret = (seg == pci_domain_nr(dev->bus) &&
	       bus == dev->bus->number &&
	       dev->devfn == PCI_DEVFN(slot, func));

free_and_exit:
	kfree(wpath);
	return ret;
}

281 282
/**
 * pci_dev_str_match - test if a string matches a device
B
Bjorn Helgaas 已提交
283 284
 * @dev: the PCI device to test
 * @p: string to match the device against
285 286 287 288 289
 * @endptr: pointer to the string after the match
 *
 * Test if a string (typically from a kernel parameter) matches a specified
 * PCI device. The string may be of one of the following formats:
 *
290
 *   [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
291 292 293 294 295
 *   pci:<vendor>:<device>[:<subvendor>:<subdevice>]
 *
 * The first format specifies a PCI bus/device/function address which
 * may change if new hardware is inserted, if motherboard firmware changes,
 * or due to changes caused in kernel parameters. If the domain is
296 297 298 299
 * left unspecified, it is taken to be 0.  In order to be robust against
 * bus renumbering issues, a path of PCI device/function numbers may be used
 * to address the specific device.  The path for a device can be determined
 * through the use of 'lspci -t'.
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
 *
 * The second format matches devices using IDs in the configuration
 * space which may match multiple devices in the system. A value of 0
 * for any field will match all devices. (Note: this differs from
 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
 * legacy reasons and convenience so users don't have to specify
 * FFFFFFFFs on the command line.)
 *
 * Returns 1 if the string matches the device, 0 if it does not and
 * a negative error code if the string cannot be parsed.
 */
static int pci_dev_str_match(struct pci_dev *dev, const char *p,
			     const char **endptr)
{
	int ret;
315
	int count;
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
	unsigned short vendor, device, subsystem_vendor, subsystem_device;

	if (strncmp(p, "pci:", 4) == 0) {
		/* PCI vendor/device (subvendor/subdevice) IDs are specified */
		p += 4;
		ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
			     &subsystem_vendor, &subsystem_device, &count);
		if (ret != 4) {
			ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
			if (ret != 2)
				return -EINVAL;

			subsystem_vendor = 0;
			subsystem_device = 0;
		}

		p += count;

		if ((!vendor || vendor == dev->vendor) &&
		    (!device || device == dev->device) &&
		    (!subsystem_vendor ||
			    subsystem_vendor == dev->subsystem_vendor) &&
		    (!subsystem_device ||
			    subsystem_device == dev->subsystem_device))
			goto found;
	} else {
342 343
		/*
		 * PCI Bus, Device, Function IDs are specified
B
Bjorn Helgaas 已提交
344
		 * (optionally, may include a path of devfns following it)
345 346 347 348 349
		 */
		ret = pci_dev_str_match_path(dev, p, &p);
		if (ret < 0)
			return ret;
		else if (ret)
350 351 352 353 354 355 356 357 358 359
			goto found;
	}

	*endptr = p;
	return 0;

found:
	*endptr = p;
	return 1;
}
360 361 362

static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
				   u8 pos, int cap, int *ttl)
363 364
{
	u8 id;
365 366 367
	u16 ent;

	pci_bus_read_config_byte(bus, devfn, pos, &pos);
368

369
	while ((*ttl)--) {
370 371 372
		if (pos < 0x40)
			break;
		pos &= ~3;
373 374 375
		pci_bus_read_config_word(bus, devfn, pos, &ent);

		id = ent & 0xff;
376 377 378 379
		if (id == 0xff)
			break;
		if (id == cap)
			return pos;
380
		pos = (ent >> 8);
381 382 383 384
	}
	return 0;
}

385 386 387 388 389 390 391 392
static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
			       u8 pos, int cap)
{
	int ttl = PCI_FIND_CAP_TTL;

	return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
}

393 394 395 396 397 398 399
int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
{
	return __pci_find_next_cap(dev->bus, dev->devfn,
				   pos + PCI_CAP_LIST_NEXT, cap);
}
EXPORT_SYMBOL_GPL(pci_find_next_capability);

400 401
static int __pci_bus_find_cap_start(struct pci_bus *bus,
				    unsigned int devfn, u8 hdr_type)
L
Linus Torvalds 已提交
402 403 404 405 406 407 408 409 410 411
{
	u16 status;

	pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
	if (!(status & PCI_STATUS_CAP_LIST))
		return 0;

	switch (hdr_type) {
	case PCI_HEADER_TYPE_NORMAL:
	case PCI_HEADER_TYPE_BRIDGE:
412
		return PCI_CAPABILITY_LIST;
L
Linus Torvalds 已提交
413
	case PCI_HEADER_TYPE_CARDBUS:
414
		return PCI_CB_CAPABILITY_LIST;
L
Linus Torvalds 已提交
415
	}
416 417

	return 0;
L
Linus Torvalds 已提交
418 419 420
}

/**
421
 * pci_find_capability - query for devices' capabilities
L
Linus Torvalds 已提交
422 423 424 425 426 427
 * @dev: PCI device to query
 * @cap: capability code
 *
 * Tell if a device supports a given PCI capability.
 * Returns the address of the requested capability structure within the
 * device's PCI configuration space or 0 in case the device does not
B
Bjorn Helgaas 已提交
428
 * support it.  Possible values for @cap include:
L
Linus Torvalds 已提交
429
 *
430 431 432 433
 *  %PCI_CAP_ID_PM           Power Management
 *  %PCI_CAP_ID_AGP          Accelerated Graphics Port
 *  %PCI_CAP_ID_VPD          Vital Product Data
 *  %PCI_CAP_ID_SLOTID       Slot Identification
L
Linus Torvalds 已提交
434
 *  %PCI_CAP_ID_MSI          Message Signalled Interrupts
435
 *  %PCI_CAP_ID_CHSWP        CompactPCI HotSwap
L
Linus Torvalds 已提交
436 437 438 439 440
 *  %PCI_CAP_ID_PCIX         PCI-X
 *  %PCI_CAP_ID_EXP          PCI Express
 */
int pci_find_capability(struct pci_dev *dev, int cap)
{
441 442 443 444 445 446 447
	int pos;

	pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
	if (pos)
		pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);

	return pos;
L
Linus Torvalds 已提交
448
}
449
EXPORT_SYMBOL(pci_find_capability);
L
Linus Torvalds 已提交
450 451

/**
452
 * pci_bus_find_capability - query for devices' capabilities
B
Bjorn Helgaas 已提交
453
 * @bus: the PCI bus to query
L
Linus Torvalds 已提交
454
 * @devfn: PCI device to query
B
Bjorn Helgaas 已提交
455
 * @cap: capability code
L
Linus Torvalds 已提交
456
 *
B
Bjorn Helgaas 已提交
457
 * Like pci_find_capability() but works for PCI devices that do not have a
458
 * pci_dev structure set up yet.
L
Linus Torvalds 已提交
459 460 461 462 463 464 465
 *
 * Returns the address of the requested capability structure within the
 * device's PCI configuration space or 0 in case the device does not
 * support it.
 */
int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
{
466
	int pos;
L
Linus Torvalds 已提交
467 468 469 470
	u8 hdr_type;

	pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);

471 472 473 474 475
	pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
	if (pos)
		pos = __pci_find_next_cap(bus, devfn, pos, cap);

	return pos;
L
Linus Torvalds 已提交
476
}
477
EXPORT_SYMBOL(pci_bus_find_capability);
L
Linus Torvalds 已提交
478 479

/**
480
 * pci_find_next_ext_capability - Find an extended capability
L
Linus Torvalds 已提交
481
 * @dev: PCI device to query
482
 * @start: address at which to start looking (0 to start at beginning of list)
L
Linus Torvalds 已提交
483 484
 * @cap: capability code
 *
485
 * Returns the address of the next matching extended capability structure
L
Linus Torvalds 已提交
486
 * within the device's PCI configuration space or 0 if the device does
487 488
 * not support it.  Some capabilities can occur several times, e.g., the
 * vendor-specific capability, and this provides a way to find them all.
L
Linus Torvalds 已提交
489
 */
490
int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
L
Linus Torvalds 已提交
491 492
{
	u32 header;
493 494
	int ttl;
	int pos = PCI_CFG_SPACE_SIZE;
L
Linus Torvalds 已提交
495

496 497 498 499
	/* minimum 8 bytes per capability */
	ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;

	if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
L
Linus Torvalds 已提交
500 501
		return 0;

502 503 504
	if (start)
		pos = start;

L
Linus Torvalds 已提交
505 506 507 508 509 510 511 512 513 514 515
	if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
		return 0;

	/*
	 * If we have no capabilities, this is indicated by cap ID,
	 * cap version and next pointer all being 0.
	 */
	if (header == 0)
		return 0;

	while (ttl-- > 0) {
516
		if (PCI_EXT_CAP_ID(header) == cap && pos != start)
L
Linus Torvalds 已提交
517 518 519
			return pos;

		pos = PCI_EXT_CAP_NEXT(header);
520
		if (pos < PCI_CFG_SPACE_SIZE)
L
Linus Torvalds 已提交
521 522 523 524 525 526 527 528
			break;

		if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
			break;
	}

	return 0;
}
529 530 531 532 533 534 535 536 537
EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);

/**
 * pci_find_ext_capability - Find an extended capability
 * @dev: PCI device to query
 * @cap: capability code
 *
 * Returns the address of the requested extended capability structure
 * within the device's PCI configuration space or 0 if the device does
B
Bjorn Helgaas 已提交
538
 * not support it.  Possible values for @cap include:
539 540 541 542 543 544 545 546 547 548
 *
 *  %PCI_EXT_CAP_ID_ERR		Advanced Error Reporting
 *  %PCI_EXT_CAP_ID_VC		Virtual Channel
 *  %PCI_EXT_CAP_ID_DSN		Device Serial Number
 *  %PCI_EXT_CAP_ID_PWR		Power Budgeting
 */
int pci_find_ext_capability(struct pci_dev *dev, int cap)
{
	return pci_find_next_ext_capability(dev, 0, cap);
}
549
EXPORT_SYMBOL_GPL(pci_find_ext_capability);
L
Linus Torvalds 已提交
550

551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
{
	int rc, ttl = PCI_FIND_CAP_TTL;
	u8 cap, mask;

	if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
		mask = HT_3BIT_CAP_MASK;
	else
		mask = HT_5BIT_CAP_MASK;

	pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
				      PCI_CAP_ID_HT, &ttl);
	while (pos) {
		rc = pci_read_config_byte(dev, pos + 3, &cap);
		if (rc != PCIBIOS_SUCCESSFUL)
			return 0;

		if ((cap & mask) == ht_cap)
			return pos;

571 572
		pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
					      pos + PCI_CAP_LIST_NEXT,
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
					      PCI_CAP_ID_HT, &ttl);
	}

	return 0;
}
/**
 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
 * @dev: PCI device to query
 * @pos: Position from which to continue searching
 * @ht_cap: Hypertransport capability code
 *
 * To be used in conjunction with pci_find_ht_capability() to search for
 * all capabilities matching @ht_cap. @pos should always be a value returned
 * from pci_find_ht_capability().
 *
 * NB. To be 100% safe against broken PCI devices, the caller should take
 * steps to avoid an infinite loop.
 */
int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
{
	return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
}
EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);

/**
 * pci_find_ht_capability - query a device's Hypertransport capabilities
 * @dev: PCI device to query
 * @ht_cap: Hypertransport capability code
 *
 * Tell if a device supports a given Hypertransport capability.
 * Returns an address within the device's PCI configuration space
 * or 0 in case the device does not support the request capability.
 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
 * which has a Hypertransport capability matching @ht_cap.
 */
int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
{
	int pos;

	pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
	if (pos)
		pos = __pci_find_next_ht_cap(dev, pos, ht_cap);

	return pos;
}
EXPORT_SYMBOL_GPL(pci_find_ht_capability);

L
Linus Torvalds 已提交
620
/**
B
Bjorn Helgaas 已提交
621 622
 * pci_find_parent_resource - return resource region of parent bus of given
 *			      region
L
Linus Torvalds 已提交
623 624 625
 * @dev: PCI device structure contains resources to be searched
 * @res: child resource record for which parent is sought
 *
B
Bjorn Helgaas 已提交
626 627
 * For given resource region of given device, return the resource region of
 * parent bus the given region is contained in.
L
Linus Torvalds 已提交
628
 */
R
Ryan Desfosses 已提交
629 630
struct resource *pci_find_parent_resource(const struct pci_dev *dev,
					  struct resource *res)
L
Linus Torvalds 已提交
631 632
{
	const struct pci_bus *bus = dev->bus;
633
	struct resource *r;
L
Linus Torvalds 已提交
634 635
	int i;

636
	pci_bus_for_each_resource(bus, r, i) {
L
Linus Torvalds 已提交
637 638
		if (!r)
			continue;
639
		if (resource_contains(r, res)) {
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658

			/*
			 * If the window is prefetchable but the BAR is
			 * not, the allocator made a mistake.
			 */
			if (r->flags & IORESOURCE_PREFETCH &&
			    !(res->flags & IORESOURCE_PREFETCH))
				return NULL;

			/*
			 * If we're below a transparent bridge, there may
			 * be both a positively-decoded aperture and a
			 * subtractively-decoded region that contain the BAR.
			 * We want the positively-decoded one, so this depends
			 * on pci_bus_for_each_resource() giving us those
			 * first.
			 */
			return r;
		}
L
Linus Torvalds 已提交
659
	}
660
	return NULL;
L
Linus Torvalds 已提交
661
}
662
EXPORT_SYMBOL(pci_find_parent_resource);
L
Linus Torvalds 已提交
663

M
Mika Westerberg 已提交
664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
/**
 * pci_find_resource - Return matching PCI device resource
 * @dev: PCI device to query
 * @res: Resource to look for
 *
 * Goes over standard PCI resources (BARs) and checks if the given resource
 * is partially or fully contained in any of them. In that case the
 * matching resource is returned, %NULL otherwise.
 */
struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
{
	int i;

	for (i = 0; i < PCI_ROM_RESOURCE; i++) {
		struct resource *r = &dev->resource[i];

		if (r->start && resource_contains(r, res))
			return r;
	}

	return NULL;
}
EXPORT_SYMBOL(pci_find_resource);

688 689 690 691 692 693 694 695 696
/**
 * pci_find_pcie_root_port - return PCIe Root Port
 * @dev: PCI device to query
 *
 * Traverse up the parent chain and return the PCIe Root Port PCI Device
 * for a given PCI Device.
 */
struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
{
697
	struct pci_dev *bridge, *highest_pcie_bridge = dev;
698 699 700 701 702 703 704

	bridge = pci_upstream_bridge(dev);
	while (bridge && pci_is_pcie(bridge)) {
		highest_pcie_bridge = bridge;
		bridge = pci_upstream_bridge(bridge);
	}

705 706
	if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
		return NULL;
707

708
	return highest_pcie_bridge;
709 710 711
}
EXPORT_SYMBOL(pci_find_pcie_root_port);

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
/**
 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
 * @dev: the PCI device to operate on
 * @pos: config space offset of status word
 * @mask: mask of bit(s) to care about in status word
 *
 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
 */
int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
{
	int i;

	/* Wait for Transaction Pending bit clean */
	for (i = 0; i < 4; i++) {
		u16 status;
		if (i)
			msleep((1 << (i - 1)) * 100);

		pci_read_config_word(dev, pos, &status);
		if (!(status & mask))
			return 1;
	}

	return 0;
}

738
/**
W
Wei Yang 已提交
739
 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
740 741 742 743 744
 * @dev: PCI device to have its BARs restored
 *
 * Restore the BAR values for a given device, so as to make it
 * accessible by its driver.
 */
R
Ryan Desfosses 已提交
745
static void pci_restore_bars(struct pci_dev *dev)
746
{
747
	int i;
748

749
	for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
750
		pci_update_resource(dev, i);
751 752
}

753
static const struct pci_platform_pm_ops *pci_platform_pm;
754

755
int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
756
{
757
	if (!ops->is_manageable || !ops->set_state  || !ops->get_state ||
758
	    !ops->choose_state  || !ops->set_wakeup || !ops->need_resume)
759 760 761 762 763 764 765 766 767 768 769
		return -EINVAL;
	pci_platform_pm = ops;
	return 0;
}

static inline bool platform_pci_power_manageable(struct pci_dev *dev)
{
	return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
}

static inline int platform_pci_set_power_state(struct pci_dev *dev,
R
Ryan Desfosses 已提交
770
					       pci_power_t t)
771 772 773 774
{
	return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
}

775 776 777 778 779
static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
{
	return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
}

780 781 782 783 784 785
static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
{
	if (pci_platform_pm && pci_platform_pm->refresh_state)
		pci_platform_pm->refresh_state(dev);
}

786 787 788 789 790
static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
{
	return pci_platform_pm ?
			pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
}
R
Randy Dunlap 已提交
791

792
static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
793 794
{
	return pci_platform_pm ?
795
			pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
796 797
}

798 799 800 801 802
static inline bool platform_pci_need_resume(struct pci_dev *dev)
{
	return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
}

803 804 805 806 807
static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
{
	return pci_platform_pm ? pci_platform_pm->bridge_d3(dev) : false;
}

L
Linus Torvalds 已提交
808
/**
809
 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
B
Bjorn Helgaas 已提交
810
 *			     given PCI device
811 812
 * @dev: PCI device to handle.
 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
L
Linus Torvalds 已提交
813
 *
814 815 816 817 818 819
 * RETURN VALUE:
 * -EINVAL if the requested state is invalid.
 * -EIO if device does not support PCI PM or its PM capabilities register has a
 * wrong version, or device doesn't support the requested state.
 * 0 if device already is in the requested state.
 * 0 if device's power state has been successfully changed.
L
Linus Torvalds 已提交
820
 */
821
static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
L
Linus Torvalds 已提交
822
{
823
	u16 pmcsr;
824
	bool need_restore = false;
L
Linus Torvalds 已提交
825

826 827 828 829
	/* Check if we're already there */
	if (dev->current_state == state)
		return 0;

830
	if (!dev->pm_cap)
831 832
		return -EIO;

833 834 835
	if (state < PCI_D0 || state > PCI_D3hot)
		return -EINVAL;

B
Bjorn Helgaas 已提交
836 837
	/*
	 * Validate current state:
838
	 * Can enter D0 from any state, but if we can only go deeper
L
Linus Torvalds 已提交
839 840
	 * to sleep if we're already in a low power state
	 */
841
	if (state != PCI_D0 && dev->current_state <= PCI_D3cold
842
	    && dev->current_state > state) {
843
		pci_err(dev, "invalid power transition (from state %d to %d)\n",
844
			dev->current_state, state);
L
Linus Torvalds 已提交
845
		return -EINVAL;
846
	}
L
Linus Torvalds 已提交
847

B
Bjorn Helgaas 已提交
848
	/* Check if this device supports the desired state */
849 850
	if ((state == PCI_D1 && !dev->d1_support)
	   || (state == PCI_D2 && !dev->d2_support))
851
		return -EIO;
L
Linus Torvalds 已提交
852

853
	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
854

B
Bjorn Helgaas 已提交
855 856
	/*
	 * If we're (effectively) in D3, force entire word to 0.
L
Linus Torvalds 已提交
857 858 859
	 * This doesn't affect PME_Status, disables PME_En, and
	 * sets PowerState to 0.
	 */
860
	switch (dev->current_state) {
861 862 863 864 865 866
	case PCI_D0:
	case PCI_D1:
	case PCI_D2:
		pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
		pmcsr |= state;
		break;
867 868
	case PCI_D3hot:
	case PCI_D3cold:
869 870
	case PCI_UNKNOWN: /* Boot-up */
		if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
871
		 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
872
			need_restore = true;
873
		/* Fall-through - force to D0 */
874
	default:
875
		pmcsr = 0;
876
		break;
L
Linus Torvalds 已提交
877 878
	}

B
Bjorn Helgaas 已提交
879
	/* Enter specified state */
880
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
L
Linus Torvalds 已提交
881

B
Bjorn Helgaas 已提交
882 883 884 885
	/*
	 * Mandatory power management transition delays; see PCI PM 1.1
	 * 5.6.1 table 18
	 */
L
Linus Torvalds 已提交
886
	if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
887
		pci_dev_d3_sleep(dev);
L
Linus Torvalds 已提交
888
	else if (state == PCI_D2 || dev->current_state == PCI_D2)
889
		msleep(PCI_PM_D2_DELAY);
L
Linus Torvalds 已提交
890

891 892
	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
	dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
893 894
	if (dev->current_state != state)
		pci_info_ratelimited(dev, "Refused to change power state, currently in D%d\n",
895
			 dev->current_state);
896

897 898
	/*
	 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
899 900 901 902 903 904 905 906 907 908 909 910 911 912
	 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
	 * from D3hot to D0 _may_ perform an internal reset, thereby
	 * going to "D0 Uninitialized" rather than "D0 Initialized".
	 * For example, at least some versions of the 3c905B and the
	 * 3c556B exhibit this behaviour.
	 *
	 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
	 * devices in a D3hot state at boot.  Consequently, we need to
	 * restore at least the BARs so that the device will be
	 * accessible to its driver.
	 */
	if (need_restore)
		pci_restore_bars(dev);

913
	if (dev->bus->self)
S
Shaohua Li 已提交
914 915
		pcie_aspm_pm_state_change(dev->bus->self);

L
Linus Torvalds 已提交
916 917 918
	return 0;
}

919
/**
920
 * pci_update_current_state - Read power state of given device and cache it
921
 * @dev: PCI device to handle.
922
 * @state: State to cache in case the device doesn't have the PM capability
923 924 925 926 927 928 929
 *
 * The power state is read from the PMCSR register, which however is
 * inaccessible in D3cold.  The platform firmware is therefore queried first
 * to detect accessibility of the register.  In case the platform firmware
 * reports an incorrect state or the device isn't power manageable by the
 * platform at all, we try to detect D3cold by testing accessibility of the
 * vendor ID in config space.
930
 */
931
void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
932
{
933 934 935 936
	if (platform_pci_get_power_state(dev) == PCI_D3cold ||
	    !pci_device_is_present(dev)) {
		dev->current_state = PCI_D3cold;
	} else if (dev->pm_cap) {
937 938
		u16 pmcsr;

939
		pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
940
		dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
941 942
	} else {
		dev->current_state = state;
943 944 945
	}
}

946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
/**
 * pci_refresh_power_state - Refresh the given device's power state data
 * @dev: Target PCI device.
 *
 * Ask the platform to refresh the devices power state information and invoke
 * pci_update_current_state() to update its current PCI power state.
 */
void pci_refresh_power_state(struct pci_dev *dev)
{
	if (platform_pci_power_manageable(dev))
		platform_pci_refresh_power_state(dev);

	pci_update_current_state(dev, dev->current_state);
}

961 962 963 964 965 966 967 968 969 970 971 972 973
/**
 * pci_platform_power_transition - Use platform to change device power state
 * @dev: PCI device to handle.
 * @state: State to put the device into.
 */
static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
{
	int error;

	if (platform_pci_power_manageable(dev)) {
		error = platform_pci_set_power_state(dev, state);
		if (!error)
			pci_update_current_state(dev, state);
974
	} else
975
		error = -ENODEV;
976 977 978

	if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
		dev->current_state = PCI_D0;
979 980 981 982

	return error;
}

983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998
/**
 * pci_wakeup - Wake up a PCI device
 * @pci_dev: Device to handle.
 * @ign: ignored parameter
 */
static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
{
	pci_wakeup_event(pci_dev);
	pm_request_resume(&pci_dev->dev);
	return 0;
}

/**
 * pci_wakeup_bus - Walk given bus and wake up devices on it
 * @bus: Top bus of the subtree to walk.
 */
999
void pci_wakeup_bus(struct pci_bus *bus)
1000 1001 1002 1003 1004
{
	if (bus)
		pci_walk_bus(bus, pci_wakeup, NULL);
}

1005 1006 1007 1008 1009 1010 1011
/**
 * __pci_start_power_transition - Start power transition of a PCI device
 * @dev: PCI device to handle.
 * @state: State to put the device into.
 */
static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
{
1012
	if (state == PCI_D0) {
1013
		pci_platform_power_transition(dev, PCI_D0);
1014
		/*
1015 1016 1017 1018 1019
		 * Mandatory power management transition delays, see
		 * PCI Express Base Specification Revision 2.0 Section
		 * 6.6.1: Conventional Reset.  Do not delay for
		 * devices powered on/off by corresponding bridge,
		 * because have already delayed for the bridge.
1020 1021
		 */
		if (dev->runtime_d3cold) {
1022 1023
			if (dev->d3cold_delay && !dev->imm_ready)
				msleep(dev->d3cold_delay);
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
			/*
			 * When powering on a bridge from D3cold, the
			 * whole hierarchy may be powered on into
			 * D0uninitialized state, resume them to give
			 * them a chance to suspend again
			 */
			pci_wakeup_bus(dev->subordinate);
		}
	}
}

/**
 * __pci_dev_set_current_state - Set current state of a PCI device
 * @dev: Device to handle
 * @data: pointer to state to be set
 */
static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
{
	pci_power_t state = *(pci_power_t *)data;

	dev->current_state = state;
	return 0;
}

/**
1049
 * pci_bus_set_current_state - Walk given bus and set current state of devices
1050 1051 1052
 * @bus: Top bus of the subtree to walk.
 * @state: state to be set
 */
1053
void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
1054 1055 1056
{
	if (bus)
		pci_walk_bus(bus, __pci_dev_set_current_state, &state);
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
}

/**
 * __pci_complete_power_transition - Complete power transition of a PCI device
 * @dev: PCI device to handle.
 * @state: State to put the device into.
 *
 * This function should not be called directly by device drivers.
 */
int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
{
1068 1069
	int ret;

1070
	if (state <= PCI_D0)
1071 1072 1073 1074
		return -EINVAL;
	ret = pci_platform_power_transition(dev, state);
	/* Power off the bridge may power off the whole hierarchy */
	if (!ret && state == PCI_D3cold)
1075
		pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1076
	return ret;
1077 1078 1079
}
EXPORT_SYMBOL_GPL(__pci_complete_power_transition);

1080 1081 1082 1083 1084
/**
 * pci_set_power_state - Set the power state of a PCI device
 * @dev: PCI device to handle.
 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
 *
1085
 * Transition a device to a new power state, using the platform firmware and/or
1086 1087 1088 1089 1090 1091
 * the device's PCI PM registers.
 *
 * RETURN VALUE:
 * -EINVAL if the requested state is invalid.
 * -EIO if device does not support PCI PM or its PM capabilities register has a
 * wrong version, or device doesn't support the requested state.
1092
 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
1093
 * 0 if device already is in the requested state.
1094
 * 0 if the transition is to D3 but D3 is not supported.
1095 1096 1097 1098
 * 0 if device's power state has been successfully changed.
 */
int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
{
1099
	int error;
1100

B
Bjorn Helgaas 已提交
1101
	/* Bound the state we're entering */
1102 1103
	if (state > PCI_D3cold)
		state = PCI_D3cold;
1104 1105 1106
	else if (state < PCI_D0)
		state = PCI_D0;
	else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
B
Bjorn Helgaas 已提交
1107

1108
		/*
B
Bjorn Helgaas 已提交
1109 1110 1111 1112
		 * If the device or the parent bridge do not support PCI
		 * PM, ignore the request if we're doing anything other
		 * than putting it into D0 (which would only happen on
		 * boot).
1113 1114 1115
		 */
		return 0;

1116 1117 1118 1119
	/* Check if we're already there */
	if (dev->current_state == state)
		return 0;

B
Bjorn Helgaas 已提交
1120 1121 1122 1123
	/*
	 * This device is quirked not to be put into D3, so don't put it in
	 * D3
	 */
1124
	if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
1125
		return 0;
1126

1127 1128
	__pci_start_power_transition(dev, state);

1129 1130 1131 1132 1133 1134
	/*
	 * To put device in D3cold, we put device into D3hot in native
	 * way, then put device into D3cold with platform ops
	 */
	error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
					PCI_D3hot : state);
1135

1136 1137
	if (!__pci_complete_power_transition(dev, state))
		error = 0;
1138 1139 1140

	return error;
}
1141
EXPORT_SYMBOL(pci_set_power_state);
1142

R
Rafael J. Wysocki 已提交
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
/**
 * pci_power_up - Put the given device into D0 forcibly
 * @dev: PCI device to power up
 */
void pci_power_up(struct pci_dev *dev)
{
	__pci_start_power_transition(dev, PCI_D0);
	pci_raw_set_power_state(dev, PCI_D0);
}

L
Linus Torvalds 已提交
1153 1154 1155 1156
/**
 * pci_choose_state - Choose the power state of a PCI device
 * @dev: PCI device to be suspended
 * @state: target sleep state for the whole system. This is the value
B
Bjorn Helgaas 已提交
1157
 *	   that is passed to suspend() function.
L
Linus Torvalds 已提交
1158 1159 1160 1161 1162 1163
 *
 * Returns PCI power state suitable for given device and given system
 * message.
 */
pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
{
1164
	pci_power_t ret;
1165

1166
	if (!dev->pm_cap)
L
Linus Torvalds 已提交
1167 1168
		return PCI_D0;

1169 1170 1171
	ret = platform_pci_choose_state(dev);
	if (ret != PCI_POWER_ERROR)
		return ret;
1172 1173 1174 1175 1176

	switch (state.event) {
	case PM_EVENT_ON:
		return PCI_D0;
	case PM_EVENT_FREEZE:
1177 1178
	case PM_EVENT_PRETHAW:
		/* REVISIT both freeze and pre-thaw "should" use D0 */
1179
	case PM_EVENT_SUSPEND:
1180
	case PM_EVENT_HIBERNATE:
1181
		return PCI_D3hot;
L
Linus Torvalds 已提交
1182
	default:
1183
		pci_info(dev, "unrecognized suspend event %d\n",
1184
			 state.event);
L
Linus Torvalds 已提交
1185 1186 1187 1188 1189 1190
		BUG();
	}
	return PCI_D0;
}
EXPORT_SYMBOL(pci_choose_state);

1191 1192
#define PCI_EXP_SAVE_REGS	7

1193 1194
static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
						       u16 cap, bool extended)
1195 1196 1197
{
	struct pci_cap_saved_state *tmp;

1198
	hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
1199
		if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
1200 1201 1202 1203 1204
			return tmp;
	}
	return NULL;
}

1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
{
	return _pci_find_saved_cap(dev, cap, false);
}

struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
{
	return _pci_find_saved_cap(dev, cap, true);
}

1215 1216
static int pci_save_pcie_state(struct pci_dev *dev)
{
1217
	int i = 0;
1218 1219 1220
	struct pci_cap_saved_state *save_state;
	u16 *cap;

1221
	if (!pci_is_pcie(dev))
1222 1223
		return 0;

1224
	save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
1225
	if (!save_state) {
1226
		pci_err(dev, "buffer not found in %s\n", __func__);
1227 1228
		return -ENOMEM;
	}
1229

1230 1231 1232 1233 1234 1235 1236 1237
	cap = (u16 *)&save_state->cap.data[0];
	pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_RTCTL,  &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
	pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
1238

1239 1240 1241 1242 1243
	return 0;
}

static void pci_restore_pcie_state(struct pci_dev *dev)
{
1244
	int i = 0;
1245 1246 1247 1248
	struct pci_cap_saved_state *save_state;
	u16 *cap;

	save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
1249
	if (!save_state)
1250 1251
		return;

1252 1253 1254 1255 1256 1257 1258 1259
	cap = (u16 *)&save_state->cap.data[0];
	pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
	pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
1260 1261
}

S
Stephen Hemminger 已提交
1262 1263
static int pci_save_pcix_state(struct pci_dev *dev)
{
1264
	int pos;
S
Stephen Hemminger 已提交
1265 1266 1267
	struct pci_cap_saved_state *save_state;

	pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1268
	if (!pos)
S
Stephen Hemminger 已提交
1269 1270
		return 0;

1271
	save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
S
Stephen Hemminger 已提交
1272
	if (!save_state) {
1273
		pci_err(dev, "buffer not found in %s\n", __func__);
S
Stephen Hemminger 已提交
1274 1275 1276
		return -ENOMEM;
	}

1277 1278
	pci_read_config_word(dev, pos + PCI_X_CMD,
			     (u16 *)save_state->cap.data);
1279

S
Stephen Hemminger 已提交
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
	return 0;
}

static void pci_restore_pcix_state(struct pci_dev *dev)
{
	int i = 0, pos;
	struct pci_cap_saved_state *save_state;
	u16 *cap;

	save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
	pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1291
	if (!save_state || !pos)
S
Stephen Hemminger 已提交
1292
		return;
1293
	cap = (u16 *)&save_state->cap.data[0];
S
Stephen Hemminger 已提交
1294 1295 1296 1297

	pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
}

1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
static void pci_save_ltr_state(struct pci_dev *dev)
{
	int ltr;
	struct pci_cap_saved_state *save_state;
	u16 *cap;

	if (!pci_is_pcie(dev))
		return;

	ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
	if (!ltr)
		return;

	save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
	if (!save_state) {
		pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
		return;
	}

	cap = (u16 *)&save_state->cap.data[0];
	pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
	pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
}

static void pci_restore_ltr_state(struct pci_dev *dev)
{
	struct pci_cap_saved_state *save_state;
	int ltr;
	u16 *cap;

	save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
	ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
	if (!save_state || !ltr)
		return;

	cap = (u16 *)&save_state->cap.data[0];
	pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
	pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
}
S
Stephen Hemminger 已提交
1337

L
Linus Torvalds 已提交
1338
/**
B
Bjorn Helgaas 已提交
1339 1340 1341
 * pci_save_state - save the PCI configuration space of a device before
 *		    suspending
 * @dev: PCI device that we're dealing with
L
Linus Torvalds 已提交
1342
 */
R
Ryan Desfosses 已提交
1343
int pci_save_state(struct pci_dev *dev)
L
Linus Torvalds 已提交
1344 1345 1346 1347
{
	int i;
	/* XXX: 100% dword access ok here? */
	for (i = 0; i < 16; i++)
1348
		pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
1349
	dev->state_saved = true;
1350 1351 1352

	i = pci_save_pcie_state(dev);
	if (i != 0)
1353
		return i;
1354 1355 1356

	i = pci_save_pcix_state(dev);
	if (i != 0)
S
Stephen Hemminger 已提交
1357
		return i;
1358

1359
	pci_save_ltr_state(dev);
1360
	pci_save_dpc_state(dev);
1361
	return pci_save_vc_state(dev);
L
Linus Torvalds 已提交
1362
}
1363
EXPORT_SYMBOL(pci_save_state);
L
Linus Torvalds 已提交
1364

1365
static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1366
				     u32 saved_val, int retry, bool force)
1367 1368 1369 1370
{
	u32 val;

	pci_read_config_dword(pdev, offset, &val);
1371
	if (!force && val == saved_val)
1372 1373 1374
		return;

	for (;;) {
1375
		pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1376
			offset, val, saved_val);
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
		pci_write_config_dword(pdev, offset, saved_val);
		if (retry-- <= 0)
			return;

		pci_read_config_dword(pdev, offset, &val);
		if (val == saved_val)
			return;

		mdelay(1);
	}
}

1389
static void pci_restore_config_space_range(struct pci_dev *pdev,
1390 1391
					   int start, int end, int retry,
					   bool force)
1392 1393 1394 1395 1396 1397
{
	int index;

	for (index = end; index >= start; index--)
		pci_restore_config_dword(pdev, 4 * index,
					 pdev->saved_config_space[index],
1398
					 retry, force);
1399 1400
}

1401 1402 1403
static void pci_restore_config_space(struct pci_dev *pdev)
{
	if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1404
		pci_restore_config_space_range(pdev, 10, 15, 0, false);
1405
		/* Restore BARs before the command register. */
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
		pci_restore_config_space_range(pdev, 4, 9, 10, false);
		pci_restore_config_space_range(pdev, 0, 3, 0, false);
	} else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
		pci_restore_config_space_range(pdev, 12, 15, 0, false);

		/*
		 * Force rewriting of prefetch registers to avoid S3 resume
		 * issues on Intel PCI bridges that occur when these
		 * registers are not explicitly written.
		 */
		pci_restore_config_space_range(pdev, 9, 11, 0, true);
		pci_restore_config_space_range(pdev, 0, 8, 0, false);
1418
	} else {
1419
		pci_restore_config_space_range(pdev, 0, 15, 0, false);
1420 1421 1422
	}
}

1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
static void pci_restore_rebar_state(struct pci_dev *pdev)
{
	unsigned int pos, nbars, i;
	u32 ctrl;

	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
	if (!pos)
		return;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
	nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
		    PCI_REBAR_CTRL_NBAR_SHIFT;

	for (i = 0; i < nbars; i++, pos += 8) {
		struct resource *res;
		int bar_idx, size;

		pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
		bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
		res = pdev->resource + bar_idx;
1443
		size = ilog2(resource_size(res)) - 20;
1444
		ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
1445
		ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
1446 1447 1448 1449
		pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
	}
}

1450
/**
L
Linus Torvalds 已提交
1451
 * pci_restore_state - Restore the saved state of a PCI device
B
Bjorn Helgaas 已提交
1452
 * @dev: PCI device that we're dealing with
L
Linus Torvalds 已提交
1453
 */
1454
void pci_restore_state(struct pci_dev *dev)
L
Linus Torvalds 已提交
1455
{
A
Alek Du 已提交
1456
	if (!dev->state_saved)
1457
		return;
1458

1459 1460 1461 1462 1463 1464
	/*
	 * Restore max latencies (in the LTR capability) before enabling
	 * LTR itself (in the PCIe capability).
	 */
	pci_restore_ltr_state(dev);

1465
	pci_restore_pcie_state(dev);
1466 1467
	pci_restore_pasid_state(dev);
	pci_restore_pri_state(dev);
1468
	pci_restore_ats_state(dev);
1469
	pci_restore_vc_state(dev);
1470
	pci_restore_rebar_state(dev);
1471
	pci_restore_dpc_state(dev);
1472

1473 1474
	pci_cleanup_aer_error_status_regs(dev);

1475
	pci_restore_config_space(dev);
1476

S
Stephen Hemminger 已提交
1477
	pci_restore_pcix_state(dev);
1478
	pci_restore_msi_state(dev);
1479 1480 1481

	/* Restore ACS and IOV configuration state */
	pci_enable_acs(dev);
Y
Yu Zhao 已提交
1482
	pci_restore_iov_state(dev);
1483

1484
	dev->state_saved = false;
L
Linus Torvalds 已提交
1485
}
1486
EXPORT_SYMBOL(pci_restore_state);
L
Linus Torvalds 已提交
1487

1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
struct pci_saved_state {
	u32 config_space[16];
	struct pci_cap_saved_data cap[0];
};

/**
 * pci_store_saved_state - Allocate and return an opaque struct containing
 *			   the device saved state.
 * @dev: PCI device that we're dealing with
 *
1498
 * Return NULL if no state or error.
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
 */
struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
{
	struct pci_saved_state *state;
	struct pci_cap_saved_state *tmp;
	struct pci_cap_saved_data *cap;
	size_t size;

	if (!dev->state_saved)
		return NULL;

	size = sizeof(*state) + sizeof(struct pci_cap_saved_data);

1512
	hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
		size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;

	state = kzalloc(size, GFP_KERNEL);
	if (!state)
		return NULL;

	memcpy(state->config_space, dev->saved_config_space,
	       sizeof(state->config_space));

	cap = state->cap;
1523
	hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
		size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
		memcpy(cap, &tmp->cap, len);
		cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
	}
	/* Empty cap_save terminates list */

	return state;
}
EXPORT_SYMBOL_GPL(pci_store_saved_state);

/**
 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
 * @dev: PCI device that we're dealing with
 * @state: Saved state returned from pci_store_saved_state()
 */
1539 1540
int pci_load_saved_state(struct pci_dev *dev,
			 struct pci_saved_state *state)
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
{
	struct pci_cap_saved_data *cap;

	dev->state_saved = false;

	if (!state)
		return 0;

	memcpy(dev->saved_config_space, state->config_space,
	       sizeof(state->config_space));

	cap = state->cap;
	while (cap->size) {
		struct pci_cap_saved_state *tmp;

1556
		tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
		if (!tmp || tmp->cap.size != cap->size)
			return -EINVAL;

		memcpy(tmp->cap.data, cap->data, tmp->cap.size);
		cap = (struct pci_cap_saved_data *)((u8 *)cap +
		       sizeof(struct pci_cap_saved_data) + cap->size);
	}

	dev->state_saved = true;
	return 0;
}
1568
EXPORT_SYMBOL_GPL(pci_load_saved_state);
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585

/**
 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
 *				   and free the memory allocated for it.
 * @dev: PCI device that we're dealing with
 * @state: Pointer to saved state returned from pci_store_saved_state()
 */
int pci_load_and_free_saved_state(struct pci_dev *dev,
				  struct pci_saved_state **state)
{
	int ret = pci_load_saved_state(dev, *state);
	kfree(*state);
	*state = NULL;
	return ret;
}
EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);

1586 1587 1588 1589 1590
int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
{
	return pci_enable_resources(dev, bars);
}

1591 1592 1593
static int do_pci_enable_device(struct pci_dev *dev, int bars)
{
	int err;
1594
	struct pci_dev *bridge;
1595 1596
	u16 cmd;
	u8 pin;
1597 1598 1599 1600

	err = pci_set_power_state(dev, PCI_D0);
	if (err < 0 && err != -EIO)
		return err;
1601 1602 1603 1604 1605

	bridge = pci_upstream_bridge(dev);
	if (bridge)
		pcie_aspm_powersave_config_link(bridge);

1606 1607 1608 1609 1610
	err = pcibios_enable_device(dev, bars);
	if (err < 0)
		return err;
	pci_fixup_device(pci_fixup_enable, dev);

1611 1612 1613
	if (dev->msi_enabled || dev->msix_enabled)
		return 0;

1614 1615 1616 1617 1618 1619 1620 1621
	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
	if (pin) {
		pci_read_config_word(dev, PCI_COMMAND, &cmd);
		if (cmd & PCI_COMMAND_INTX_DISABLE)
			pci_write_config_word(dev, PCI_COMMAND,
					      cmd & ~PCI_COMMAND_INTX_DISABLE);
	}

1622 1623 1624 1625
	return 0;
}

/**
1626
 * pci_reenable_device - Resume abandoned device
1627 1628
 * @dev: PCI device to be resumed
 *
B
Bjorn Helgaas 已提交
1629 1630
 * NOTE: This function is a backend of pci_default_resume() and is not supposed
 * to be called by normal code, write proper resume handler and use it instead.
1631
 */
1632
int pci_reenable_device(struct pci_dev *dev)
1633
{
1634
	if (pci_is_enabled(dev))
1635 1636 1637
		return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
	return 0;
}
1638
EXPORT_SYMBOL(pci_reenable_device);
1639

1640 1641
static void pci_enable_bridge(struct pci_dev *dev)
{
1642
	struct pci_dev *bridge;
1643 1644
	int retval;

1645 1646 1647
	bridge = pci_upstream_bridge(dev);
	if (bridge)
		pci_enable_bridge(bridge);
1648

1649
	if (pci_is_enabled(dev)) {
1650
		if (!dev->is_busmaster)
1651
			pci_set_master(dev);
1652
		return;
1653 1654
	}

1655 1656
	retval = pci_enable_device(dev);
	if (retval)
1657
		pci_err(dev, "Error enabling bridge (%d), continuing\n",
1658 1659 1660 1661
			retval);
	pci_set_master(dev);
}

1662
static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
L
Linus Torvalds 已提交
1663
{
1664
	struct pci_dev *bridge;
L
Linus Torvalds 已提交
1665
	int err;
1666
	int i, bars = 0;
L
Linus Torvalds 已提交
1667

1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
	/*
	 * Power state could be unknown at this point, either due to a fresh
	 * boot or a device removal call.  So get the current power state
	 * so that things like MSI message writing will behave as expected
	 * (e.g. if the device really is in D0 at enable time).
	 */
	if (dev->pm_cap) {
		u16 pmcsr;
		pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
		dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
	}

1680
	if (atomic_inc_return(&dev->enable_cnt) > 1)
1681 1682
		return 0;		/* already enabled */

1683
	bridge = pci_upstream_bridge(dev);
1684
	if (bridge)
1685
		pci_enable_bridge(bridge);
1686

1687 1688 1689 1690 1691
	/* only skip sriov related */
	for (i = 0; i <= PCI_ROM_RESOURCE; i++)
		if (dev->resource[i].flags & flags)
			bars |= (1 << i);
	for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
1692 1693 1694
		if (dev->resource[i].flags & flags)
			bars |= (1 << i);

1695
	err = do_pci_enable_device(dev, bars);
1696
	if (err < 0)
1697
		atomic_dec(&dev->enable_cnt);
1698
	return err;
L
Linus Torvalds 已提交
1699 1700
}

1701 1702 1703 1704
/**
 * pci_enable_device_io - Initialize a device for use with IO space
 * @dev: PCI device to be initialized
 *
B
Bjorn Helgaas 已提交
1705 1706 1707
 * Initialize device before it's used by a driver. Ask low-level code
 * to enable I/O resources. Wake up the device if it was suspended.
 * Beware, this function can fail.
1708 1709 1710
 */
int pci_enable_device_io(struct pci_dev *dev)
{
1711
	return pci_enable_device_flags(dev, IORESOURCE_IO);
1712
}
1713
EXPORT_SYMBOL(pci_enable_device_io);
1714 1715 1716 1717 1718

/**
 * pci_enable_device_mem - Initialize a device for use with Memory space
 * @dev: PCI device to be initialized
 *
B
Bjorn Helgaas 已提交
1719 1720 1721
 * Initialize device before it's used by a driver. Ask low-level code
 * to enable Memory resources. Wake up the device if it was suspended.
 * Beware, this function can fail.
1722 1723 1724
 */
int pci_enable_device_mem(struct pci_dev *dev)
{
1725
	return pci_enable_device_flags(dev, IORESOURCE_MEM);
1726
}
1727
EXPORT_SYMBOL(pci_enable_device_mem);
1728

1729 1730 1731 1732
/**
 * pci_enable_device - Initialize device before it's used by a driver.
 * @dev: PCI device to be initialized
 *
B
Bjorn Helgaas 已提交
1733 1734 1735
 * Initialize device before it's used by a driver. Ask low-level code
 * to enable I/O and memory. Wake up the device if it was suspended.
 * Beware, this function can fail.
1736
 *
B
Bjorn Helgaas 已提交
1737 1738
 * Note we don't actually enable the device many times if we call
 * this function repeatedly (we just increment the count).
1739 1740 1741
 */
int pci_enable_device(struct pci_dev *dev)
{
1742
	return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
1743
}
1744
EXPORT_SYMBOL(pci_enable_device);
1745

T
Tejun Heo 已提交
1746
/*
B
Bjorn Helgaas 已提交
1747 1748
 * Managed PCI resources.  This manages device on/off, INTx/MSI/MSI-X
 * on/off and BAR regions.  pci_dev itself records MSI/MSI-X status, so
T
Tejun Heo 已提交
1749 1750 1751 1752
 * there's no need to track it separately.  pci_devres is initialized
 * when a device is enabled using managed PCI device enable interface.
 */
struct pci_devres {
1753 1754
	unsigned int enabled:1;
	unsigned int pinned:1;
T
Tejun Heo 已提交
1755 1756
	unsigned int orig_intx:1;
	unsigned int restore_intx:1;
1757
	unsigned int mwi:1;
T
Tejun Heo 已提交
1758 1759 1760 1761 1762
	u32 region_mask;
};

static void pcim_release(struct device *gendev, void *res)
{
1763
	struct pci_dev *dev = to_pci_dev(gendev);
T
Tejun Heo 已提交
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
	struct pci_devres *this = res;
	int i;

	if (dev->msi_enabled)
		pci_disable_msi(dev);
	if (dev->msix_enabled)
		pci_disable_msix(dev);

	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
		if (this->region_mask & (1 << i))
			pci_release_region(dev, i);

1776 1777 1778
	if (this->mwi)
		pci_clear_mwi(dev);

T
Tejun Heo 已提交
1779 1780 1781
	if (this->restore_intx)
		pci_intx(dev, this->orig_intx);

1782
	if (this->enabled && !this->pinned)
T
Tejun Heo 已提交
1783 1784 1785
		pci_disable_device(dev);
}

1786
static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
T
Tejun Heo 已提交
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
{
	struct pci_devres *dr, *new_dr;

	dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
	if (dr)
		return dr;

	new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
	if (!new_dr)
		return NULL;
	return devres_get(&pdev->dev, new_dr, NULL, NULL);
}

1800
static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
T
Tejun Heo 已提交
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
{
	if (pci_is_managed(pdev))
		return devres_find(&pdev->dev, pcim_release, NULL, NULL);
	return NULL;
}

/**
 * pcim_enable_device - Managed pci_enable_device()
 * @pdev: PCI device to be initialized
 *
 * Managed pci_enable_device().
 */
int pcim_enable_device(struct pci_dev *pdev)
{
	struct pci_devres *dr;
	int rc;

	dr = get_pci_dr(pdev);
	if (unlikely(!dr))
		return -ENOMEM;
1821 1822
	if (dr->enabled)
		return 0;
T
Tejun Heo 已提交
1823 1824 1825 1826

	rc = pci_enable_device(pdev);
	if (!rc) {
		pdev->is_managed = 1;
1827
		dr->enabled = 1;
T
Tejun Heo 已提交
1828 1829 1830
	}
	return rc;
}
1831
EXPORT_SYMBOL(pcim_enable_device);
T
Tejun Heo 已提交
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845

/**
 * pcim_pin_device - Pin managed PCI device
 * @pdev: PCI device to pin
 *
 * Pin managed PCI device @pdev.  Pinned device won't be disabled on
 * driver detach.  @pdev must have been enabled with
 * pcim_enable_device().
 */
void pcim_pin_device(struct pci_dev *pdev)
{
	struct pci_devres *dr;

	dr = find_pci_dr(pdev);
1846
	WARN_ON(!dr || !dr->enabled);
T
Tejun Heo 已提交
1847
	if (dr)
1848
		dr->pinned = 1;
T
Tejun Heo 已提交
1849
}
1850
EXPORT_SYMBOL(pcim_pin_device);
T
Tejun Heo 已提交
1851

M
Matthew Garrett 已提交
1852 1853 1854 1855 1856 1857 1858 1859
/*
 * pcibios_add_device - provide arch specific hooks when adding device dev
 * @dev: the PCI device being added
 *
 * Permits the platform to provide architecture specific functionality when
 * devices are added. This is the default implementation. Architecture
 * implementations can override this.
 */
R
Ryan Desfosses 已提交
1860
int __weak pcibios_add_device(struct pci_dev *dev)
M
Matthew Garrett 已提交
1861 1862 1863 1864
{
	return 0;
}

1865
/**
B
Bjorn Helgaas 已提交
1866 1867
 * pcibios_release_device - provide arch specific hooks when releasing
 *			    device dev
1868 1869 1870 1871 1872 1873 1874 1875
 * @dev: the PCI device being released
 *
 * Permits the platform to provide architecture specific functionality when
 * devices are released. This is the default implementation. Architecture
 * implementations can override this.
 */
void __weak pcibios_release_device(struct pci_dev *dev) {}

L
Linus Torvalds 已提交
1876 1877 1878 1879 1880 1881 1882 1883
/**
 * pcibios_disable_device - disable arch specific PCI resources for device dev
 * @dev: the PCI device to disable
 *
 * Disables architecture specific PCI resources for the device. This
 * is the default implementation. Architecture implementations can
 * override this.
 */
B
Bogicevic Sasa 已提交
1884
void __weak pcibios_disable_device(struct pci_dev *dev) {}
L
Linus Torvalds 已提交
1885

1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
/**
 * pcibios_penalize_isa_irq - penalize an ISA IRQ
 * @irq: ISA IRQ to penalize
 * @active: IRQ active or not
 *
 * Permits the platform to provide architecture-specific functionality when
 * penalizing ISA IRQs. This is the default implementation. Architecture
 * implementations can override this.
 */
void __weak pcibios_penalize_isa_irq(int irq, int active) {}

1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
static void do_pci_disable_device(struct pci_dev *dev)
{
	u16 pci_command;

	pci_read_config_word(dev, PCI_COMMAND, &pci_command);
	if (pci_command & PCI_COMMAND_MASTER) {
		pci_command &= ~PCI_COMMAND_MASTER;
		pci_write_config_word(dev, PCI_COMMAND, pci_command);
	}

	pcibios_disable_device(dev);
}

/**
 * pci_disable_enabled_device - Disable device without updating enable_cnt
 * @dev: PCI device to disable
 *
 * NOTE: This function is a backend of PCI power management routines and is
 * not supposed to be called drivers.
 */
void pci_disable_enabled_device(struct pci_dev *dev)
{
1919
	if (pci_is_enabled(dev))
1920 1921 1922
		do_pci_disable_device(dev);
}

L
Linus Torvalds 已提交
1923 1924 1925 1926 1927 1928
/**
 * pci_disable_device - Disable PCI device after use
 * @dev: PCI device to be disabled
 *
 * Signal to the system that the PCI device is not in use by the system
 * anymore.  This only involves disabling PCI bus-mastering, if active.
1929 1930
 *
 * Note we don't actually disable the device until all callers of
1931
 * pci_enable_device() have called pci_disable_device().
L
Linus Torvalds 已提交
1932
 */
R
Ryan Desfosses 已提交
1933
void pci_disable_device(struct pci_dev *dev)
L
Linus Torvalds 已提交
1934
{
T
Tejun Heo 已提交
1935
	struct pci_devres *dr;
1936

T
Tejun Heo 已提交
1937 1938
	dr = find_pci_dr(dev);
	if (dr)
1939
		dr->enabled = 0;
T
Tejun Heo 已提交
1940

1941 1942 1943
	dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
		      "disabling already-disabled device");

1944
	if (atomic_dec_return(&dev->enable_cnt) != 0)
1945 1946
		return;

1947
	do_pci_disable_device(dev);
L
Linus Torvalds 已提交
1948

1949
	dev->is_busmaster = 0;
L
Linus Torvalds 已提交
1950
}
1951
EXPORT_SYMBOL(pci_disable_device);
L
Linus Torvalds 已提交
1952

B
Brian King 已提交
1953 1954
/**
 * pcibios_set_pcie_reset_state - set reset state for device dev
1955
 * @dev: the PCIe device reset
B
Brian King 已提交
1956 1957
 * @state: Reset state to enter into
 *
B
Bjorn Helgaas 已提交
1958
 * Set the PCIe reset state for the device. This is the default
B
Brian King 已提交
1959 1960
 * implementation. Architecture implementations can override this.
 */
B
Bjorn Helgaas 已提交
1961 1962
int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
					enum pcie_reset_state state)
B
Brian King 已提交
1963 1964 1965 1966 1967 1968
{
	return -EINVAL;
}

/**
 * pci_set_pcie_reset_state - set reset state for device dev
1969
 * @dev: the PCIe device reset
B
Brian King 已提交
1970 1971 1972 1973 1974 1975 1976 1977
 * @state: Reset state to enter into
 *
 * Sets the PCI reset state for the device.
 */
int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
{
	return pcibios_set_pcie_reset_state(dev, state);
}
1978
EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
B
Brian King 已提交
1979

1980 1981 1982 1983 1984 1985 1986 1987 1988
/**
 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
 * @dev: PCIe root port or event collector.
 */
void pcie_clear_root_pme_status(struct pci_dev *dev)
{
	pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
}

1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
/**
 * pci_check_pme_status - Check if given device has generated PME.
 * @dev: Device to check.
 *
 * Check the PME status of the device and if set, clear it and clear PME enable
 * (if set).  Return 'true' if PME status and PME enable were both set or
 * 'false' otherwise.
 */
bool pci_check_pme_status(struct pci_dev *dev)
{
	int pmcsr_pos;
	u16 pmcsr;
	bool ret = false;

	if (!dev->pm_cap)
		return false;

	pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
	pci_read_config_word(dev, pmcsr_pos, &pmcsr);
	if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
		return false;

	/* Clear PME status. */
	pmcsr |= PCI_PM_CTRL_PME_STATUS;
	if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
		/* Disable PME to avoid interrupt flood. */
		pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
		ret = true;
	}

	pci_write_config_word(dev, pmcsr_pos, pmcsr);

	return ret;
}

2024 2025 2026
/**
 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
 * @dev: Device to handle.
2027
 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
2028 2029 2030 2031
 *
 * Check if @dev has generated PME and queue a resume request for it in that
 * case.
 */
2032
static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
2033
{
2034 2035 2036
	if (pme_poll_reset && dev->pme_poll)
		dev->pme_poll = false;

2037 2038
	if (pci_check_pme_status(dev)) {
		pci_wakeup_event(dev);
2039
		pm_request_resume(&dev->dev);
2040
	}
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
	return 0;
}

/**
 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
 * @bus: Top bus of the subtree to walk.
 */
void pci_pme_wakeup_bus(struct pci_bus *bus)
{
	if (bus)
2051
		pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
2052 2053
}

2054

2055 2056 2057 2058 2059
/**
 * pci_pme_capable - check the capability of PCI device to generate PME#
 * @dev: PCI device to handle.
 * @state: PCI state from which device will issue PME#.
 */
2060
bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
2061
{
2062
	if (!dev->pm_cap)
2063 2064
		return false;

2065
	return !!(dev->pme_support & (1 << state));
2066
}
2067
EXPORT_SYMBOL(pci_pme_capable);
2068

2069 2070
static void pci_pme_list_scan(struct work_struct *work)
{
2071
	struct pci_pme_device *pme_dev, *n;
2072 2073

	mutex_lock(&pci_pme_list_mutex);
2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
		if (pme_dev->dev->pme_poll) {
			struct pci_dev *bridge;

			bridge = pme_dev->dev->bus->self;
			/*
			 * If bridge is in low power state, the
			 * configuration space of subordinate devices
			 * may be not accessible
			 */
			if (bridge && bridge->current_state != PCI_D0)
				continue;
2086 2087 2088 2089 2090 2091 2092
			/*
			 * If the device is in D3cold it should not be
			 * polled either.
			 */
			if (pme_dev->dev->current_state == PCI_D3cold)
				continue;

2093 2094 2095 2096
			pci_pme_wakeup(pme_dev->dev, NULL);
		} else {
			list_del(&pme_dev->list);
			kfree(pme_dev);
2097
		}
2098
	}
2099
	if (!list_empty(&pci_pme_list))
2100 2101
		queue_delayed_work(system_freezable_wq, &pci_pme_work,
				   msecs_to_jiffies(PME_TIMEOUT));
2102 2103 2104
	mutex_unlock(&pci_pme_list_mutex);
}

2105
static void __pci_pme_active(struct pci_dev *dev, bool enable)
2106 2107 2108
{
	u16 pmcsr;

2109
	if (!dev->pme_support)
2110 2111
		return;

2112
	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2113 2114 2115 2116 2117
	/* Clear PME_Status by writing 1 to it and enable PME# */
	pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
	if (!enable)
		pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;

2118
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2119 2120
}

2121 2122 2123 2124 2125
/**
 * pci_pme_restore - Restore PME configuration after config space restore.
 * @dev: PCI device to update.
 */
void pci_pme_restore(struct pci_dev *dev)
2126 2127 2128 2129 2130 2131 2132 2133 2134
{
	u16 pmcsr;

	if (!dev->pme_support)
		return;

	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
	if (dev->wakeup_prepared) {
		pmcsr |= PCI_PM_CTRL_PME_ENABLE;
2135
		pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
2136 2137 2138 2139 2140 2141 2142
	} else {
		pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
		pmcsr |= PCI_PM_CTRL_PME_STATUS;
	}
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
}

2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
/**
 * pci_pme_active - enable or disable PCI device's PME# function
 * @dev: PCI device to handle.
 * @enable: 'true' to enable PME# generation; 'false' to disable it.
 *
 * The caller must verify that the device is capable of generating PME# before
 * calling this function with @enable equal to 'true'.
 */
void pci_pme_active(struct pci_dev *dev, bool enable)
{
	__pci_pme_active(dev, enable);
2154

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
	/*
	 * PCI (as opposed to PCIe) PME requires that the device have
	 * its PME# line hooked up correctly. Not all hardware vendors
	 * do this, so the PME never gets delivered and the device
	 * remains asleep. The easiest way around this is to
	 * periodically walk the list of suspended devices and check
	 * whether any have their PME flag set. The assumption is that
	 * we'll wake up often enough anyway that this won't be a huge
	 * hit, and the power savings from the devices will still be a
	 * win.
	 *
	 * Although PCIe uses in-band PME message instead of PME# line
	 * to report PME, PME does not work for some PCIe devices in
	 * reality.  For example, there are devices that set their PME
	 * status bits, but don't really bother to send a PME message;
	 * there are PCI Express Root Ports that don't bother to
	 * trigger interrupts when they receive PME messages from the
	 * devices below.  So PME poll is used for PCIe devices too.
	 */
2174

2175
	if (dev->pme_poll) {
2176 2177 2178 2179
		struct pci_pme_device *pme_dev;
		if (enable) {
			pme_dev = kmalloc(sizeof(struct pci_pme_device),
					  GFP_KERNEL);
2180
			if (!pme_dev) {
2181
				pci_warn(dev, "can't enable PME#\n");
2182 2183
				return;
			}
2184 2185 2186 2187
			pme_dev->dev = dev;
			mutex_lock(&pci_pme_list_mutex);
			list_add(&pme_dev->list, &pci_pme_list);
			if (list_is_singular(&pci_pme_list))
2188 2189 2190
				queue_delayed_work(system_freezable_wq,
						   &pci_pme_work,
						   msecs_to_jiffies(PME_TIMEOUT));
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
			mutex_unlock(&pci_pme_list_mutex);
		} else {
			mutex_lock(&pci_pme_list_mutex);
			list_for_each_entry(pme_dev, &pci_pme_list, list) {
				if (pme_dev->dev == dev) {
					list_del(&pme_dev->list);
					kfree(pme_dev);
					break;
				}
			}
			mutex_unlock(&pci_pme_list_mutex);
		}
	}

2205
	pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
2206
}
2207
EXPORT_SYMBOL(pci_pme_active);
2208

L
Linus Torvalds 已提交
2209
/**
2210
 * __pci_enable_wake - enable PCI device as wakeup event source
2211 2212 2213 2214 2215 2216 2217 2218 2219
 * @dev: PCI device affected
 * @state: PCI state from which device will issue wakeup events
 * @enable: True to enable event generation; false to disable
 *
 * This enables the device as a wakeup event source, or disables it.
 * When such events involves platform-specific hooks, those hooks are
 * called automatically by this routine.
 *
 * Devices with legacy power management (no standard PCI PM capabilities)
2220
 * always require such platform hooks.
2221
 *
2222 2223 2224 2225 2226
 * RETURN VALUE:
 * 0 is returned on success
 * -EINVAL is returned if device is not supposed to wake up the system
 * Error code depending on the platform is returned if both the platform and
 * the native mechanism fail to enable the generation of wake-up events
L
Linus Torvalds 已提交
2227
 */
2228
static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
L
Linus Torvalds 已提交
2229
{
2230
	int ret = 0;
2231

2232
	/*
2233 2234 2235 2236 2237
	 * Bridges that are not power-manageable directly only signal
	 * wakeup on behalf of subordinate devices which is set up
	 * elsewhere, so skip them. However, bridges that are
	 * power-manageable may signal wakeup for themselves (for example,
	 * on a hotplug event) and they need to be covered here.
2238
	 */
2239
	if (!pci_power_manageable(dev))
2240 2241
		return 0;

2242 2243
	/* Don't do the same thing twice in a row for one device. */
	if (!!enable == !!dev->wakeup_prepared)
2244 2245
		return 0;

2246 2247 2248 2249
	/*
	 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
	 * Anderson we should be doing PME# wake enable followed by ACPI wake
	 * enable.  To disable wake-up we call the platform first, for symmetry.
2250
	 */
L
Linus Torvalds 已提交
2251

2252 2253
	if (enable) {
		int error;
L
Linus Torvalds 已提交
2254

2255 2256 2257 2258
		if (pci_pme_capable(dev, state))
			pci_pme_active(dev, true);
		else
			ret = 1;
2259
		error = platform_pci_set_wakeup(dev, true);
2260 2261
		if (ret)
			ret = error;
2262 2263
		if (!ret)
			dev->wakeup_prepared = true;
2264
	} else {
2265
		platform_pci_set_wakeup(dev, false);
2266
		pci_pme_active(dev, false);
2267
		dev->wakeup_prepared = false;
2268
	}
L
Linus Torvalds 已提交
2269

2270
	return ret;
2271
}
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288

/**
 * pci_enable_wake - change wakeup settings for a PCI device
 * @pci_dev: Target device
 * @state: PCI state from which device will issue wakeup events
 * @enable: Whether or not to enable event generation
 *
 * If @enable is set, check device_may_wakeup() for the device before calling
 * __pci_enable_wake() for it.
 */
int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
{
	if (enable && !device_may_wakeup(&pci_dev->dev))
		return -EINVAL;

	return __pci_enable_wake(pci_dev, state, enable);
}
2289
EXPORT_SYMBOL(pci_enable_wake);
L
Linus Torvalds 已提交
2290

2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
/**
 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
 * @dev: PCI device to prepare
 * @enable: True to enable wake-up event generation; false to disable
 *
 * Many drivers want the device to wake up the system from D3_hot or D3_cold
 * and this function allows them to set that up cleanly - pci_enable_wake()
 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
 * ordering constraints.
 *
2301 2302 2303
 * This function only returns error code if the device is not allowed to wake
 * up the system from sleep or it is not capable of generating PME# from both
 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
2304 2305 2306 2307 2308 2309 2310
 */
int pci_wake_from_d3(struct pci_dev *dev, bool enable)
{
	return pci_pme_capable(dev, PCI_D3cold) ?
			pci_enable_wake(dev, PCI_D3cold, enable) :
			pci_enable_wake(dev, PCI_D3hot, enable);
}
2311
EXPORT_SYMBOL(pci_wake_from_d3);
2312

2313
/**
J
Jesse Barnes 已提交
2314 2315
 * pci_target_state - find an appropriate low power state for a given PCI dev
 * @dev: PCI device
2316
 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
J
Jesse Barnes 已提交
2317 2318 2319 2320
 *
 * Use underlying platform code to find a supported low power state for @dev.
 * If the platform can't manage @dev, return the deepest state from which it
 * can generate wake events, based on any available PME info.
2321
 */
2322
static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
2323 2324 2325 2326 2327
{
	pci_power_t target_state = PCI_D3hot;

	if (platform_pci_power_manageable(dev)) {
		/*
2328
		 * Call the platform to find the target state for the device.
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
		 */
		pci_power_t state = platform_pci_choose_state(dev);

		switch (state) {
		case PCI_POWER_ERROR:
		case PCI_UNKNOWN:
			break;
		case PCI_D1:
		case PCI_D2:
			if (pci_no_d1d2(dev))
				break;
2340
			/* else, fall through */
2341 2342 2343
		default:
			target_state = state;
		}
2344 2345 2346 2347 2348

		return target_state;
	}

	if (!dev->pm_cap)
2349
		target_state = PCI_D0;
2350 2351 2352 2353 2354 2355 2356 2357 2358

	/*
	 * If the device is in D3cold even though it's not power-manageable by
	 * the platform, it may have been powered down by non-standard means.
	 * Best to let it slumber.
	 */
	if (dev->current_state == PCI_D3cold)
		target_state = PCI_D3cold;

2359
	if (wakeup) {
2360 2361
		/*
		 * Find the deepest state from which the device can generate
2362
		 * PME#.
2363
		 */
2364 2365 2366 2367
		if (dev->pme_support) {
			while (target_state
			      && !(dev->pme_support & (1 << target_state)))
				target_state--;
2368 2369 2370
		}
	}

2371 2372 2373 2374
	return target_state;
}

/**
B
Bjorn Helgaas 已提交
2375 2376
 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
 *			  into a sleep state
2377 2378 2379 2380 2381 2382 2383 2384
 * @dev: Device to handle.
 *
 * Choose the power state appropriate for the device depending on whether
 * it can wake up the system and/or is power manageable by the platform
 * (PCI_D3hot is the default) and put the device into that state.
 */
int pci_prepare_to_sleep(struct pci_dev *dev)
{
2385 2386
	bool wakeup = device_may_wakeup(&dev->dev);
	pci_power_t target_state = pci_target_state(dev, wakeup);
2387 2388 2389 2390 2391
	int error;

	if (target_state == PCI_POWER_ERROR)
		return -EIO;

2392
	pci_enable_wake(dev, target_state, wakeup);
2393

2394 2395 2396 2397 2398 2399 2400
	error = pci_set_power_state(dev, target_state);

	if (error)
		pci_enable_wake(dev, target_state, false);

	return error;
}
2401
EXPORT_SYMBOL(pci_prepare_to_sleep);
2402 2403

/**
B
Bjorn Helgaas 已提交
2404 2405
 * pci_back_from_sleep - turn PCI device on during system-wide transition
 *			 into working state
2406 2407
 * @dev: Device to handle.
 *
T
Thomas Weber 已提交
2408
 * Disable device's system wake-up capability and put it into D0.
2409 2410 2411 2412 2413 2414
 */
int pci_back_from_sleep(struct pci_dev *dev)
{
	pci_enable_wake(dev, PCI_D0, false);
	return pci_set_power_state(dev, PCI_D0);
}
2415
EXPORT_SYMBOL(pci_back_from_sleep);
2416

2417 2418 2419 2420 2421 2422 2423 2424 2425
/**
 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
 * @dev: PCI device being suspended.
 *
 * Prepare @dev to generate wake-up events at run time and put it into a low
 * power state.
 */
int pci_finish_runtime_suspend(struct pci_dev *dev)
{
2426
	pci_power_t target_state;
2427 2428
	int error;

2429
	target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
2430 2431 2432
	if (target_state == PCI_POWER_ERROR)
		return -EIO;

2433 2434
	dev->runtime_d3cold = target_state == PCI_D3cold;

2435
	__pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
2436 2437 2438

	error = pci_set_power_state(dev, target_state);

2439
	if (error) {
2440
		pci_enable_wake(dev, target_state, false);
2441 2442
		dev->runtime_d3cold = false;
	}
2443 2444 2445 2446

	return error;
}

2447 2448 2449 2450
/**
 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
 * @dev: Device to check.
 *
2451
 * Return true if the device itself is capable of generating wake-up events
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
 * (through the platform or using the native PCIe PME) or if the device supports
 * PME and one of its upstream bridges can generate wake-up events.
 */
bool pci_dev_run_wake(struct pci_dev *dev)
{
	struct pci_bus *bus = dev->bus;

	if (!dev->pme_support)
		return false;

2462
	/* PME-capable in principle, but not from the target power state */
2463
	if (!pci_pme_capable(dev, pci_target_state(dev, true)))
2464 2465
		return false;

2466 2467 2468
	if (device_can_wakeup(&dev->dev))
		return true;

2469 2470 2471
	while (bus->parent) {
		struct pci_dev *bridge = bus->self;

2472
		if (device_can_wakeup(&bridge->dev))
2473 2474 2475 2476 2477 2478 2479
			return true;

		bus = bus->parent;
	}

	/* We have reached the root bus. */
	if (bus->bridge)
2480
		return device_can_wakeup(bus->bridge);
2481 2482 2483 2484 2485

	return false;
}
EXPORT_SYMBOL_GPL(pci_dev_run_wake);

2486
/**
2487
 * pci_dev_need_resume - Check if it is necessary to resume the device.
2488 2489
 * @pci_dev: Device to check.
 *
2490
 * Return 'true' if the device is not runtime-suspended or it has to be
2491
 * reconfigured due to wakeup settings difference between system and runtime
2492 2493
 * suspend, or the current power state of it is not suitable for the upcoming
 * (system-wide) transition.
2494
 */
2495
bool pci_dev_need_resume(struct pci_dev *pci_dev)
2496 2497
{
	struct device *dev = &pci_dev->dev;
2498 2499 2500
	pci_power_t target_state;

	if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
2501
		return true;
2502

2503
	target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
2504 2505 2506 2507 2508 2509

	/*
	 * If the earlier platform check has not triggered, D3cold is just power
	 * removal on top of D3hot, so no need to resume the device in that
	 * case.
	 */
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
	return target_state != pci_dev->current_state &&
		target_state != PCI_D3cold &&
		pci_dev->current_state != PCI_D3hot;
}

/**
 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
 * @pci_dev: Device to check.
 *
 * If the device is suspended and it is not configured for system wakeup,
 * disable PME for it to prevent it from waking up the system unnecessarily.
 *
 * Note that if the device's power state is D3cold and the platform check in
 * pci_dev_need_resume() has not triggered, the device's configuration need not
 * be changed.
 */
void pci_dev_adjust_pme(struct pci_dev *pci_dev)
{
	struct device *dev = &pci_dev->dev;
2529

2530 2531
	spin_lock_irq(&dev->power.lock);

2532 2533
	if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
	    pci_dev->current_state < PCI_D3cold)
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
		__pci_pme_active(pci_dev, false);

	spin_unlock_irq(&dev->power.lock);
}

/**
 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
 * @pci_dev: Device to handle.
 *
 * If the device is runtime suspended and wakeup-capable, enable PME for it as
 * it might have been disabled during the prepare phase of system suspend if
 * the device was not configured for system wakeup.
 */
void pci_dev_complete_resume(struct pci_dev *pci_dev)
{
	struct device *dev = &pci_dev->dev;

	if (!pci_dev_run_wake(pci_dev))
		return;

	spin_lock_irq(&dev->power.lock);

	if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
		__pci_pme_active(pci_dev, true);

	spin_unlock_irq(&dev->power.lock);
2560 2561
}

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
void pci_config_pm_runtime_get(struct pci_dev *pdev)
{
	struct device *dev = &pdev->dev;
	struct device *parent = dev->parent;

	if (parent)
		pm_runtime_get_sync(parent);
	pm_runtime_get_noresume(dev);
	/*
	 * pdev->current_state is set to PCI_D3cold during suspending,
	 * so wait until suspending completes
	 */
	pm_runtime_barrier(dev);
	/*
	 * Only need to resume devices in D3cold, because config
	 * registers are still accessible for devices suspended but
	 * not in D3cold.
	 */
	if (pdev->current_state == PCI_D3cold)
		pm_runtime_resume(dev);
}

void pci_config_pm_runtime_put(struct pci_dev *pdev)
{
	struct device *dev = &pdev->dev;
	struct device *parent = dev->parent;

	pm_runtime_put(dev);
	if (parent)
		pm_runtime_put_sync(parent);
}

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
static const struct dmi_system_id bridge_d3_blacklist[] = {
#ifdef CONFIG_X86
	{
		/*
		 * Gigabyte X299 root port is not marked as hotplug capable
		 * which allows Linux to power manage it.  However, this
		 * confuses the BIOS SMI handler so don't power manage root
		 * ports on that system.
		 */
		.ident = "X299 DESIGNARE EX-CF",
		.matches = {
			DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
			DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
		},
	},
#endif
	{ }
};

2613 2614 2615 2616 2617
/**
 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
 * @bridge: Bridge to check
 *
 * This function checks if it is possible to move the bridge to D3.
2618
 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
2619
 */
2620
bool pci_bridge_d3_possible(struct pci_dev *bridge)
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
{
	if (!pci_is_pcie(bridge))
		return false;

	switch (pci_pcie_type(bridge)) {
	case PCI_EXP_TYPE_ROOT_PORT:
	case PCI_EXP_TYPE_UPSTREAM:
	case PCI_EXP_TYPE_DOWNSTREAM:
		if (pci_bridge_d3_disable)
			return false;
2631 2632

		/*
2633
		 * Hotplug ports handled by firmware in System Management Mode
2634 2635
		 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
		 */
2636
		if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
2637 2638
			return false;

2639 2640 2641
		if (pci_bridge_d3_force)
			return true;

2642 2643 2644 2645
		/* Even the oldest 2010 Thunderbolt controller supports D3. */
		if (bridge->is_thunderbolt)
			return true;

2646 2647 2648 2649
		/* Platform might know better if the bridge supports D3 */
		if (platform_pci_bridge_d3(bridge))
			return true;

2650 2651 2652 2653 2654 2655 2656 2657
		/*
		 * Hotplug ports handled natively by the OS were not validated
		 * by vendors for runtime D3 at least until 2018 because there
		 * was no OS support.
		 */
		if (bridge->is_hotplug_bridge)
			return false;

2658 2659 2660
		if (dmi_check_system(bridge_d3_blacklist))
			return false;

2661 2662 2663 2664
		/*
		 * It should be safe to put PCIe ports from 2015 or newer
		 * to D3.
		 */
2665
		if (dmi_get_bios_year() >= 2015)
2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
			return true;
		break;
	}

	return false;
}

static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
{
	bool *d3cold_ok = data;

2677 2678 2679 2680 2681 2682 2683 2684
	if (/* The device needs to be allowed to go D3cold ... */
	    dev->no_d3cold || !dev->d3cold_allowed ||

	    /* ... and if it is wakeup capable to do so from D3cold. */
	    (device_may_wakeup(&dev->dev) &&
	     !pci_pme_capable(dev, PCI_D3cold)) ||

	    /* If it is a bridge it must be allowed to go to D3. */
2685
	    !pci_power_manageable(dev))
2686

2687
		*d3cold_ok = false;
2688

2689
	return !*d3cold_ok;
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
}

/*
 * pci_bridge_d3_update - Update bridge D3 capabilities
 * @dev: PCI device which is changed
 *
 * Update upstream bridge PM capabilities accordingly depending on if the
 * device PM configuration was changed or the device is being removed.  The
 * change is also propagated upstream.
 */
2700
void pci_bridge_d3_update(struct pci_dev *dev)
2701
{
2702
	bool remove = !device_is_registered(&dev->dev);
2703 2704 2705 2706 2707 2708 2709 2710
	struct pci_dev *bridge;
	bool d3cold_ok = true;

	bridge = pci_upstream_bridge(dev);
	if (!bridge || !pci_bridge_d3_possible(bridge))
		return;

	/*
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
	 * If D3 is currently allowed for the bridge, removing one of its
	 * children won't change that.
	 */
	if (remove && bridge->bridge_d3)
		return;

	/*
	 * If D3 is currently allowed for the bridge and a child is added or
	 * changed, disallowance of D3 can only be caused by that child, so
	 * we only need to check that single device, not any of its siblings.
	 *
	 * If D3 is currently not allowed for the bridge, checking the device
	 * first may allow us to skip checking its siblings.
2724 2725 2726 2727
	 */
	if (!remove)
		pci_dev_check_d3cold(dev, &d3cold_ok);

2728 2729 2730 2731 2732 2733 2734
	/*
	 * If D3 is currently not allowed for the bridge, this may be caused
	 * either by the device being changed/removed or any of its siblings,
	 * so we need to go through all children to find out if one of them
	 * continues to block D3.
	 */
	if (d3cold_ok && !bridge->bridge_d3)
2735 2736 2737 2738 2739 2740
		pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
			     &d3cold_ok);

	if (bridge->bridge_d3 != d3cold_ok) {
		bridge->bridge_d3 = d3cold_ok;
		/* Propagate change to upstream bridges */
2741
		pci_bridge_d3_update(bridge);
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
	}
}

/**
 * pci_d3cold_enable - Enable D3cold for device
 * @dev: PCI device to handle
 *
 * This function can be used in drivers to enable D3cold from the device
 * they handle.  It also updates upstream PCI bridge PM capabilities
 * accordingly.
 */
void pci_d3cold_enable(struct pci_dev *dev)
{
	if (dev->no_d3cold) {
		dev->no_d3cold = false;
2757
		pci_bridge_d3_update(dev);
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
	}
}
EXPORT_SYMBOL_GPL(pci_d3cold_enable);

/**
 * pci_d3cold_disable - Disable D3cold for device
 * @dev: PCI device to handle
 *
 * This function can be used in drivers to disable D3cold from the device
 * they handle.  It also updates upstream PCI bridge PM capabilities
 * accordingly.
 */
void pci_d3cold_disable(struct pci_dev *dev)
{
	if (!dev->no_d3cold) {
		dev->no_d3cold = true;
2774
		pci_bridge_d3_update(dev);
2775 2776 2777 2778
	}
}
EXPORT_SYMBOL_GPL(pci_d3cold_disable);

2779 2780 2781 2782 2783 2784 2785
/**
 * pci_pm_init - Initialize PM functions of given PCI device
 * @dev: PCI device to handle.
 */
void pci_pm_init(struct pci_dev *dev)
{
	int pm;
2786
	u16 status;
2787
	u16 pmc;
L
Linus Torvalds 已提交
2788

2789
	pm_runtime_forbid(&dev->dev);
2790 2791
	pm_runtime_set_active(&dev->dev);
	pm_runtime_enable(&dev->dev);
2792
	device_enable_async_suspend(&dev->dev);
2793
	dev->wakeup_prepared = false;
2794

2795
	dev->pm_cap = 0;
2796
	dev->pme_support = 0;
2797

2798 2799 2800
	/* find PCI PM capability in list */
	pm = pci_find_capability(dev, PCI_CAP_ID_PM);
	if (!pm)
2801
		return;
2802 2803
	/* Check device's ability to generate PME# */
	pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
2804

2805
	if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2806
		pci_err(dev, "unsupported PM cap regs version (%u)\n",
2807
			pmc & PCI_PM_CAP_VER_MASK);
2808
		return;
2809 2810
	}

2811
	dev->pm_cap = pm;
2812
	dev->d3_delay = PCI_PM_D3_WAIT;
2813
	dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
2814
	dev->bridge_d3 = pci_bridge_d3_possible(dev);
2815
	dev->d3cold_allowed = true;
2816 2817 2818 2819

	dev->d1_support = false;
	dev->d2_support = false;
	if (!pci_no_d1d2(dev)) {
B
Bjorn Helgaas 已提交
2820
		if (pmc & PCI_PM_CAP_D1)
2821
			dev->d1_support = true;
B
Bjorn Helgaas 已提交
2822
		if (pmc & PCI_PM_CAP_D2)
2823
			dev->d2_support = true;
B
Bjorn Helgaas 已提交
2824 2825

		if (dev->d1_support || dev->d2_support)
2826
			pci_info(dev, "supports%s%s\n",
2827 2828
				   dev->d1_support ? " D1" : "",
				   dev->d2_support ? " D2" : "");
2829 2830 2831 2832
	}

	pmc &= PCI_PM_CAP_PME_MASK;
	if (pmc) {
2833
		pci_info(dev, "PME# supported from%s%s%s%s%s\n",
B
Bjorn Helgaas 已提交
2834 2835 2836 2837 2838
			 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
			 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
			 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
			 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
			 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
2839
		dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
2840
		dev->pme_poll = true;
2841 2842 2843 2844 2845 2846
		/*
		 * Make device's PM flags reflect the wake-up capability, but
		 * let the user space enable it to wake up the system as needed.
		 */
		device_set_wakeup_capable(&dev->dev, true);
		/* Disable the PME# generation functionality */
2847
		pci_pme_active(dev, false);
2848
	}
2849 2850 2851 2852

	pci_read_config_word(dev, PCI_STATUS, &status);
	if (status & PCI_STATUS_IMM_READY)
		dev->imm_ready = 1;
L
Linus Torvalds 已提交
2853 2854
}

2855 2856
static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
{
2857
	unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882

	switch (prop) {
	case PCI_EA_P_MEM:
	case PCI_EA_P_VF_MEM:
		flags |= IORESOURCE_MEM;
		break;
	case PCI_EA_P_MEM_PREFETCH:
	case PCI_EA_P_VF_MEM_PREFETCH:
		flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
		break;
	case PCI_EA_P_IO:
		flags |= IORESOURCE_IO;
		break;
	default:
		return 0;
	}

	return flags;
}

static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
					    u8 prop)
{
	if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
		return &dev->resource[bei];
2883 2884 2885 2886 2887 2888
#ifdef CONFIG_PCI_IOV
	else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
		 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
		return &dev->resource[PCI_IOV_RESOURCES +
				      bei - PCI_EA_BEI_VF_BAR0];
#endif
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
	else if (bei == PCI_EA_BEI_ROM)
		return &dev->resource[PCI_ROM_RESOURCE];
	else
		return NULL;
}

/* Read an Enhanced Allocation (EA) entry */
static int pci_ea_read(struct pci_dev *dev, int offset)
{
	struct resource *res;
	int ent_size, ent_offset = offset;
	resource_size_t start, end;
	unsigned long flags;
2902
	u32 dw0, bei, base, max_offset;
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
	u8 prop;
	bool support_64 = (sizeof(resource_size_t) >= 8);

	pci_read_config_dword(dev, ent_offset, &dw0);
	ent_offset += 4;

	/* Entry size field indicates DWORDs after 1st */
	ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;

	if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
		goto out;

2915 2916 2917
	bei = (dw0 & PCI_EA_BEI) >> 4;
	prop = (dw0 & PCI_EA_PP) >> 8;

2918 2919 2920 2921 2922
	/*
	 * If the Property is in the reserved range, try the Secondary
	 * Property instead.
	 */
	if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
2923
		prop = (dw0 & PCI_EA_SP) >> 16;
2924 2925 2926
	if (prop > PCI_EA_P_BRIDGE_IO)
		goto out;

2927
	res = pci_ea_get_resource(dev, bei, prop);
2928
	if (!res) {
2929
		pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
2930 2931 2932 2933 2934
		goto out;
	}

	flags = pci_ea_flags(dev, prop);
	if (!flags) {
2935
		pci_err(dev, "Unsupported EA properties: %#x\n", prop);
2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
		goto out;
	}

	/* Read Base */
	pci_read_config_dword(dev, ent_offset, &base);
	start = (base & PCI_EA_FIELD_MASK);
	ent_offset += 4;

	/* Read MaxOffset */
	pci_read_config_dword(dev, ent_offset, &max_offset);
	ent_offset += 4;

	/* Read Base MSBs (if 64-bit entry) */
	if (base & PCI_EA_IS_64) {
		u32 base_upper;

		pci_read_config_dword(dev, ent_offset, &base_upper);
		ent_offset += 4;

		flags |= IORESOURCE_MEM_64;

		/* entry starts above 32-bit boundary, can't use */
		if (!support_64 && base_upper)
			goto out;

		if (support_64)
			start |= ((u64)base_upper << 32);
	}

	end = start + (max_offset | 0x03);

	/* Read MaxOffset MSBs (if 64-bit entry) */
	if (max_offset & PCI_EA_IS_64) {
		u32 max_offset_upper;

		pci_read_config_dword(dev, ent_offset, &max_offset_upper);
		ent_offset += 4;

		flags |= IORESOURCE_MEM_64;

		/* entry too big, can't use */
		if (!support_64 && max_offset_upper)
			goto out;

		if (support_64)
			end += ((u64)max_offset_upper << 32);
	}

	if (end < start) {
2985
		pci_err(dev, "EA Entry crosses address boundary\n");
2986 2987 2988 2989
		goto out;
	}

	if (ent_size != ent_offset - offset) {
2990
		pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
2991 2992 2993 2994 2995 2996 2997 2998
			ent_size, ent_offset - offset);
		goto out;
	}

	res->name = pci_name(dev);
	res->start = start;
	res->end = end;
	res->flags = flags;
2999 3000

	if (bei <= PCI_EA_BEI_BAR5)
3001
		pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
3002 3003
			   bei, res, prop);
	else if (bei == PCI_EA_BEI_ROM)
3004
		pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
3005 3006
			   res, prop);
	else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
3007
		pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
3008 3009
			   bei - PCI_EA_BEI_VF_BAR0, res, prop);
	else
3010
		pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
3011 3012
			   bei, res, prop);

3013 3014 3015 3016
out:
	return offset + ent_size;
}

C
Colin Ian King 已提交
3017
/* Enhanced Allocation Initialization */
3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
void pci_ea_init(struct pci_dev *dev)
{
	int ea;
	u8 num_ent;
	int offset;
	int i;

	/* find PCI EA capability in list */
	ea = pci_find_capability(dev, PCI_CAP_ID_EA);
	if (!ea)
		return;

	/* determine the number of entries */
	pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
					&num_ent);
	num_ent &= PCI_EA_NUM_ENT_MASK;

	offset = ea + PCI_EA_FIRST_ENT;

	/* Skip DWORD 2 for type 1 functions */
	if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
		offset += 4;

	/* parse each EA entry */
	for (i = 0; i < num_ent; ++i)
		offset = pci_ea_read(dev, offset);
}

3046 3047 3048 3049 3050 3051
static void pci_add_saved_cap(struct pci_dev *pci_dev,
	struct pci_cap_saved_state *new_cap)
{
	hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
}

3052
/**
3053
 * _pci_add_cap_save_buffer - allocate buffer for saving given
B
Bjorn Helgaas 已提交
3054
 *			      capability registers
3055 3056
 * @dev: the PCI device
 * @cap: the capability to allocate the buffer for
3057
 * @extended: Standard or Extended capability ID
3058 3059
 * @size: requested size of the buffer
 */
3060 3061
static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
				    bool extended, unsigned int size)
3062 3063 3064 3065
{
	int pos;
	struct pci_cap_saved_state *save_state;

3066 3067 3068 3069 3070
	if (extended)
		pos = pci_find_ext_capability(dev, cap);
	else
		pos = pci_find_capability(dev, cap);

3071
	if (!pos)
3072 3073 3074 3075 3076 3077
		return 0;

	save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
	if (!save_state)
		return -ENOMEM;

3078
	save_state->cap.cap_nr = cap;
3079
	save_state->cap.cap_extended = extended;
3080
	save_state->cap.size = size;
3081 3082 3083 3084 3085
	pci_add_saved_cap(dev, save_state);

	return 0;
}

3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
{
	return _pci_add_cap_save_buffer(dev, cap, false, size);
}

int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
{
	return _pci_add_cap_save_buffer(dev, cap, true, size);
}

3096 3097 3098 3099 3100 3101 3102 3103
/**
 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
 * @dev: the PCI device
 */
void pci_allocate_cap_save_buffers(struct pci_dev *dev)
{
	int error;

3104 3105
	error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
					PCI_EXP_SAVE_REGS * sizeof(u16));
3106
	if (error)
3107
		pci_err(dev, "unable to preallocate PCI Express save buffer\n");
3108 3109 3110

	error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
	if (error)
3111
		pci_err(dev, "unable to preallocate PCI-X save buffer\n");
3112

3113 3114 3115 3116 3117
	error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
					    2 * sizeof(u16));
	if (error)
		pci_err(dev, "unable to allocate suspend buffer for LTR\n");

3118
	pci_allocate_vc_save_buffers(dev);
3119 3120
}

3121 3122 3123
void pci_free_cap_save_buffers(struct pci_dev *dev)
{
	struct pci_cap_saved_state *tmp;
3124
	struct hlist_node *n;
3125

3126
	hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
3127 3128 3129
		kfree(tmp);
}

Y
Yu Zhao 已提交
3130
/**
3131
 * pci_configure_ari - enable or disable ARI forwarding
Y
Yu Zhao 已提交
3132
 * @dev: the PCI device
3133 3134 3135
 *
 * If @dev and its upstream bridge both support ARI, enable ARI in the
 * bridge.  Otherwise, disable ARI in the bridge.
Y
Yu Zhao 已提交
3136
 */
3137
void pci_configure_ari(struct pci_dev *dev)
Y
Yu Zhao 已提交
3138 3139
{
	u32 cap;
3140
	struct pci_dev *bridge;
Y
Yu Zhao 已提交
3141

3142
	if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Y
Yu Zhao 已提交
3143 3144
		return;

3145
	bridge = dev->bus->self;
3146
	if (!bridge)
3147 3148
		return;

3149
	pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Y
Yu Zhao 已提交
3150 3151 3152
	if (!(cap & PCI_EXP_DEVCAP2_ARI))
		return;

3153 3154 3155 3156 3157 3158 3159 3160 3161
	if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
		pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
					 PCI_EXP_DEVCTL2_ARI);
		bridge->ari_enabled = 1;
	} else {
		pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
					   PCI_EXP_DEVCTL2_ARI);
		bridge->ari_enabled = 0;
	}
Y
Yu Zhao 已提交
3162 3163
}

C
Chris Wright 已提交
3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
static int pci_acs_enable;

/**
 * pci_request_acs - ask for ACS to be enabled if supported
 */
void pci_request_acs(void)
{
	pci_acs_enable = 1;
}

3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
static const char *disable_acs_redir_param;

/**
 * pci_disable_acs_redir - disable ACS redirect capabilities
 * @dev: the PCI device
 *
 * For only devices specified in the disable_acs_redir parameter.
 */
static void pci_disable_acs_redir(struct pci_dev *dev)
{
	int ret = 0;
	const char *p;
	int pos;
	u16 ctrl;

	if (!disable_acs_redir_param)
		return;

	p = disable_acs_redir_param;
	while (*p) {
		ret = pci_dev_str_match(dev, p, &p);
		if (ret < 0) {
			pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
				     disable_acs_redir_param);

			break;
		} else if (ret == 1) {
			/* Found a match */
			break;
		}

		if (*p != ';' && *p != ',') {
			/* End of param or invalid format */
			break;
		}
		p++;
	}

	if (ret != 1)
		return;

3215 3216 3217
	if (!pci_dev_specific_disable_acs_redir(dev))
		return;

3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233
	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
	if (!pos) {
		pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
		return;
	}

	pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);

	/* P2P Request & Completion Redirect */
	ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);

	pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);

	pci_info(dev, "disabled ACS redirect\n");
}

3234
/**
B
Bjorn Helgaas 已提交
3235
 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
3236 3237
 * @dev: the PCI device
 */
3238
static void pci_std_enable_acs(struct pci_dev *dev)
3239 3240 3241 3242 3243 3244 3245
{
	int pos;
	u16 cap;
	u16 ctrl;

	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
	if (!pos)
3246
		return;
3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263

	pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
	pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);

	/* Source Validation */
	ctrl |= (cap & PCI_ACS_SV);

	/* P2P Request Redirect */
	ctrl |= (cap & PCI_ACS_RR);

	/* P2P Completion Redirect */
	ctrl |= (cap & PCI_ACS_CR);

	/* Upstream Forwarding */
	ctrl |= (cap & PCI_ACS_UF);

	pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
3264 3265 3266 3267 3268 3269 3270 3271 3272
}

/**
 * pci_enable_acs - enable ACS if hardware support it
 * @dev: the PCI device
 */
void pci_enable_acs(struct pci_dev *dev)
{
	if (!pci_acs_enable)
3273
		goto disable_acs_redir;
3274

3275
	if (!pci_dev_specific_enable_acs(dev))
3276
		goto disable_acs_redir;
3277

3278
	pci_std_enable_acs(dev);
3279 3280 3281 3282 3283 3284 3285 3286 3287 3288

disable_acs_redir:
	/*
	 * Note: pci_disable_acs_redir() must be called even if ACS was not
	 * enabled by the kernel because it may have been enabled by
	 * platform firmware.  So if we are told to disable it, we should
	 * always disable it after setting the kernel's default
	 * preferences.
	 */
	pci_disable_acs_redir(dev);
3289 3290
}

3291 3292 3293
static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
{
	int pos;
3294
	u16 cap, ctrl;
3295 3296 3297 3298 3299

	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
	if (!pos)
		return false;

3300 3301 3302 3303 3304 3305 3306 3307
	/*
	 * Except for egress control, capabilities are either required
	 * or only required if controllable.  Features missing from the
	 * capability field can therefore be assumed as hard-wired enabled.
	 */
	pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
	acs_flags &= (cap | PCI_ACS_EC);

3308 3309 3310 3311
	pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
	return (ctrl & acs_flags) == acs_flags;
}

3312 3313 3314 3315 3316 3317 3318
/**
 * pci_acs_enabled - test ACS against required flags for a given device
 * @pdev: device to test
 * @acs_flags: required PCI ACS flags
 *
 * Return true if the device supports the provided flags.  Automatically
 * filters out flags that are not implemented on multifunction devices.
3319 3320 3321 3322 3323 3324 3325 3326
 *
 * Note that this interface checks the effective ACS capabilities of the
 * device rather than the actual capabilities.  For instance, most single
 * function endpoints are not required to support ACS because they have no
 * opportunity for peer-to-peer access.  We therefore return 'true'
 * regardless of whether the device exposes an ACS capability.  This makes
 * it much easier for callers of this function to ignore the actual type
 * or topology of the device when testing ACS support.
3327 3328 3329
 */
bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
{
3330
	int ret;
3331 3332 3333 3334 3335

	ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
	if (ret >= 0)
		return ret > 0;

3336 3337 3338 3339 3340
	/*
	 * Conventional PCI and PCI-X devices never support ACS, either
	 * effectively or actually.  The shared bus topology implies that
	 * any device on the bus can receive or snoop DMA.
	 */
3341 3342 3343
	if (!pci_is_pcie(pdev))
		return false;

3344 3345 3346
	switch (pci_pcie_type(pdev)) {
	/*
	 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
3347
	 * but since their primary interface is PCI/X, we conservatively
3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370
	 * handle them as we would a non-PCIe device.
	 */
	case PCI_EXP_TYPE_PCIE_BRIDGE:
	/*
	 * PCIe 3.0, 6.12.1 excludes ACS on these devices.  "ACS is never
	 * applicable... must never implement an ACS Extended Capability...".
	 * This seems arbitrary, but we take a conservative interpretation
	 * of this statement.
	 */
	case PCI_EXP_TYPE_PCI_BRIDGE:
	case PCI_EXP_TYPE_RC_EC:
		return false;
	/*
	 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
	 * implement ACS in order to indicate their peer-to-peer capabilities,
	 * regardless of whether they are single- or multi-function devices.
	 */
	case PCI_EXP_TYPE_DOWNSTREAM:
	case PCI_EXP_TYPE_ROOT_PORT:
		return pci_acs_flags_enabled(pdev, acs_flags);
	/*
	 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
	 * implemented by the remaining PCIe types to indicate peer-to-peer
3371
	 * capabilities, but only when they are part of a multifunction
3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
	 * device.  The footnote for section 6.12 indicates the specific
	 * PCIe types included here.
	 */
	case PCI_EXP_TYPE_ENDPOINT:
	case PCI_EXP_TYPE_UPSTREAM:
	case PCI_EXP_TYPE_LEG_END:
	case PCI_EXP_TYPE_RC_END:
		if (!pdev->multifunction)
			break;

		return pci_acs_flags_enabled(pdev, acs_flags);
3383 3384
	}

3385
	/*
3386
	 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
3387 3388
	 * to single function devices with the exception of downstream ports.
	 */
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
	return true;
}

/**
 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
 * @start: starting downstream device
 * @end: ending upstream device or NULL to search to the root bus
 * @acs_flags: required flags
 *
 * Walk up a device tree from start to end testing PCI ACS support.  If
 * any step along the way does not support the required flags, return false.
 */
bool pci_acs_path_enabled(struct pci_dev *start,
			  struct pci_dev *end, u16 acs_flags)
{
	struct pci_dev *pdev, *parent = start;

	do {
		pdev = parent;

		if (!pci_acs_enabled(pdev, acs_flags))
			return false;

		if (pci_is_root_bus(pdev->bus))
			return (end == NULL);

		parent = pdev->bus->self;
	} while (pdev != end);

	return true;
}

3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493
/**
 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
 * @pdev: PCI device
 * @bar: BAR to find
 *
 * Helper to find the position of the ctrl register for a BAR.
 * Returns -ENOTSUPP if resizable BARs are not supported at all.
 * Returns -ENOENT if no ctrl register for the BAR could be found.
 */
static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
{
	unsigned int pos, nbars, i;
	u32 ctrl;

	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
	if (!pos)
		return -ENOTSUPP;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
	nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
		    PCI_REBAR_CTRL_NBAR_SHIFT;

	for (i = 0; i < nbars; i++, pos += 8) {
		int bar_idx;

		pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
		bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
		if (bar_idx == bar)
			return pos;
	}

	return -ENOENT;
}

/**
 * pci_rebar_get_possible_sizes - get possible sizes for BAR
 * @pdev: PCI device
 * @bar: BAR to query
 *
 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
 */
u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
{
	int pos;
	u32 cap;

	pos = pci_rebar_find_pos(pdev, bar);
	if (pos < 0)
		return 0;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
	return (cap & PCI_REBAR_CAP_SIZES) >> 4;
}

/**
 * pci_rebar_get_current_size - get the current size of a BAR
 * @pdev: PCI device
 * @bar: BAR to set size to
 *
 * Read the size of a BAR from the resizable BAR config.
 * Returns size if found or negative error code.
 */
int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
{
	int pos;
	u32 ctrl;

	pos = pci_rebar_find_pos(pdev, bar);
	if (pos < 0)
		return pos;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3494
	return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
}

/**
 * pci_rebar_set_size - set a new size for a BAR
 * @pdev: PCI device
 * @bar: BAR to set size to
 * @size: new size as defined in the spec (0=1MB, 19=512GB)
 *
 * Set the new size of a BAR as defined in the spec.
 * Returns zero if resizing was successful, error code otherwise.
 */
int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
{
	int pos;
	u32 ctrl;

	pos = pci_rebar_find_pos(pdev, bar);
	if (pos < 0)
		return pos;

	pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
	ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
3517
	ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
3518 3519 3520 3521
	pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
	return 0;
}

3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580
/**
 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
 * @dev: the PCI device
 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
 *	PCI_EXP_DEVCAP2_ATOMIC_COMP32
 *	PCI_EXP_DEVCAP2_ATOMIC_COMP64
 *	PCI_EXP_DEVCAP2_ATOMIC_COMP128
 *
 * Return 0 if all upstream bridges support AtomicOp routing, egress
 * blocking is disabled on all upstream ports, and the root port supports
 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
 * AtomicOp completion), or negative otherwise.
 */
int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
{
	struct pci_bus *bus = dev->bus;
	struct pci_dev *bridge;
	u32 cap, ctl2;

	if (!pci_is_pcie(dev))
		return -EINVAL;

	/*
	 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
	 * AtomicOp requesters.  For now, we only support endpoints as
	 * requesters and root ports as completers.  No endpoints as
	 * completers, and no peer-to-peer.
	 */

	switch (pci_pcie_type(dev)) {
	case PCI_EXP_TYPE_ENDPOINT:
	case PCI_EXP_TYPE_LEG_END:
	case PCI_EXP_TYPE_RC_END:
		break;
	default:
		return -EINVAL;
	}

	while (bus->parent) {
		bridge = bus->self;

		pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);

		switch (pci_pcie_type(bridge)) {
		/* Ensure switch ports support AtomicOp routing */
		case PCI_EXP_TYPE_UPSTREAM:
		case PCI_EXP_TYPE_DOWNSTREAM:
			if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
				return -EINVAL;
			break;

		/* Ensure root port supports all the sizes we care about */
		case PCI_EXP_TYPE_ROOT_PORT:
			if ((cap & cap_mask) != cap_mask)
				return -EINVAL;
			break;
		}

		/* Ensure upstream ports don't block AtomicOps on egress */
3581
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596
			pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
						   &ctl2);
			if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
				return -EINVAL;
		}

		bus = bus->parent;
	}

	pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
				 PCI_EXP_DEVCTL2_ATOMIC_REQ);
	return 0;
}
EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);

3597 3598 3599
/**
 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
 * @dev: the PCI device
3600
 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
3601 3602 3603
 *
 * Perform INTx swizzling for a device behind one level of bridge.  This is
 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
3604 3605 3606
 * behind bridges on add-in cards.  For devices with ARI enabled, the slot
 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
 * the PCI Express Base Specification, Revision 2.1)
3607
 */
3608
u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
3609
{
3610 3611 3612 3613 3614 3615 3616 3617
	int slot;

	if (pci_ari_enabled(dev->bus))
		slot = 0;
	else
		slot = PCI_SLOT(dev->devfn);

	return (((pin - 1) + slot) % 4) + 1;
3618 3619
}

R
Ryan Desfosses 已提交
3620
int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
L
Linus Torvalds 已提交
3621 3622 3623
{
	u8 pin;

3624
	pin = dev->pin;
L
Linus Torvalds 已提交
3625 3626
	if (!pin)
		return -1;
3627

3628
	while (!pci_is_root_bus(dev->bus)) {
3629
		pin = pci_swizzle_interrupt_pin(dev, pin);
L
Linus Torvalds 已提交
3630 3631 3632 3633 3634 3635
		dev = dev->bus->self;
	}
	*bridge = dev;
	return pin;
}

3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647
/**
 * pci_common_swizzle - swizzle INTx all the way to root bridge
 * @dev: the PCI device
 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
 *
 * Perform INTx swizzling for a device.  This traverses through all PCI-to-PCI
 * bridges all the way up to a PCI root bus.
 */
u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
{
	u8 pin = *pinp;

3648
	while (!pci_is_root_bus(dev->bus)) {
3649 3650 3651 3652 3653 3654
		pin = pci_swizzle_interrupt_pin(dev, pin);
		dev = dev->bus->self;
	}
	*pinp = pin;
	return PCI_SLOT(dev->devfn);
}
3655
EXPORT_SYMBOL_GPL(pci_common_swizzle);
3656

L
Linus Torvalds 已提交
3657
/**
B
Bjorn Helgaas 已提交
3658 3659 3660 3661
 * pci_release_region - Release a PCI bar
 * @pdev: PCI device whose resources were previously reserved by
 *	  pci_request_region()
 * @bar: BAR to release
L
Linus Torvalds 已提交
3662
 *
B
Bjorn Helgaas 已提交
3663 3664 3665
 * Releases the PCI I/O and memory resources previously reserved by a
 * successful call to pci_request_region().  Call this function only
 * after all use of the PCI regions has ceased.
L
Linus Torvalds 已提交
3666 3667 3668
 */
void pci_release_region(struct pci_dev *pdev, int bar)
{
T
Tejun Heo 已提交
3669 3670
	struct pci_devres *dr;

L
Linus Torvalds 已提交
3671 3672 3673 3674 3675 3676 3677 3678
	if (pci_resource_len(pdev, bar) == 0)
		return;
	if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
		release_region(pci_resource_start(pdev, bar),
				pci_resource_len(pdev, bar));
	else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
		release_mem_region(pci_resource_start(pdev, bar),
				pci_resource_len(pdev, bar));
T
Tejun Heo 已提交
3679 3680 3681 3682

	dr = find_pci_dr(pdev);
	if (dr)
		dr->region_mask &= ~(1 << bar);
L
Linus Torvalds 已提交
3683
}
3684
EXPORT_SYMBOL(pci_release_region);
L
Linus Torvalds 已提交
3685 3686

/**
B
Bjorn Helgaas 已提交
3687 3688 3689 3690 3691
 * __pci_request_region - Reserved PCI I/O and memory resource
 * @pdev: PCI device whose resources are to be reserved
 * @bar: BAR to be reserved
 * @res_name: Name to be associated with resource.
 * @exclusive: whether the region access is exclusive or not
L
Linus Torvalds 已提交
3692
 *
B
Bjorn Helgaas 已提交
3693 3694 3695 3696
 * Mark the PCI region associated with PCI device @pdev BAR @bar as
 * being reserved by owner @res_name.  Do not access any
 * address inside the PCI regions unless this call returns
 * successfully.
L
Linus Torvalds 已提交
3697
 *
B
Bjorn Helgaas 已提交
3698 3699 3700
 * If @exclusive is set, then the region is marked so that userspace
 * is explicitly not allowed to map the resource via /dev/mem or
 * sysfs MMIO access.
3701
 *
B
Bjorn Helgaas 已提交
3702 3703
 * Returns 0 on success, or %EBUSY on error.  A warning
 * message is also printed on failure.
L
Linus Torvalds 已提交
3704
 */
R
Ryan Desfosses 已提交
3705 3706
static int __pci_request_region(struct pci_dev *pdev, int bar,
				const char *res_name, int exclusive)
L
Linus Torvalds 已提交
3707
{
T
Tejun Heo 已提交
3708 3709
	struct pci_devres *dr;

L
Linus Torvalds 已提交
3710 3711
	if (pci_resource_len(pdev, bar) == 0)
		return 0;
3712

L
Linus Torvalds 已提交
3713 3714 3715 3716
	if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
		if (!request_region(pci_resource_start(pdev, bar),
			    pci_resource_len(pdev, bar), res_name))
			goto err_out;
R
Ryan Desfosses 已提交
3717
	} else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
3718 3719 3720
		if (!__request_mem_region(pci_resource_start(pdev, bar),
					pci_resource_len(pdev, bar), res_name,
					exclusive))
L
Linus Torvalds 已提交
3721 3722
			goto err_out;
	}
T
Tejun Heo 已提交
3723 3724 3725 3726 3727

	dr = find_pci_dr(pdev);
	if (dr)
		dr->region_mask |= 1 << bar;

L
Linus Torvalds 已提交
3728 3729 3730
	return 0;

err_out:
3731
	pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
3732
		 &pdev->resource[bar]);
L
Linus Torvalds 已提交
3733 3734 3735
	return -EBUSY;
}

3736
/**
B
Bjorn Helgaas 已提交
3737 3738 3739 3740
 * pci_request_region - Reserve PCI I/O and memory resource
 * @pdev: PCI device whose resources are to be reserved
 * @bar: BAR to be reserved
 * @res_name: Name to be associated with resource
3741
 *
B
Bjorn Helgaas 已提交
3742 3743 3744 3745
 * Mark the PCI region associated with PCI device @pdev BAR @bar as
 * being reserved by owner @res_name.  Do not access any
 * address inside the PCI regions unless this call returns
 * successfully.
3746
 *
B
Bjorn Helgaas 已提交
3747 3748
 * Returns 0 on success, or %EBUSY on error.  A warning
 * message is also printed on failure.
3749 3750 3751 3752 3753
 */
int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
{
	return __pci_request_region(pdev, bar, res_name, 0);
}
3754
EXPORT_SYMBOL(pci_request_region);
3755

3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771
/**
 * pci_release_selected_regions - Release selected PCI I/O and memory resources
 * @pdev: PCI device whose resources were previously reserved
 * @bars: Bitmask of BARs to be released
 *
 * Release selected PCI I/O and memory resources previously reserved.
 * Call this function only after all use of the PCI regions has ceased.
 */
void pci_release_selected_regions(struct pci_dev *pdev, int bars)
{
	int i;

	for (i = 0; i < 6; i++)
		if (bars & (1 << i))
			pci_release_region(pdev, i);
}
3772
EXPORT_SYMBOL(pci_release_selected_regions);
3773

3774
static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
R
Ryan Desfosses 已提交
3775
					  const char *res_name, int excl)
3776 3777 3778 3779 3780
{
	int i;

	for (i = 0; i < 6; i++)
		if (bars & (1 << i))
3781
			if (__pci_request_region(pdev, i, res_name, excl))
3782 3783 3784 3785
				goto err_out;
	return 0;

err_out:
R
Ryan Desfosses 已提交
3786
	while (--i >= 0)
3787 3788 3789 3790 3791
		if (bars & (1 << i))
			pci_release_region(pdev, i);

	return -EBUSY;
}
L
Linus Torvalds 已提交
3792

3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804

/**
 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
 * @pdev: PCI device whose resources are to be reserved
 * @bars: Bitmask of BARs to be requested
 * @res_name: Name to be associated with resource
 */
int pci_request_selected_regions(struct pci_dev *pdev, int bars,
				 const char *res_name)
{
	return __pci_request_selected_regions(pdev, bars, res_name, 0);
}
3805
EXPORT_SYMBOL(pci_request_selected_regions);
3806

R
Ryan Desfosses 已提交
3807 3808
int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
					   const char *res_name)
3809 3810 3811 3812
{
	return __pci_request_selected_regions(pdev, bars, res_name,
			IORESOURCE_EXCLUSIVE);
}
3813
EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
3814

L
Linus Torvalds 已提交
3815
/**
B
Bjorn Helgaas 已提交
3816 3817 3818
 * pci_release_regions - Release reserved PCI I/O and memory resources
 * @pdev: PCI device whose resources were previously reserved by
 *	  pci_request_regions()
L
Linus Torvalds 已提交
3819
 *
B
Bjorn Helgaas 已提交
3820 3821 3822
 * Releases all PCI I/O and memory resources previously reserved by a
 * successful call to pci_request_regions().  Call this function only
 * after all use of the PCI regions has ceased.
L
Linus Torvalds 已提交
3823 3824 3825 3826
 */

void pci_release_regions(struct pci_dev *pdev)
{
3827
	pci_release_selected_regions(pdev, (1 << 6) - 1);
L
Linus Torvalds 已提交
3828
}
3829
EXPORT_SYMBOL(pci_release_regions);
L
Linus Torvalds 已提交
3830 3831

/**
B
Bjorn Helgaas 已提交
3832 3833 3834
 * pci_request_regions - Reserve PCI I/O and memory resources
 * @pdev: PCI device whose resources are to be reserved
 * @res_name: Name to be associated with resource.
L
Linus Torvalds 已提交
3835
 *
B
Bjorn Helgaas 已提交
3836 3837 3838 3839
 * Mark all PCI regions associated with PCI device @pdev as
 * being reserved by owner @res_name.  Do not access any
 * address inside the PCI regions unless this call returns
 * successfully.
L
Linus Torvalds 已提交
3840
 *
B
Bjorn Helgaas 已提交
3841 3842
 * Returns 0 on success, or %EBUSY on error.  A warning
 * message is also printed on failure.
L
Linus Torvalds 已提交
3843
 */
3844
int pci_request_regions(struct pci_dev *pdev, const char *res_name)
L
Linus Torvalds 已提交
3845
{
3846
	return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
L
Linus Torvalds 已提交
3847
}
3848
EXPORT_SYMBOL(pci_request_regions);
L
Linus Torvalds 已提交
3849

3850
/**
B
Bjorn Helgaas 已提交
3851 3852 3853
 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
 * @pdev: PCI device whose resources are to be reserved
 * @res_name: Name to be associated with resource.
3854
 *
B
Bjorn Helgaas 已提交
3855 3856 3857
 * Mark all PCI regions associated with PCI device @pdev as being reserved
 * by owner @res_name.  Do not access any address inside the PCI regions
 * unless this call returns successfully.
3858
 *
B
Bjorn Helgaas 已提交
3859 3860
 * pci_request_regions_exclusive() will mark the region so that /dev/mem
 * and the sysfs MMIO access will not be allowed.
3861
 *
B
Bjorn Helgaas 已提交
3862 3863
 * Returns 0 on success, or %EBUSY on error.  A warning message is also
 * printed on failure.
3864 3865 3866 3867 3868 3869
 */
int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
{
	return pci_request_selected_regions_exclusive(pdev,
					((1 << 6) - 1), res_name);
}
3870
EXPORT_SYMBOL(pci_request_regions_exclusive);
3871

3872 3873
/*
 * Record the PCI IO range (expressed as CPU physical address + size).
B
Bjorn Helgaas 已提交
3874
 * Return a negative value if an error has occurred, zero otherwise
3875
 */
3876 3877
int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
			resource_size_t	size)
3878
{
3879
	int ret = 0;
3880
#ifdef PCI_IOBASE
3881
	struct logic_pio_hwaddr *range;
3882

3883 3884
	if (!size || addr + size < addr)
		return -EINVAL;
3885 3886

	range = kzalloc(sizeof(*range), GFP_ATOMIC);
3887 3888
	if (!range)
		return -ENOMEM;
3889

3890
	range->fwnode = fwnode;
3891
	range->size = size;
3892 3893
	range->hw_start = addr;
	range->flags = LOGIC_PIO_CPU_MMIO;
3894

3895 3896 3897
	ret = logic_pio_register_range(range);
	if (ret)
		kfree(range);
3898 3899
#endif

3900
	return ret;
3901 3902 3903 3904 3905 3906 3907
}

phys_addr_t pci_pio_to_address(unsigned long pio)
{
	phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;

#ifdef PCI_IOBASE
3908
	if (pio >= MMIO_UPPER_LIMIT)
3909 3910
		return address;

3911
	address = logic_pio_to_hwaddr(pio);
3912 3913 3914 3915 3916 3917 3918 3919
#endif

	return address;
}

unsigned long __weak pci_address_to_pio(phys_addr_t address)
{
#ifdef PCI_IOBASE
3920
	return logic_pio_trans_cpuaddr(address);
3921 3922 3923 3924 3925 3926 3927 3928
#else
	if (address > IO_SPACE_LIMIT)
		return (unsigned long)-1;

	return (unsigned long) address;
#endif
}

3929
/**
B
Bjorn Helgaas 已提交
3930 3931 3932
 * pci_remap_iospace - Remap the memory mapped I/O space
 * @res: Resource describing the I/O space
 * @phys_addr: physical address of range to be mapped
3933
 *
B
Bjorn Helgaas 已提交
3934 3935 3936 3937
 * Remap the memory mapped I/O space described by the @res and the CPU
 * physical address @phys_addr into virtual address space.  Only
 * architectures that have memory mapped IO functions defined (and the
 * PCI_IOBASE value defined) should call this function.
3938
 */
3939
int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
{
#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
	unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;

	if (!(res->flags & IORESOURCE_IO))
		return -EINVAL;

	if (res->end > IO_SPACE_LIMIT)
		return -EINVAL;

	return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
				  pgprot_device(PAGE_KERNEL));
#else
B
Bjorn Helgaas 已提交
3953 3954 3955 3956
	/*
	 * This architecture does not have memory mapped I/O space,
	 * so this function should never be called
	 */
3957 3958 3959 3960
	WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
	return -ENODEV;
#endif
}
3961
EXPORT_SYMBOL(pci_remap_iospace);
3962

3963
/**
B
Bjorn Helgaas 已提交
3964 3965
 * pci_unmap_iospace - Unmap the memory mapped I/O space
 * @res: resource to be unmapped
3966
 *
B
Bjorn Helgaas 已提交
3967 3968 3969
 * Unmap the CPU virtual address @res from virtual address space.  Only
 * architectures that have memory mapped IO functions defined (and the
 * PCI_IOBASE value defined) should call this function.
3970 3971 3972 3973 3974 3975 3976 3977 3978
 */
void pci_unmap_iospace(struct resource *res)
{
#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
	unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;

	unmap_kernel_range(vaddr, resource_size(res));
#endif
}
3979
EXPORT_SYMBOL(pci_unmap_iospace);
3980

3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
{
	struct resource **res = ptr;

	pci_unmap_iospace(*res);
}

/**
 * devm_pci_remap_iospace - Managed pci_remap_iospace()
 * @dev: Generic device to remap IO address for
 * @res: Resource describing the I/O space
 * @phys_addr: physical address of range to be mapped
 *
 * Managed pci_remap_iospace().  Map is automatically unmapped on driver
 * detach.
 */
int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
			   phys_addr_t phys_addr)
{
	const struct resource **ptr;
	int error;

	ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
	if (!ptr)
		return -ENOMEM;

	error = pci_remap_iospace(res, phys_addr);
	if (error) {
		devres_free(ptr);
	} else	{
		*ptr = res;
		devres_add(dev, ptr);
	}

	return error;
}
EXPORT_SYMBOL(devm_pci_remap_iospace);

4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060
/**
 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
 * @dev: Generic device to remap IO address for
 * @offset: Resource address to map
 * @size: Size of map
 *
 * Managed pci_remap_cfgspace().  Map is automatically unmapped on driver
 * detach.
 */
void __iomem *devm_pci_remap_cfgspace(struct device *dev,
				      resource_size_t offset,
				      resource_size_t size)
{
	void __iomem **ptr, *addr;

	ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
	if (!ptr)
		return NULL;

	addr = pci_remap_cfgspace(offset, size);
	if (addr) {
		*ptr = addr;
		devres_add(dev, ptr);
	} else
		devres_free(ptr);

	return addr;
}
EXPORT_SYMBOL(devm_pci_remap_cfgspace);

/**
 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
 * @dev: generic device to handle the resource for
 * @res: configuration space resource to be handled
 *
 * Checks that a resource is a valid memory region, requests the memory
 * region and ioremaps with pci_remap_cfgspace() API that ensures the
 * proper PCI configuration space memory attributes are guaranteed.
 *
 * All operations are managed and will be undone on driver detach.
 *
 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
R
Randy Dunlap 已提交
4061
 * on failure. Usage example::
4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100
 *
 *	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
 *	base = devm_pci_remap_cfg_resource(&pdev->dev, res);
 *	if (IS_ERR(base))
 *		return PTR_ERR(base);
 */
void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
					  struct resource *res)
{
	resource_size_t size;
	const char *name;
	void __iomem *dest_ptr;

	BUG_ON(!dev);

	if (!res || resource_type(res) != IORESOURCE_MEM) {
		dev_err(dev, "invalid resource\n");
		return IOMEM_ERR_PTR(-EINVAL);
	}

	size = resource_size(res);
	name = res->name ?: dev_name(dev);

	if (!devm_request_mem_region(dev, res->start, size, name)) {
		dev_err(dev, "can't request region for resource %pR\n", res);
		return IOMEM_ERR_PTR(-EBUSY);
	}

	dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
	if (!dest_ptr) {
		dev_err(dev, "ioremap failed for resource %pR\n", res);
		devm_release_mem_region(dev, res->start, size);
		dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
	}

	return dest_ptr;
}
EXPORT_SYMBOL(devm_pci_remap_cfg_resource);

4101 4102 4103 4104 4105 4106 4107 4108 4109 4110
static void __pci_set_master(struct pci_dev *dev, bool enable)
{
	u16 old_cmd, cmd;

	pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
	if (enable)
		cmd = old_cmd | PCI_COMMAND_MASTER;
	else
		cmd = old_cmd & ~PCI_COMMAND_MASTER;
	if (cmd != old_cmd) {
4111
		pci_dbg(dev, "%s bus mastering\n",
4112 4113 4114 4115 4116
			enable ? "enabling" : "disabling");
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
	dev->is_busmaster = enable;
}
4117

4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
/**
 * pcibios_setup - process "pci=" kernel boot arguments
 * @str: string used to pass in "pci=" kernel boot arguments
 *
 * Process kernel boot arguments.  This is the default implementation.
 * Architecture specific implementations can override this as necessary.
 */
char * __weak __init pcibios_setup(char *str)
{
	return str;
}

4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141
/**
 * pcibios_set_master - enable PCI bus-mastering for device dev
 * @dev: the PCI device to enable
 *
 * Enables PCI bus-mastering for the device.  This is the default
 * implementation.  Architecture specific implementations can override
 * this if necessary.
 */
void __weak pcibios_set_master(struct pci_dev *dev)
{
	u8 lat;

4142 4143 4144 4145
	/* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
	if (pci_is_pcie(dev))
		return;

4146 4147 4148 4149 4150 4151 4152
	pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
	if (lat < 16)
		lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
	else if (lat > pcibios_max_latency)
		lat = pcibios_max_latency;
	else
		return;
4153

4154 4155 4156
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
}

L
Linus Torvalds 已提交
4157 4158 4159 4160 4161 4162 4163
/**
 * pci_set_master - enables bus-mastering for device dev
 * @dev: the PCI device to enable
 *
 * Enables bus-mastering on the device and calls pcibios_set_master()
 * to do the needed arch specific settings.
 */
4164
void pci_set_master(struct pci_dev *dev)
L
Linus Torvalds 已提交
4165
{
4166
	__pci_set_master(dev, true);
L
Linus Torvalds 已提交
4167 4168
	pcibios_set_master(dev);
}
4169
EXPORT_SYMBOL(pci_set_master);
L
Linus Torvalds 已提交
4170

4171 4172 4173 4174 4175 4176 4177 4178
/**
 * pci_clear_master - disables bus-mastering for device dev
 * @dev: the PCI device to disable
 */
void pci_clear_master(struct pci_dev *dev)
{
	__pci_set_master(dev, false);
}
4179
EXPORT_SYMBOL(pci_clear_master);
4180

L
Linus Torvalds 已提交
4181
/**
4182 4183
 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
 * @dev: the PCI device for which MWI is to be enabled
L
Linus Torvalds 已提交
4184
 *
4185 4186
 * Helper function for pci_set_mwi.
 * Originally copied from drivers/net/acenic.c.
L
Linus Torvalds 已提交
4187 4188 4189 4190
 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
 *
 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
 */
T
Tejun Heo 已提交
4191
int pci_set_cacheline_size(struct pci_dev *dev)
L
Linus Torvalds 已提交
4192 4193 4194 4195
{
	u8 cacheline_size;

	if (!pci_cache_line_size)
T
Tejun Heo 已提交
4196
		return -EINVAL;
L
Linus Torvalds 已提交
4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211

	/* Validate current setting: the PCI_CACHE_LINE_SIZE must be
	   equal to or multiple of the right value. */
	pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
	if (cacheline_size >= pci_cache_line_size &&
	    (cacheline_size % pci_cache_line_size) == 0)
		return 0;

	/* Write the correct value. */
	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
	/* Read it back. */
	pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
	if (cacheline_size == pci_cache_line_size)
		return 0;

4212
	pci_info(dev, "cache line size of %d is not supported\n",
4213
		   pci_cache_line_size << 2);
L
Linus Torvalds 已提交
4214 4215 4216

	return -EINVAL;
}
T
Tejun Heo 已提交
4217 4218
EXPORT_SYMBOL_GPL(pci_set_cacheline_size);

L
Linus Torvalds 已提交
4219 4220 4221 4222
/**
 * pci_set_mwi - enables memory-write-invalidate PCI transaction
 * @dev: the PCI device for which MWI is enabled
 *
R
Randy Dunlap 已提交
4223
 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
L
Linus Torvalds 已提交
4224 4225 4226
 *
 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
 */
R
Ryan Desfosses 已提交
4227
int pci_set_mwi(struct pci_dev *dev)
L
Linus Torvalds 已提交
4228
{
4229 4230 4231
#ifdef PCI_DISABLE_MWI
	return 0;
#else
L
Linus Torvalds 已提交
4232 4233 4234
	int rc;
	u16 cmd;

4235
	rc = pci_set_cacheline_size(dev);
L
Linus Torvalds 已提交
4236 4237 4238 4239
	if (rc)
		return rc;

	pci_read_config_word(dev, PCI_COMMAND, &cmd);
R
Ryan Desfosses 已提交
4240
	if (!(cmd & PCI_COMMAND_INVALIDATE)) {
4241
		pci_dbg(dev, "enabling Mem-Wr-Inval\n");
L
Linus Torvalds 已提交
4242 4243 4244 4245
		cmd |= PCI_COMMAND_INVALIDATE;
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
	return 0;
4246
#endif
L
Linus Torvalds 已提交
4247
}
4248
EXPORT_SYMBOL(pci_set_mwi);
L
Linus Torvalds 已提交
4249

4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270
/**
 * pcim_set_mwi - a device-managed pci_set_mwi()
 * @dev: the PCI device for which MWI is enabled
 *
 * Managed pci_set_mwi().
 *
 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
 */
int pcim_set_mwi(struct pci_dev *dev)
{
	struct pci_devres *dr;

	dr = find_pci_dr(dev);
	if (!dr)
		return -ENOMEM;

	dr->mwi = 1;
	return pci_set_mwi(dev);
}
EXPORT_SYMBOL(pcim_set_mwi);

R
Randy Dunlap 已提交
4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281
/**
 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
 * @dev: the PCI device for which MWI is enabled
 *
 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
 * Callers are not required to check the return value.
 *
 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
 */
int pci_try_set_mwi(struct pci_dev *dev)
{
4282 4283 4284 4285 4286
#ifdef PCI_DISABLE_MWI
	return 0;
#else
	return pci_set_mwi(dev);
#endif
R
Randy Dunlap 已提交
4287
}
4288
EXPORT_SYMBOL(pci_try_set_mwi);
R
Randy Dunlap 已提交
4289

L
Linus Torvalds 已提交
4290 4291 4292 4293 4294 4295
/**
 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
 * @dev: the PCI device to disable
 *
 * Disables PCI Memory-Write-Invalidate transaction on the device
 */
R
Ryan Desfosses 已提交
4296
void pci_clear_mwi(struct pci_dev *dev)
L
Linus Torvalds 已提交
4297
{
4298
#ifndef PCI_DISABLE_MWI
L
Linus Torvalds 已提交
4299 4300 4301 4302 4303 4304 4305
	u16 cmd;

	pci_read_config_word(dev, PCI_COMMAND, &cmd);
	if (cmd & PCI_COMMAND_INVALIDATE) {
		cmd &= ~PCI_COMMAND_INVALIDATE;
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
4306
#endif
L
Linus Torvalds 已提交
4307
}
4308
EXPORT_SYMBOL(pci_clear_mwi);
L
Linus Torvalds 已提交
4309

B
Brett M Russ 已提交
4310 4311
/**
 * pci_intx - enables/disables PCI INTx for device dev
R
Randy Dunlap 已提交
4312 4313
 * @pdev: the PCI device to operate on
 * @enable: boolean: whether to enable or disable PCI INTx
B
Brett M Russ 已提交
4314
 *
B
Bjorn Helgaas 已提交
4315
 * Enables/disables PCI INTx for device @pdev
B
Brett M Russ 已提交
4316
 */
R
Ryan Desfosses 已提交
4317
void pci_intx(struct pci_dev *pdev, int enable)
B
Brett M Russ 已提交
4318 4319 4320 4321 4322
{
	u16 pci_command, new;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_command);

R
Ryan Desfosses 已提交
4323
	if (enable)
B
Brett M Russ 已提交
4324
		new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
R
Ryan Desfosses 已提交
4325
	else
B
Brett M Russ 已提交
4326 4327 4328
		new = pci_command | PCI_COMMAND_INTX_DISABLE;

	if (new != pci_command) {
T
Tejun Heo 已提交
4329 4330
		struct pci_devres *dr;

4331
		pci_write_config_word(pdev, PCI_COMMAND, new);
T
Tejun Heo 已提交
4332 4333 4334 4335 4336 4337

		dr = find_pci_dr(pdev);
		if (dr && !dr->restore_intx) {
			dr->restore_intx = 1;
			dr->orig_intx = !enable;
		}
B
Brett M Russ 已提交
4338 4339
	}
}
4340
EXPORT_SYMBOL_GPL(pci_intx);
B
Brett M Russ 已提交
4341

4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388
static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
{
	struct pci_bus *bus = dev->bus;
	bool mask_updated = true;
	u32 cmd_status_dword;
	u16 origcmd, newcmd;
	unsigned long flags;
	bool irq_pending;

	/*
	 * We do a single dword read to retrieve both command and status.
	 * Document assumptions that make this possible.
	 */
	BUILD_BUG_ON(PCI_COMMAND % 4);
	BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);

	raw_spin_lock_irqsave(&pci_lock, flags);

	bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);

	irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;

	/*
	 * Check interrupt status register to see whether our device
	 * triggered the interrupt (when masking) or the next IRQ is
	 * already pending (when unmasking).
	 */
	if (mask != irq_pending) {
		mask_updated = false;
		goto done;
	}

	origcmd = cmd_status_dword;
	newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
	if (mask)
		newcmd |= PCI_COMMAND_INTX_DISABLE;
	if (newcmd != origcmd)
		bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);

done:
	raw_spin_unlock_irqrestore(&pci_lock, flags);

	return mask_updated;
}

/**
 * pci_check_and_mask_intx - mask INTx on pending interrupt
4389
 * @dev: the PCI device to operate on
4390
 *
B
Bjorn Helgaas 已提交
4391 4392
 * Check if the device dev has its INTx line asserted, mask it and return
 * true in that case. False is returned if no interrupt was pending.
4393 4394 4395 4396 4397 4398 4399 4400
 */
bool pci_check_and_mask_intx(struct pci_dev *dev)
{
	return pci_check_and_set_intx_mask(dev, true);
}
EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);

/**
4401
 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
4402
 * @dev: the PCI device to operate on
4403
 *
B
Bjorn Helgaas 已提交
4404 4405 4406
 * Check if the device dev has its INTx line asserted, unmask it if not and
 * return true. False is returned and the mask remains active if there was
 * still an interrupt pending.
4407 4408 4409 4410 4411 4412 4413
 */
bool pci_check_and_unmask_intx(struct pci_dev *dev)
{
	return pci_check_and_set_intx_mask(dev, false);
}
EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);

4414
/**
B
Bjorn Helgaas 已提交
4415
 * pci_wait_for_pending_transaction - wait for pending transaction
4416 4417 4418 4419 4420
 * @dev: the PCI device to operate on
 *
 * Return 0 if transaction is pending 1 otherwise.
 */
int pci_wait_for_pending_transaction(struct pci_dev *dev)
4421
{
4422 4423
	if (!pci_is_pcie(dev))
		return 1;
Y
Yu Zhao 已提交
4424

4425 4426
	return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
				    PCI_EXP_DEVSTA_TRPND);
4427 4428 4429
}
EXPORT_SYMBOL(pci_wait_for_pending_transaction);

4430
static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
4431
{
4432
	int delay = 1;
4433 4434
	u32 id;

4435
	/*
4436
	 * After reset, the device should not silently discard config
4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449
	 * requests, but it may still indicate that it needs more time by
	 * responding to them with CRS completions.  The Root Port will
	 * generally synthesize ~0 data to complete the read (except when
	 * CRS SV is enabled and the read was for the Vendor ID; in that
	 * case it synthesizes 0x0001 data).
	 *
	 * Wait for the device to return a non-CRS completion.  Read the
	 * Command register instead of Vendor ID so we don't have to
	 * contend with the CRS SV value.
	 */
	pci_read_config_dword(dev, PCI_COMMAND, &id);
	while (id == ~0) {
		if (delay > timeout) {
4450 4451
			pci_warn(dev, "not ready %dms after %s; giving up\n",
				 delay - 1, reset_type);
4452
			return -ENOTTY;
4453 4454 4455
		}

		if (delay > 1000)
4456 4457
			pci_info(dev, "not ready %dms after %s; waiting\n",
				 delay - 1, reset_type);
4458 4459 4460

		msleep(delay);
		delay *= 2;
4461
		pci_read_config_dword(dev, PCI_COMMAND, &id);
4462
	}
4463

4464
	if (delay > 1000)
4465 4466
		pci_info(dev, "ready %dms after %s\n", delay - 1,
			 reset_type);
4467 4468

	return 0;
4469 4470
}

C
Christoph Hellwig 已提交
4471 4472
/**
 * pcie_has_flr - check if a device supports function level resets
B
Bjorn Helgaas 已提交
4473
 * @dev: device to check
C
Christoph Hellwig 已提交
4474 4475 4476 4477
 *
 * Returns true if the device advertises support for PCIe function level
 * resets.
 */
A
Alex Williamson 已提交
4478
bool pcie_has_flr(struct pci_dev *dev)
4479 4480 4481
{
	u32 cap;

4482
	if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
C
Christoph Hellwig 已提交
4483
		return false;
4484

C
Christoph Hellwig 已提交
4485 4486 4487
	pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
	return cap & PCI_EXP_DEVCAP_FLR;
}
A
Alex Williamson 已提交
4488
EXPORT_SYMBOL_GPL(pcie_has_flr);
4489

C
Christoph Hellwig 已提交
4490 4491
/**
 * pcie_flr - initiate a PCIe function level reset
B
Bjorn Helgaas 已提交
4492
 * @dev: device to reset
C
Christoph Hellwig 已提交
4493 4494 4495 4496 4497
 *
 * Initiate a function level reset on @dev.  The caller should ensure the
 * device supports FLR before calling this function, e.g. by using the
 * pcie_has_flr() helper.
 */
4498
int pcie_flr(struct pci_dev *dev)
C
Christoph Hellwig 已提交
4499
{
4500
	if (!pci_wait_for_pending_transaction(dev))
4501
		pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Y
Yu Zhao 已提交
4502

4503
	pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
4504

4505 4506 4507
	if (dev->imm_ready)
		return 0;

4508 4509 4510 4511 4512 4513 4514 4515
	/*
	 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
	 * 100ms, but may silently discard requests while the FLR is in
	 * progress.  Wait 100ms before trying to access the device.
	 */
	msleep(100);

	return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
4516
}
C
Christoph Hellwig 已提交
4517
EXPORT_SYMBOL_GPL(pcie_flr);
S
Sheng Yang 已提交
4518

Y
Yu Zhao 已提交
4519
static int pci_af_flr(struct pci_dev *dev, int probe)
4520
{
Y
Yu Zhao 已提交
4521
	int pos;
4522 4523
	u8 cap;

Y
Yu Zhao 已提交
4524 4525
	pos = pci_find_capability(dev, PCI_CAP_ID_AF);
	if (!pos)
4526
		return -ENOTTY;
Y
Yu Zhao 已提交
4527

4528 4529 4530
	if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
		return -ENOTTY;

Y
Yu Zhao 已提交
4531
	pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
4532 4533 4534 4535 4536 4537
	if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
		return -ENOTTY;

	if (probe)
		return 0;

4538 4539
	/*
	 * Wait for Transaction Pending bit to clear.  A word-aligned test
4540
	 * is used, so we use the control offset rather than status and shift
4541 4542
	 * the test bit to match.
	 */
4543
	if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
4544
				 PCI_AF_STATUS_TP << 8))
4545
		pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
S
Sheng Yang 已提交
4546

Y
Yu Zhao 已提交
4547
	pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
4548

4549 4550 4551
	if (dev->imm_ready)
		return 0;

4552 4553 4554 4555 4556 4557 4558 4559 4560
	/*
	 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
	 * updated 27 July 2006; a device must complete an FLR within
	 * 100ms, but may silently discard requests while the FLR is in
	 * progress.  Wait 100ms before trying to access the device.
	 */
	msleep(100);

	return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
4561 4562
}

4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574
/**
 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
 * @dev: Device to reset.
 * @probe: If set, only check if the device can be reset this way.
 *
 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
 * unset, it will be reinitialized internally when going from PCI_D3hot to
 * PCI_D0.  If that's the case and the device is not in a low-power state
 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
 *
 * NOTE: This causes the caller to sleep for twice the device power transition
 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
4575
 * by default (i.e. unless the @dev's d3_delay field has a different value).
4576 4577
 * Moreover, only devices in D0 can be reset by this function.
 */
4578
static int pci_pm_reset(struct pci_dev *dev, int probe)
S
Sheng Yang 已提交
4579
{
4580 4581
	u16 csr;

4582
	if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
4583
		return -ENOTTY;
S
Sheng Yang 已提交
4584

4585 4586 4587
	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
	if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
		return -ENOTTY;
S
Sheng Yang 已提交
4588

4589 4590
	if (probe)
		return 0;
4591

4592 4593 4594 4595 4596 4597
	if (dev->current_state != PCI_D0)
		return -EINVAL;

	csr &= ~PCI_PM_CTRL_STATE_MASK;
	csr |= PCI_D3hot;
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
4598
	pci_dev_d3_sleep(dev);
4599 4600 4601 4602

	csr &= ~PCI_PM_CTRL_STATE_MASK;
	csr |= PCI_D0;
	pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
4603
	pci_dev_d3_sleep(dev);
4604

4605
	return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
4606
}
4607
/**
4608
 * pcie_wait_for_link - Wait until link is active or inactive
4609 4610 4611 4612 4613
 * @pdev: Bridge device
 * @active: waiting for active or inactive?
 *
 * Use this to wait till link becomes active or inactive.
 */
4614
bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4615 4616 4617 4618 4619
{
	int timeout = 1000;
	bool ret;
	u16 lnk_status;

4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639
	/*
	 * Some controllers might not implement link active reporting. In this
	 * case, we wait for 1000 + 100 ms.
	 */
	if (!pdev->link_active_reporting) {
		msleep(1100);
		return true;
	}

	/*
	 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
	 * after which we should expect an link active if the reset was
	 * successful. If so, software must wait a minimum 100ms before sending
	 * configuration requests to devices downstream this port.
	 *
	 * If the link fails to activate, either the device was physically
	 * removed or the link is permanently failed.
	 */
	if (active)
		msleep(20);
4640 4641 4642 4643
	for (;;) {
		pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
		ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
		if (ret == active)
4644
			break;
4645 4646 4647 4648 4649
		if (timeout <= 0)
			break;
		msleep(10);
		timeout -= 10;
	}
4650
	if (active && ret)
4651
		msleep(100);
4652 4653 4654 4655
	else if (ret != active)
		pci_info(pdev, "Data Link Layer Link Active not %s in 1000 msec\n",
			active ? "set" : "cleared");
	return ret == active;
4656
}
4657

4658
void pci_reset_secondary_bus(struct pci_dev *dev)
Y
Yu Zhao 已提交
4659 4660
{
	u16 ctrl;
4661 4662 4663 4664

	pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
	ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
B
Bjorn Helgaas 已提交
4665

4666 4667
	/*
	 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms.  Double
4668
	 * this to 2ms to ensure that we meet the minimum requirement.
4669 4670
	 */
	msleep(2);
4671 4672 4673

	ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
4674 4675 4676 4677 4678 4679 4680 4681 4682

	/*
	 * Trhfa for conventional PCI is 2^25 clock cycles.
	 * Assuming a minimum 33MHz clock this results in a 1s
	 * delay before we can consider subordinate devices to
	 * be re-initialized.  PCIe has some ways to shorten this,
	 * but we don't make use of them yet.
	 */
	ssleep(1);
4683
}
4684

4685 4686 4687 4688 4689
void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
{
	pci_reset_secondary_bus(dev);
}

4690
/**
4691
 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
4692 4693 4694 4695 4696
 * @dev: Bridge device
 *
 * Use the bridge control register to assert reset on the secondary bus.
 * Devices on the secondary bus are left in power-on state.
 */
4697
int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
4698 4699
{
	pcibios_reset_secondary_bus(dev);
4700

4701
	return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
4702
}
4703
EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
4704 4705 4706

static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
{
Y
Yu Zhao 已提交
4707 4708
	struct pci_dev *pdev;

4709 4710
	if (pci_is_root_bus(dev->bus) || dev->subordinate ||
	    !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Y
Yu Zhao 已提交
4711 4712 4713 4714 4715 4716 4717 4718 4719
		return -ENOTTY;

	list_for_each_entry(pdev, &dev->bus->devices, bus_list)
		if (pdev != dev)
			return -ENOTTY;

	if (probe)
		return 0;

4720
	return pci_bridge_secondary_bus_reset(dev->bus->self);
Y
Yu Zhao 已提交
4721 4722
}

4723 4724 4725 4726
static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
{
	int rc = -ENOTTY;

4727
	if (!hotplug || !try_module_get(hotplug->owner))
4728 4729 4730 4731 4732
		return rc;

	if (hotplug->ops->reset_slot)
		rc = hotplug->ops->reset_slot(hotplug, probe);

4733
	module_put(hotplug->owner);
4734 4735 4736 4737 4738 4739 4740 4741

	return rc;
}

static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
{
	struct pci_dev *pdev;

4742 4743
	if (dev->subordinate || !dev->slot ||
	    dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
4744 4745 4746 4747 4748 4749 4750 4751 4752
		return -ENOTTY;

	list_for_each_entry(pdev, &dev->bus->devices, bus_list)
		if (pdev != dev && pdev->slot == dev->slot)
			return -ENOTTY;

	return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
}

4753 4754 4755 4756 4757 4758 4759
static void pci_dev_lock(struct pci_dev *dev)
{
	pci_cfg_access_lock(dev);
	/* block PM suspend, driver probe, etc. */
	device_lock(&dev->dev);
}

4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771
/* Return 1 on successful lock, 0 on contention */
static int pci_dev_trylock(struct pci_dev *dev)
{
	if (pci_cfg_access_trylock(dev)) {
		if (device_trylock(&dev->dev))
			return 1;
		pci_cfg_access_unlock(dev);
	}

	return 0;
}

4772 4773 4774 4775 4776 4777
static void pci_dev_unlock(struct pci_dev *dev)
{
	device_unlock(&dev->dev);
	pci_cfg_access_unlock(dev);
}

4778
static void pci_dev_save_and_disable(struct pci_dev *dev)
4779 4780 4781 4782
{
	const struct pci_error_handlers *err_handler =
			dev->driver ? dev->driver->err_handler : NULL;

4783
	/*
4784
	 * dev->driver->err_handler->reset_prepare() is protected against
4785 4786 4787
	 * races with ->remove() by the device lock, which must be held by
	 * the caller.
	 */
4788 4789
	if (err_handler && err_handler->reset_prepare)
		err_handler->reset_prepare(dev);
4790

4791 4792 4793 4794 4795 4796 4797
	/*
	 * Wake-up device prior to save.  PM registers default to D0 after
	 * reset and a simple register restore doesn't reliably return
	 * to a non-D0 state anyway.
	 */
	pci_set_power_state(dev, PCI_D0);

4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810
	pci_save_state(dev);
	/*
	 * Disable the device by clearing the Command register, except for
	 * INTx-disable which is set.  This not only disables MMIO and I/O port
	 * BARs, but also prevents the device from being Bus Master, preventing
	 * DMA from the device including MSI/MSI-X interrupts.  For PCI 2.3
	 * compliant devices, INTx-disable prevents legacy interrupts.
	 */
	pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
}

static void pci_dev_restore(struct pci_dev *dev)
{
4811 4812
	const struct pci_error_handlers *err_handler =
			dev->driver ? dev->driver->err_handler : NULL;
4813

4814 4815
	pci_restore_state(dev);

4816 4817 4818 4819 4820 4821 4822
	/*
	 * dev->driver->err_handler->reset_done() is protected against
	 * races with ->remove() by the device lock, which must be held by
	 * the caller.
	 */
	if (err_handler && err_handler->reset_done)
		err_handler->reset_done(dev);
S
Sheng Yang 已提交
4823
}
4824

4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835
/**
 * __pci_reset_function_locked - reset a PCI device function while holding
 * the @dev mutex lock.
 * @dev: PCI device to reset
 *
 * Some devices allow an individual function to be reset without affecting
 * other functions in the same device.  The PCI device must be responsive
 * to PCI config space in order to use this function.
 *
 * The device function is presumed to be unused and the caller is holding
 * the device mutex lock when this function is called.
B
Bjorn Helgaas 已提交
4836
 *
4837 4838 4839 4840 4841 4842 4843 4844 4845 4846
 * Resetting the device will make the contents of PCI configuration space
 * random, so any caller of this must be prepared to reinitialise the
 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
 * etc.
 *
 * Returns 0 if the device function was successfully reset or negative if the
 * device doesn't support resetting a single function.
 */
int __pci_reset_function_locked(struct pci_dev *dev)
{
4847 4848 4849 4850
	int rc;

	might_sleep();

4851 4852 4853 4854 4855 4856 4857 4858
	/*
	 * A reset method returns -ENOTTY if it doesn't support this device
	 * and we should try the next method.
	 *
	 * If it returns 0 (success), we're finished.  If it returns any
	 * other error, we're also finished: this indicates that further
	 * reset mechanisms might be broken on the device.
	 */
4859 4860 4861 4862
	rc = pci_dev_specific_reset(dev, 0);
	if (rc != -ENOTTY)
		return rc;
	if (pcie_has_flr(dev)) {
4863 4864 4865
		rc = pcie_flr(dev);
		if (rc != -ENOTTY)
			return rc;
4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876
	}
	rc = pci_af_flr(dev, 0);
	if (rc != -ENOTTY)
		return rc;
	rc = pci_pm_reset(dev, 0);
	if (rc != -ENOTTY)
		return rc;
	rc = pci_dev_reset_slot_function(dev, 0);
	if (rc != -ENOTTY)
		return rc;
	return pci_parent_bus_reset(dev, 0);
4877 4878 4879
}
EXPORT_SYMBOL_GPL(__pci_reset_function_locked);

4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892
/**
 * pci_probe_reset_function - check whether the device can be safely reset
 * @dev: PCI device to reset
 *
 * Some devices allow an individual function to be reset without affecting
 * other functions in the same device.  The PCI device must be responsive
 * to PCI config space in order to use this function.
 *
 * Returns 0 if the device function can be reset or negative if the
 * device doesn't support resetting a single function.
 */
int pci_probe_reset_function(struct pci_dev *dev)
{
4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912
	int rc;

	might_sleep();

	rc = pci_dev_specific_reset(dev, 1);
	if (rc != -ENOTTY)
		return rc;
	if (pcie_has_flr(dev))
		return 0;
	rc = pci_af_flr(dev, 1);
	if (rc != -ENOTTY)
		return rc;
	rc = pci_pm_reset(dev, 1);
	if (rc != -ENOTTY)
		return rc;
	rc = pci_dev_reset_slot_function(dev, 1);
	if (rc != -ENOTTY)
		return rc;

	return pci_parent_bus_reset(dev, 1);
4913 4914
}

4915
/**
Y
Yu Zhao 已提交
4916 4917
 * pci_reset_function - quiesce and reset a PCI device function
 * @dev: PCI device to reset
4918 4919 4920 4921 4922 4923 4924
 *
 * Some devices allow an individual function to be reset without affecting
 * other functions in the same device.  The PCI device must be responsive
 * to PCI config space in order to use this function.
 *
 * This function does not just reset the PCI portion of a device, but
 * clears all the state associated with the device.  This function differs
4925 4926
 * from __pci_reset_function_locked() in that it saves and restores device state
 * over the reset and takes the PCI device lock.
4927
 *
Y
Yu Zhao 已提交
4928
 * Returns 0 if the device function was successfully reset or negative if the
4929 4930 4931 4932
 * device doesn't support resetting a single function.
 */
int pci_reset_function(struct pci_dev *dev)
{
Y
Yu Zhao 已提交
4933
	int rc;
4934

4935 4936
	if (!dev->reset_fn)
		return -ENOTTY;
4937

4938
	pci_dev_lock(dev);
4939
	pci_dev_save_and_disable(dev);
4940

4941
	rc = __pci_reset_function_locked(dev);
4942

4943
	pci_dev_restore(dev);
4944
	pci_dev_unlock(dev);
4945

Y
Yu Zhao 已提交
4946
	return rc;
4947 4948 4949
}
EXPORT_SYMBOL_GPL(pci_reset_function);

4950 4951 4952 4953 4954 4955 4956 4957 4958 4959
/**
 * pci_reset_function_locked - quiesce and reset a PCI device function
 * @dev: PCI device to reset
 *
 * Some devices allow an individual function to be reset without affecting
 * other functions in the same device.  The PCI device must be responsive
 * to PCI config space in order to use this function.
 *
 * This function does not just reset the PCI portion of a device, but
 * clears all the state associated with the device.  This function differs
4960
 * from __pci_reset_function_locked() in that it saves and restores device state
4961 4962 4963 4964 4965 4966 4967 4968 4969 4970
 * over the reset.  It also differs from pci_reset_function() in that it
 * requires the PCI device lock to be held.
 *
 * Returns 0 if the device function was successfully reset or negative if the
 * device doesn't support resetting a single function.
 */
int pci_reset_function_locked(struct pci_dev *dev)
{
	int rc;

4971 4972
	if (!dev->reset_fn)
		return -ENOTTY;
4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983

	pci_dev_save_and_disable(dev);

	rc = __pci_reset_function_locked(dev);

	pci_dev_restore(dev);

	return rc;
}
EXPORT_SYMBOL_GPL(pci_reset_function_locked);

4984 4985 4986 4987 4988 4989 4990 4991 4992 4993
/**
 * pci_try_reset_function - quiesce and reset a PCI device function
 * @dev: PCI device to reset
 *
 * Same as above, except return -EAGAIN if unable to lock device.
 */
int pci_try_reset_function(struct pci_dev *dev)
{
	int rc;

4994 4995
	if (!dev->reset_fn)
		return -ENOTTY;
4996

4997 4998
	if (!pci_dev_trylock(dev))
		return -EAGAIN;
4999

5000
	pci_dev_save_and_disable(dev);
5001
	rc = __pci_reset_function_locked(dev);
5002
	pci_dev_restore(dev);
5003
	pci_dev_unlock(dev);
5004 5005 5006 5007 5008

	return rc;
}
EXPORT_SYMBOL_GPL(pci_try_reset_function);

5009 5010 5011 5012 5013
/* Do any devices on or below this bus prevent a bus reset? */
static bool pci_bus_resetable(struct pci_bus *bus)
{
	struct pci_dev *dev;

5014 5015 5016 5017

	if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
		return false;

5018 5019 5020 5021 5022 5023 5024 5025 5026
	list_for_each_entry(dev, &bus->devices, bus_list) {
		if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
		    (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
			return false;
	}

	return true;
}

5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050
/* Lock devices from the top of the tree down */
static void pci_bus_lock(struct pci_bus *bus)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		pci_dev_lock(dev);
		if (dev->subordinate)
			pci_bus_lock(dev->subordinate);
	}
}

/* Unlock devices from the bottom of the tree up */
static void pci_bus_unlock(struct pci_bus *bus)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		if (dev->subordinate)
			pci_bus_unlock(dev->subordinate);
		pci_dev_unlock(dev);
	}
}

5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076
/* Return 1 on successful lock, 0 on contention */
static int pci_bus_trylock(struct pci_bus *bus)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		if (!pci_dev_trylock(dev))
			goto unlock;
		if (dev->subordinate) {
			if (!pci_bus_trylock(dev->subordinate)) {
				pci_dev_unlock(dev);
				goto unlock;
			}
		}
	}
	return 1;

unlock:
	list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
		if (dev->subordinate)
			pci_bus_unlock(dev->subordinate);
		pci_dev_unlock(dev);
	}
	return 0;
}

5077 5078 5079 5080 5081
/* Do any devices on or below this slot prevent a bus reset? */
static bool pci_slot_resetable(struct pci_slot *slot)
{
	struct pci_dev *dev;

5082 5083 5084 5085
	if (slot->bus->self &&
	    (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
		return false;

5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096
	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
		    (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
			return false;
	}

	return true;
}

5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124
/* Lock devices from the top of the tree down */
static void pci_slot_lock(struct pci_slot *slot)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		pci_dev_lock(dev);
		if (dev->subordinate)
			pci_bus_lock(dev->subordinate);
	}
}

/* Unlock devices from the bottom of the tree up */
static void pci_slot_unlock(struct pci_slot *slot)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		if (dev->subordinate)
			pci_bus_unlock(dev->subordinate);
		pci_dev_unlock(dev);
	}
}

5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155
/* Return 1 on successful lock, 0 on contention */
static int pci_slot_trylock(struct pci_slot *slot)
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		if (!pci_dev_trylock(dev))
			goto unlock;
		if (dev->subordinate) {
			if (!pci_bus_trylock(dev->subordinate)) {
				pci_dev_unlock(dev);
				goto unlock;
			}
		}
	}
	return 1;

unlock:
	list_for_each_entry_continue_reverse(dev,
					     &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		if (dev->subordinate)
			pci_bus_unlock(dev->subordinate);
		pci_dev_unlock(dev);
	}
	return 0;
}

5156 5157 5158 5159 5160
/*
 * Save and disable devices from the top of the tree down while holding
 * the @dev mutex lock for the entire tree.
 */
static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
5161 5162 5163 5164 5165 5166
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		pci_dev_save_and_disable(dev);
		if (dev->subordinate)
5167
			pci_bus_save_and_disable_locked(dev->subordinate);
5168 5169 5170 5171
	}
}

/*
5172 5173 5174
 * Restore devices from top of the tree down while holding @dev mutex lock
 * for the entire tree.  Parent bridges need to be restored before we can
 * get to subordinate devices.
5175
 */
5176
static void pci_bus_restore_locked(struct pci_bus *bus)
5177 5178 5179 5180 5181 5182
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		pci_dev_restore(dev);
		if (dev->subordinate)
5183
			pci_bus_restore_locked(dev->subordinate);
5184 5185 5186
	}
}

5187 5188 5189 5190 5191
/*
 * Save and disable devices from the top of the tree down while holding
 * the @dev mutex lock for the entire tree.
 */
static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
5192 5193 5194 5195 5196 5197 5198 5199
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		pci_dev_save_and_disable(dev);
		if (dev->subordinate)
5200
			pci_bus_save_and_disable_locked(dev->subordinate);
5201 5202 5203 5204
	}
}

/*
5205 5206 5207
 * Restore devices from top of the tree down while holding @dev mutex lock
 * for the entire tree.  Parent bridges need to be restored before we can
 * get to subordinate devices.
5208
 */
5209
static void pci_slot_restore_locked(struct pci_slot *slot)
5210 5211 5212 5213 5214 5215 5216 5217
{
	struct pci_dev *dev;

	list_for_each_entry(dev, &slot->bus->devices, bus_list) {
		if (!dev->slot || dev->slot != slot)
			continue;
		pci_dev_restore(dev);
		if (dev->subordinate)
5218
			pci_bus_restore_locked(dev->subordinate);
5219 5220 5221 5222 5223 5224 5225
	}
}

static int pci_slot_reset(struct pci_slot *slot, int probe)
{
	int rc;

5226
	if (!slot || !pci_slot_resetable(slot))
5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
		return -ENOTTY;

	if (!probe)
		pci_slot_lock(slot);

	might_sleep();

	rc = pci_reset_hotplug_slot(slot->hotplug, probe);

	if (!probe)
		pci_slot_unlock(slot);

	return rc;
}

5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253
/**
 * pci_probe_reset_slot - probe whether a PCI slot can be reset
 * @slot: PCI slot to probe
 *
 * Return 0 if slot can be reset, negative if a slot reset is not supported.
 */
int pci_probe_reset_slot(struct pci_slot *slot)
{
	return pci_slot_reset(slot, 1);
}
EXPORT_SYMBOL_GPL(pci_probe_reset_slot);

5254
/**
5255
 * __pci_reset_slot - Try to reset a PCI slot
5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266
 * @slot: PCI slot to reset
 *
 * A PCI bus may host multiple slots, each slot may support a reset mechanism
 * independent of other slots.  For instance, some slots may support slot power
 * control.  In the case of a 1:1 bus to slot architecture, this function may
 * wrap the bus reset to avoid spurious slot related events such as hotplug.
 * Generally a slot reset should be attempted before a bus reset.  All of the
 * function of the slot and any subordinate buses behind the slot are reset
 * through this function.  PCI config space of all devices in the slot and
 * behind the slot is saved before and restored after reset.
 *
5267 5268
 * Same as above except return -EAGAIN if the slot cannot be locked
 */
5269
static int __pci_reset_slot(struct pci_slot *slot)
5270 5271 5272 5273 5274 5275 5276 5277
{
	int rc;

	rc = pci_slot_reset(slot, 1);
	if (rc)
		return rc;

	if (pci_slot_trylock(slot)) {
5278
		pci_slot_save_and_disable_locked(slot);
5279 5280
		might_sleep();
		rc = pci_reset_hotplug_slot(slot->hotplug, 0);
5281
		pci_slot_restore_locked(slot);
5282 5283 5284 5285 5286 5287 5288
		pci_slot_unlock(slot);
	} else
		rc = -EAGAIN;

	return rc;
}

5289 5290
static int pci_bus_reset(struct pci_bus *bus, int probe)
{
5291 5292
	int ret;

5293
	if (!bus->self || !pci_bus_resetable(bus))
5294 5295 5296 5297 5298 5299 5300 5301 5302
		return -ENOTTY;

	if (probe)
		return 0;

	pci_bus_lock(bus);

	might_sleep();

5303
	ret = pci_bridge_secondary_bus_reset(bus->self);
5304 5305 5306

	pci_bus_unlock(bus);

5307
	return ret;
5308 5309
}

5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344
/**
 * pci_bus_error_reset - reset the bridge's subordinate bus
 * @bridge: The parent device that connects to the bus to reset
 *
 * This function will first try to reset the slots on this bus if the method is
 * available. If slot reset fails or is not available, this will fall back to a
 * secondary bus reset.
 */
int pci_bus_error_reset(struct pci_dev *bridge)
{
	struct pci_bus *bus = bridge->subordinate;
	struct pci_slot *slot;

	if (!bus)
		return -ENOTTY;

	mutex_lock(&pci_slot_mutex);
	if (list_empty(&bus->slots))
		goto bus_reset;

	list_for_each_entry(slot, &bus->slots, list)
		if (pci_probe_reset_slot(slot))
			goto bus_reset;

	list_for_each_entry(slot, &bus->slots, list)
		if (pci_slot_reset(slot, 0))
			goto bus_reset;

	mutex_unlock(&pci_slot_mutex);
	return 0;
bus_reset:
	mutex_unlock(&pci_slot_mutex);
	return pci_bus_reset(bridge->subordinate, 0);
}

5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356
/**
 * pci_probe_reset_bus - probe whether a PCI bus can be reset
 * @bus: PCI bus to probe
 *
 * Return 0 if bus can be reset, negative if a bus reset is not supported.
 */
int pci_probe_reset_bus(struct pci_bus *bus)
{
	return pci_bus_reset(bus, 1);
}
EXPORT_SYMBOL_GPL(pci_probe_reset_bus);

5357
/**
5358
 * __pci_reset_bus - Try to reset a PCI bus
5359 5360
 * @bus: top level PCI bus to reset
 *
5361
 * Same as above except return -EAGAIN if the bus cannot be locked
5362
 */
5363
static int __pci_reset_bus(struct pci_bus *bus)
5364 5365 5366 5367 5368 5369 5370
{
	int rc;

	rc = pci_bus_reset(bus, 1);
	if (rc)
		return rc;

5371
	if (pci_bus_trylock(bus)) {
5372
		pci_bus_save_and_disable_locked(bus);
5373
		might_sleep();
5374
		rc = pci_bridge_secondary_bus_reset(bus->self);
5375
		pci_bus_restore_locked(bus);
5376 5377 5378
		pci_bus_unlock(bus);
	} else
		rc = -EAGAIN;
5379 5380 5381 5382

	return rc;
}

5383
/**
5384
 * pci_reset_bus - Try to reset a PCI bus
5385
 * @pdev: top level PCI device to reset via slot/bus
5386 5387 5388
 *
 * Same as above except return -EAGAIN if the bus cannot be locked
 */
5389
int pci_reset_bus(struct pci_dev *pdev)
5390
{
5391
	return (!pci_probe_reset_slot(pdev->slot)) ?
5392
	    __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
5393
}
5394
EXPORT_SYMBOL_GPL(pci_reset_bus);
5395

5396 5397 5398 5399
/**
 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
 * @dev: PCI device to query
 *
B
Bjorn Helgaas 已提交
5400 5401
 * Returns mmrbc: maximum designed memory read count in bytes or
 * appropriate error value.
5402 5403 5404
 */
int pcix_get_max_mmrbc(struct pci_dev *dev)
{
5405
	int cap;
5406 5407 5408 5409 5410 5411
	u32 stat;

	cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
	if (!cap)
		return -EINVAL;

5412
	if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5413 5414
		return -EINVAL;

5415
	return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
5416 5417 5418 5419 5420 5421 5422
}
EXPORT_SYMBOL(pcix_get_max_mmrbc);

/**
 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
 * @dev: PCI device to query
 *
B
Bjorn Helgaas 已提交
5423 5424
 * Returns mmrbc: maximum memory read count in bytes or appropriate error
 * value.
5425 5426 5427
 */
int pcix_get_mmrbc(struct pci_dev *dev)
{
5428
	int cap;
5429
	u16 cmd;
5430 5431 5432 5433 5434

	cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
	if (!cap)
		return -EINVAL;

5435 5436
	if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
		return -EINVAL;
5437

5438
	return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
5439 5440 5441 5442 5443 5444 5445 5446 5447
}
EXPORT_SYMBOL(pcix_get_mmrbc);

/**
 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
 * @dev: PCI device to query
 * @mmrbc: maximum memory read count in bytes
 *    valid values are 512, 1024, 2048, 4096
 *
B
Bjorn Helgaas 已提交
5448
 * If possible sets maximum memory read byte count, some bridges have errata
5449 5450 5451 5452
 * that prevent this.
 */
int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
{
5453
	int cap;
5454 5455
	u32 stat, v, o;
	u16 cmd;
5456

5457
	if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
5458
		return -EINVAL;
5459 5460 5461 5462 5463

	v = ffs(mmrbc) - 10;

	cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
	if (!cap)
5464
		return -EINVAL;
5465

5466 5467
	if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
		return -EINVAL;
5468 5469 5470 5471

	if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
		return -E2BIG;

5472 5473
	if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
		return -EINVAL;
5474 5475 5476

	o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
	if (o != v) {
5477
		if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
5478 5479 5480 5481
			return -EIO;

		cmd &= ~PCI_X_CMD_MAX_READ;
		cmd |= v << 2;
5482 5483
		if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
			return -EIO;
5484
	}
5485
	return 0;
5486 5487 5488 5489 5490 5491 5492
}
EXPORT_SYMBOL(pcix_set_mmrbc);

/**
 * pcie_get_readrq - get PCI Express read request size
 * @dev: PCI device to query
 *
B
Bjorn Helgaas 已提交
5493
 * Returns maximum memory read request in bytes or appropriate error value.
5494 5495 5496 5497 5498
 */
int pcie_get_readrq(struct pci_dev *dev)
{
	u16 ctl;

5499
	pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
5500

5501
	return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5502 5503 5504 5505 5506 5507
}
EXPORT_SYMBOL(pcie_get_readrq);

/**
 * pcie_set_readrq - set PCI Express maximum memory read request
 * @dev: PCI device to query
5508
 * @rq: maximum memory read count in bytes
5509 5510
 *    valid values are 128, 256, 512, 1024, 2048, 4096
 *
5511
 * If possible sets maximum memory read request in bytes
5512 5513 5514
 */
int pcie_set_readrq(struct pci_dev *dev, int rq)
{
5515
	u16 v;
5516

5517
	if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
5518
		return -EINVAL;
5519

5520
	/*
B
Bjorn Helgaas 已提交
5521 5522 5523
	 * If using the "performance" PCIe config, we clamp the read rq
	 * size to the max packet size to keep the host bridge from
	 * generating requests larger than we can cope with.
5524 5525 5526 5527 5528 5529 5530 5531 5532
	 */
	if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
		int mps = pcie_get_mps(dev);

		if (mps < rq)
			rq = mps;
	}

	v = (ffs(rq) - 8) << 12;
5533

5534 5535
	return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
						  PCI_EXP_DEVCTL_READRQ, v);
5536 5537 5538
}
EXPORT_SYMBOL(pcie_set_readrq);

5539 5540 5541 5542 5543 5544 5545 5546 5547 5548
/**
 * pcie_get_mps - get PCI Express maximum payload size
 * @dev: PCI device to query
 *
 * Returns maximum payload size in bytes
 */
int pcie_get_mps(struct pci_dev *dev)
{
	u16 ctl;

5549
	pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
5550

5551
	return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5552
}
5553
EXPORT_SYMBOL(pcie_get_mps);
5554 5555 5556 5557

/**
 * pcie_set_mps - set PCI Express maximum payload size
 * @dev: PCI device to query
5558
 * @mps: maximum payload size in bytes
5559 5560 5561 5562 5563 5564
 *    valid values are 128, 256, 512, 1024, 2048, 4096
 *
 * If possible sets maximum payload size
 */
int pcie_set_mps(struct pci_dev *dev, int mps)
{
5565
	u16 v;
5566 5567

	if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
5568
		return -EINVAL;
5569 5570

	v = ffs(mps) - 8;
5571
	if (v > dev->pcie_mpss)
5572
		return -EINVAL;
5573 5574
	v <<= 5;

5575 5576
	return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
						  PCI_EXP_DEVCTL_PAYLOAD, v);
5577
}
5578
EXPORT_SYMBOL(pcie_set_mps);
5579

5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637
/**
 * pcie_bandwidth_available - determine minimum link settings of a PCIe
 *			      device and its bandwidth limitation
 * @dev: PCI device to query
 * @limiting_dev: storage for device causing the bandwidth limitation
 * @speed: storage for speed of limiting device
 * @width: storage for width of limiting device
 *
 * Walk up the PCI device chain and find the point where the minimum
 * bandwidth is available.  Return the bandwidth available there and (if
 * limiting_dev, speed, and width pointers are supplied) information about
 * that point.  The bandwidth returned is in Mb/s, i.e., megabits/second of
 * raw bandwidth.
 */
u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
			     enum pci_bus_speed *speed,
			     enum pcie_link_width *width)
{
	u16 lnksta;
	enum pci_bus_speed next_speed;
	enum pcie_link_width next_width;
	u32 bw, next_bw;

	if (speed)
		*speed = PCI_SPEED_UNKNOWN;
	if (width)
		*width = PCIE_LNK_WIDTH_UNKNOWN;

	bw = 0;

	while (dev) {
		pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);

		next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
		next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
			PCI_EXP_LNKSTA_NLW_SHIFT;

		next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);

		/* Check if current device limits the total bandwidth */
		if (!bw || next_bw <= bw) {
			bw = next_bw;

			if (limiting_dev)
				*limiting_dev = dev;
			if (speed)
				*speed = next_speed;
			if (width)
				*width = next_width;
		}

		dev = pci_upstream_bridge(dev);
	}

	return bw;
}
EXPORT_SYMBOL(pcie_bandwidth_available);

5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649
/**
 * pcie_get_speed_cap - query for the PCI device's link speed capability
 * @dev: PCI device to query
 *
 * Query the PCI device speed capability.  Return the maximum link speed
 * supported by the device.
 */
enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
{
	u32 lnkcap2, lnkcap;

	/*
5650 5651 5652 5653 5654 5655 5656
	 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18.  The
	 * implementation note there recommends using the Supported Link
	 * Speeds Vector in Link Capabilities 2 when supported.
	 *
	 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
	 * should use the Supported Link Speeds field in Link Capabilities,
	 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
5657 5658 5659
	 */
	pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
	if (lnkcap2) { /* PCIe r3.0-compliant */
5660 5661 5662
		if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_32_0GB)
			return PCIE_SPEED_32_0GT;
		else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_16_0GB)
5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673
			return PCIE_SPEED_16_0GT;
		else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
			return PCIE_SPEED_8_0GT;
		else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
			return PCIE_SPEED_5_0GT;
		else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
			return PCIE_SPEED_2_5GT;
		return PCI_SPEED_UNKNOWN;
	}

	pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5674 5675 5676 5677
	if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
		return PCIE_SPEED_5_0GT;
	else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
		return PCIE_SPEED_2_5GT;
5678 5679 5680

	return PCI_SPEED_UNKNOWN;
}
5681
EXPORT_SYMBOL(pcie_get_speed_cap);
5682

5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699
/**
 * pcie_get_width_cap - query for the PCI device's link width capability
 * @dev: PCI device to query
 *
 * Query the PCI device width capability.  Return the maximum link width
 * supported by the device.
 */
enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
{
	u32 lnkcap;

	pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
	if (lnkcap)
		return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;

	return PCIE_LNK_WIDTH_UNKNOWN;
}
5700
EXPORT_SYMBOL(pcie_get_width_cap);
5701

5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723
/**
 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
 * @dev: PCI device
 * @speed: storage for link speed
 * @width: storage for link width
 *
 * Calculate a PCI device's link bandwidth by querying for its link speed
 * and width, multiplying them, and applying encoding overhead.  The result
 * is in Mb/s, i.e., megabits/second of raw bandwidth.
 */
u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
			   enum pcie_link_width *width)
{
	*speed = pcie_get_speed_cap(dev);
	*width = pcie_get_width_cap(dev);

	if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
		return 0;

	return *width * PCIE_SPEED2MBS_ENC(*speed);
}

5724
/**
5725
 * __pcie_print_link_status - Report the PCI device's link speed and width
5726
 * @dev: PCI device to query
5727
 * @verbose: Print info even when enough bandwidth is available
5728
 *
5729 5730 5731 5732
 * If the available bandwidth at the device is less than the device is
 * capable of, report the device's maximum possible bandwidth and the
 * upstream link that limits its performance.  If @verbose, always print
 * the available bandwidth, even if the device isn't constrained.
5733
 */
5734
void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
5735 5736 5737 5738 5739 5740 5741 5742 5743
{
	enum pcie_link_width width, width_cap;
	enum pci_bus_speed speed, speed_cap;
	struct pci_dev *limiting_dev = NULL;
	u32 bw_avail, bw_cap;

	bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
	bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);

5744
	if (bw_avail >= bw_cap && verbose)
5745
		pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
5746 5747
			 bw_cap / 1000, bw_cap % 1000,
			 PCIE_SPEED2STR(speed_cap), width_cap);
5748
	else if (bw_avail < bw_cap)
5749
		pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
5750 5751 5752 5753 5754 5755
			 bw_avail / 1000, bw_avail % 1000,
			 PCIE_SPEED2STR(speed), width,
			 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
			 bw_cap / 1000, bw_cap % 1000,
			 PCIE_SPEED2STR(speed_cap), width_cap);
}
5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766

/**
 * pcie_print_link_status - Report the PCI device's link speed and width
 * @dev: PCI device to query
 *
 * Report the available bandwidth at the device.
 */
void pcie_print_link_status(struct pci_dev *dev)
{
	__pcie_print_link_status(dev, true);
}
5767 5768
EXPORT_SYMBOL(pcie_print_link_status);

5769 5770
/**
 * pci_select_bars - Make BAR mask from the type of resource
5771
 * @dev: the PCI device for which BAR mask is made
5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783
 * @flags: resource type mask to be selected
 *
 * This helper routine makes bar mask from the type of resource.
 */
int pci_select_bars(struct pci_dev *dev, unsigned long flags)
{
	int i, bars = 0;
	for (i = 0; i < PCI_NUM_RESOURCES; i++)
		if (pci_resource_flags(dev, i) & flags)
			bars |= (1 << i);
	return bars;
}
5784
EXPORT_SYMBOL(pci_select_bars);
5785

5786 5787 5788 5789 5790 5791 5792 5793 5794
/* Some architectures require additional programming to enable VGA */
static arch_set_vga_state_t arch_set_vga_state;

void __init pci_register_set_vga_state(arch_set_vga_state_t func)
{
	arch_set_vga_state = func;	/* NULL disables */
}

static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
R
Ryan Desfosses 已提交
5795
				  unsigned int command_bits, u32 flags)
5796 5797 5798
{
	if (arch_set_vga_state)
		return arch_set_vga_state(dev, decode, command_bits,
5799
						flags);
5800 5801 5802
	return 0;
}

5803 5804
/**
 * pci_set_vga_state - set VGA decode state on device and parents if requested
R
Randy Dunlap 已提交
5805 5806 5807
 * @dev: the PCI device
 * @decode: true = enable decoding, false = disable decoding
 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
R
Randy Dunlap 已提交
5808
 * @flags: traverse ancestors and change bridges
5809
 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
5810 5811
 */
int pci_set_vga_state(struct pci_dev *dev, bool decode,
5812
		      unsigned int command_bits, u32 flags)
5813 5814 5815 5816
{
	struct pci_bus *bus;
	struct pci_dev *bridge;
	u16 cmd;
5817
	int rc;
5818

5819
	WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
5820

5821
	/* ARCH specific VGA enables */
5822
	rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
5823 5824 5825
	if (rc)
		return rc;

5826 5827 5828 5829 5830 5831 5832 5833
	if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
		pci_read_config_word(dev, PCI_COMMAND, &cmd);
		if (decode == true)
			cmd |= command_bits;
		else
			cmd &= ~command_bits;
		pci_write_config_word(dev, PCI_COMMAND, cmd);
	}
5834

5835
	if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855
		return 0;

	bus = dev->bus;
	while (bus) {
		bridge = bus->self;
		if (bridge) {
			pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
					     &cmd);
			if (decode == true)
				cmd |= PCI_BRIDGE_CTL_VGA;
			else
				cmd &= ~PCI_BRIDGE_CTL_VGA;
			pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
					      cmd);
		}
		bus = bus->parent;
	}
	return 0;
}

5856 5857 5858 5859 5860
/**
 * pci_add_dma_alias - Add a DMA devfn alias for a device
 * @dev: the PCI device for which alias is added
 * @devfn: alias slot and function
 *
5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873
 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
 * which is used to program permissible bus-devfn source addresses for DMA
 * requests in an IOMMU.  These aliases factor into IOMMU group creation
 * and are useful for devices generating DMA requests beyond or different
 * from their logical bus-devfn.  Examples include device quirks where the
 * device simply uses the wrong devfn, as well as non-transparent bridges
 * where the alias may be a proxy for devices in another domain.
 *
 * IOMMU group creation is performed during device discovery or addition,
 * prior to any potential DMA mapping and therefore prior to driver probing
 * (especially for userspace assigned devices where IOMMU group definition
 * cannot be left as a userspace activity).  DMA aliases should therefore
 * be configured via quirks, such as the PCI fixup header quirk.
5874 5875 5876
 */
void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
{
5877
	if (!dev->dma_alias_mask)
5878
		dev->dma_alias_mask = bitmap_zalloc(U8_MAX, GFP_KERNEL);
5879
	if (!dev->dma_alias_mask) {
5880
		pci_warn(dev, "Unable to allocate DMA alias mask\n");
5881 5882 5883 5884
		return;
	}

	set_bit(devfn, dev->dma_alias_mask);
5885
	pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
5886
		 PCI_SLOT(devfn), PCI_FUNC(devfn));
5887 5888
}

5889 5890 5891 5892 5893 5894 5895 5896
bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
{
	return (dev1->dma_alias_mask &&
		test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
	       (dev2->dma_alias_mask &&
		test_bit(dev1->devfn, dev2->dma_alias_mask));
}

5897 5898 5899 5900
bool pci_device_is_present(struct pci_dev *pdev)
{
	u32 v;

5901 5902
	if (pci_dev_is_disconnected(pdev))
		return false;
5903 5904 5905 5906
	return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
}
EXPORT_SYMBOL_GPL(pci_device_is_present);

5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917
void pci_ignore_hotplug(struct pci_dev *dev)
{
	struct pci_dev *bridge = dev->bus->self;

	dev->ignore_hotplug = 1;
	/* Propagate the "ignore hotplug" setting to the parent bridge. */
	if (bridge)
		bridge->ignore_hotplug = 1;
}
EXPORT_SYMBOL_GPL(pci_ignore_hotplug);

5918 5919 5920 5921 5922
resource_size_t __weak pcibios_default_alignment(void)
{
	return 0;
}

5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934
/*
 * Arches that don't want to expose struct resource to userland as-is in
 * sysfs and /proc can implement their own pci_resource_to_user().
 */
void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
				 const struct resource *rsrc,
				 resource_size_t *start, resource_size_t *end)
{
	*start = rsrc->start;
	*end = rsrc->end;
}

5935
static char *resource_alignment_param;
5936
static DEFINE_SPINLOCK(resource_alignment_lock);
5937 5938 5939 5940

/**
 * pci_specified_resource_alignment - get resource alignment specified by user.
 * @dev: the PCI device to get
5941
 * @resize: whether or not to change resources' size when reassigning alignment
5942 5943 5944 5945
 *
 * RETURNS: Resource alignment if it is specified.
 *          Zero if it is not specified.
 */
5946 5947
static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
							bool *resize)
5948
{
5949
	int align_order, count;
5950
	resource_size_t align = pcibios_default_alignment();
5951 5952
	const char *p;
	int ret;
5953 5954 5955

	spin_lock(&resource_alignment_lock);
	p = resource_alignment_param;
5956
	if (!p || !*p)
5957 5958
		goto out;
	if (pci_has_flag(PCI_PROBE_ONLY)) {
5959
		align = 0;
5960 5961 5962 5963
		pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
		goto out;
	}

5964 5965 5966 5967 5968 5969 5970 5971
	while (*p) {
		count = 0;
		if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
							p[count] == '@') {
			p += count + 1;
		} else {
			align_order = -1;
		}
5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984

		ret = pci_dev_str_match(dev, p, &p);
		if (ret == 1) {
			*resize = true;
			if (align_order == -1)
				align = PAGE_SIZE;
			else
				align = 1 << align_order;
			break;
		} else if (ret < 0) {
			pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
			       p);
			break;
5985
		}
5986

5987 5988 5989 5990 5991 5992
		if (*p != ';' && *p != ',') {
			/* End of param or invalid format */
			break;
		}
		p++;
	}
5993
out:
5994 5995 5996 5997
	spin_unlock(&resource_alignment_lock);
	return align;
}

5998
static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
5999
					   resource_size_t align, bool resize)
6000 6001 6002 6003 6004 6005 6006 6007
{
	struct resource *r = &dev->resource[bar];
	resource_size_t size;

	if (!(r->flags & IORESOURCE_MEM))
		return;

	if (r->flags & IORESOURCE_PCI_FIXED) {
6008
		pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
6009 6010 6011 6012 6013
			 bar, r, (unsigned long long)align);
		return;
	}

	size = resource_size(r);
6014 6015
	if (size >= align)
		return;
6016

6017
	/*
6018 6019
	 * Increase the alignment of the resource.  There are two ways we
	 * can do this:
6020
	 *
6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042
	 * 1) Increase the size of the resource.  BARs are aligned on their
	 *    size, so when we reallocate space for this resource, we'll
	 *    allocate it with the larger alignment.  This also prevents
	 *    assignment of any other BARs inside the alignment region, so
	 *    if we're requesting page alignment, this means no other BARs
	 *    will share the page.
	 *
	 *    The disadvantage is that this makes the resource larger than
	 *    the hardware BAR, which may break drivers that compute things
	 *    based on the resource size, e.g., to find registers at a
	 *    fixed offset before the end of the BAR.
	 *
	 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
	 *    set r->start to the desired alignment.  By itself this
	 *    doesn't prevent other BARs being put inside the alignment
	 *    region, but if we realign *every* resource of every device in
	 *    the system, none of them will share an alignment region.
	 *
	 * When the user has requested alignment for only some devices via
	 * the "pci=resource_alignment" argument, "resize" is true and we
	 * use the first method.  Otherwise we assume we're aligning all
	 * devices and we use the second.
6043
	 */
6044

6045
	pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
6046
		 bar, r, (unsigned long long)align);
6047

6048 6049 6050 6051 6052 6053 6054 6055 6056
	if (resize) {
		r->start = 0;
		r->end = align - 1;
	} else {
		r->flags &= ~IORESOURCE_SIZEALIGN;
		r->flags |= IORESOURCE_STARTALIGN;
		r->start = align;
		r->end = r->start + size - 1;
	}
6057
	r->flags |= IORESOURCE_UNSET;
6058 6059
}

6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070
/*
 * This function disables memory decoding and releases memory resources
 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
 * It also rounds up size to specified alignment.
 * Later on, the kernel will assign page-aligned memory resource back
 * to the device.
 */
void pci_reassigndev_resource_alignment(struct pci_dev *dev)
{
	int i;
	struct resource *r;
6071
	resource_size_t align;
6072
	u16 command;
6073
	bool resize = false;
6074

6075 6076 6077 6078 6079 6080 6081 6082 6083
	/*
	 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
	 * 3.4.1.11.  Their resources are allocated from the space
	 * described by the VF BARx register in the PF's SR-IOV capability.
	 * We can't influence their alignment here.
	 */
	if (dev->is_virtfn)
		return;

Y
Yinghai Lu 已提交
6084
	/* check if specified PCI is target device to reassign */
6085
	align = pci_specified_resource_alignment(dev, &resize);
Y
Yinghai Lu 已提交
6086
	if (!align)
6087 6088 6089 6090
		return;

	if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
	    (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
6091
		pci_warn(dev, "Can't reassign resources to host bridge\n");
6092 6093 6094 6095 6096 6097 6098
		return;
	}

	pci_read_config_word(dev, PCI_COMMAND, &command);
	command &= ~PCI_COMMAND_MEMORY;
	pci_write_config_word(dev, PCI_COMMAND, command);

6099
	for (i = 0; i <= PCI_ROM_RESOURCE; i++)
6100
		pci_request_resource_alignment(dev, i, align, resize);
6101

6102 6103
	/*
	 * Need to disable bridge's resource window,
6104 6105 6106
	 * to enable the kernel to reassign new resource
	 * window later on.
	 */
6107
	if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
6108 6109 6110 6111
		for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
			r = &dev->resource[i];
			if (!(r->flags & IORESOURCE_MEM))
				continue;
6112
			r->flags |= IORESOURCE_UNSET;
6113 6114 6115 6116 6117 6118 6119
			r->end = resource_size(r) - 1;
			r->start = 0;
		}
		pci_disable_bridge_window(dev);
	}
}

6120
static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
6121
{
6122
	size_t count = 0;
6123 6124

	spin_lock(&resource_alignment_lock);
6125
	if (resource_alignment_param)
6126
		count = snprintf(buf, PAGE_SIZE, "%s", resource_alignment_param);
6127 6128
	spin_unlock(&resource_alignment_lock);

6129 6130 6131 6132 6133 6134 6135 6136 6137 6138
	/*
	 * When set by the command line, resource_alignment_param will not
	 * have a trailing line feed, which is ugly. So conditionally add
	 * it here.
	 */
	if (count >= 2 && buf[count - 2] != '\n' && count < PAGE_SIZE - 1) {
		buf[count - 1] = '\n';
		buf[count++] = 0;
	}

6139 6140 6141
	return count;
}

6142
static ssize_t resource_alignment_store(struct bus_type *bus,
6143 6144
					const char *buf, size_t count)
{
6145 6146 6147 6148 6149 6150 6151 6152 6153 6154
	char *param = kstrndup(buf, count, GFP_KERNEL);

	if (!param)
		return -ENOMEM;

	spin_lock(&resource_alignment_lock);
	kfree(resource_alignment_param);
	resource_alignment_param = param;
	spin_unlock(&resource_alignment_lock);
	return count;
6155 6156
}

6157
static BUS_ATTR_RW(resource_alignment);
6158 6159 6160 6161 6162 6163 6164 6165

static int __init pci_resource_alignment_sysfs_init(void)
{
	return bus_create_file(&pci_bus_type,
					&bus_attr_resource_alignment);
}
late_initcall(pci_resource_alignment_sysfs_init);

B
Bill Pemberton 已提交
6166
static void pci_no_domains(void)
6167 6168 6169 6170 6171 6172
{
#ifdef CONFIG_PCI_DOMAINS
	pci_domains_supported = 0;
#endif
}

6173
#ifdef CONFIG_PCI_DOMAINS_GENERIC
6174 6175
static atomic_t __domain_nr = ATOMIC_INIT(-1);

6176
static int pci_get_new_domain_nr(void)
6177 6178 6179
{
	return atomic_inc_return(&__domain_nr);
}
6180

6181
static int of_pci_bus_find_domain_nr(struct device *parent)
6182 6183
{
	static int use_dt_domains = -1;
6184
	int domain = -1;
6185

6186 6187
	if (parent)
		domain = of_get_pci_domain_nr(parent->of_node);
B
Bjorn Helgaas 已提交
6188

6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220
	/*
	 * Check DT domain and use_dt_domains values.
	 *
	 * If DT domain property is valid (domain >= 0) and
	 * use_dt_domains != 0, the DT assignment is valid since this means
	 * we have not previously allocated a domain number by using
	 * pci_get_new_domain_nr(); we should also update use_dt_domains to
	 * 1, to indicate that we have just assigned a domain number from
	 * DT.
	 *
	 * If DT domain property value is not valid (ie domain < 0), and we
	 * have not previously assigned a domain number from DT
	 * (use_dt_domains != 1) we should assign a domain number by
	 * using the:
	 *
	 * pci_get_new_domain_nr()
	 *
	 * API and update the use_dt_domains value to keep track of method we
	 * are using to assign domain numbers (use_dt_domains = 0).
	 *
	 * All other combinations imply we have a platform that is trying
	 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
	 * which is a recipe for domain mishandling and it is prevented by
	 * invalidating the domain value (domain = -1) and printing a
	 * corresponding error.
	 */
	if (domain >= 0 && use_dt_domains) {
		use_dt_domains = 1;
	} else if (domain < 0 && use_dt_domains != 1) {
		use_dt_domains = 0;
		domain = pci_get_new_domain_nr();
	} else {
6221 6222 6223
		if (parent)
			pr_err("Node %pOF has ", parent->of_node);
		pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
6224 6225 6226
		domain = -1;
	}

6227
	return domain;
6228
}
6229 6230 6231

int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
{
6232 6233
	return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
			       acpi_pci_bus_find_domain_nr(bus);
6234 6235
}
#endif
6236

6237
/**
6238
 * pci_ext_cfg_avail - can we access extended PCI config space?
6239 6240 6241 6242 6243
 *
 * Returns 1 if we can access PCI extended config space (offsets
 * greater than 0xff). This is the default implementation. Architecture
 * implementations can override this.
 */
6244
int __weak pci_ext_cfg_avail(void)
6245 6246 6247 6248
{
	return 1;
}

6249 6250 6251 6252 6253
void __weak pci_fixup_cardbus(struct pci_bus *bus)
{
}
EXPORT_SYMBOL(pci_fixup_cardbus);

A
Al Viro 已提交
6254
static int __init pci_setup(char *str)
L
Linus Torvalds 已提交
6255 6256 6257 6258 6259 6260
{
	while (str) {
		char *k = strchr(str, ',');
		if (k)
			*k++ = 0;
		if (*str && (str = pcibios_setup(str)) && *str) {
6261 6262
			if (!strcmp(str, "nomsi")) {
				pci_no_msi();
G
Gil Kupfer 已提交
6263 6264 6265
			} else if (!strncmp(str, "noats", 5)) {
				pr_info("PCIe: ATS is disabled\n");
				pcie_ats_disabled = true;
R
Randy Dunlap 已提交
6266 6267
			} else if (!strcmp(str, "noaer")) {
				pci_no_aer();
6268 6269
			} else if (!strcmp(str, "earlydump")) {
				pci_early_dump = true;
6270 6271
			} else if (!strncmp(str, "realloc=", 8)) {
				pci_realloc_get_opt(str + 8);
6272
			} else if (!strncmp(str, "realloc", 7)) {
6273
				pci_realloc_get_opt("on");
6274 6275
			} else if (!strcmp(str, "nodomains")) {
				pci_no_domains();
6276 6277
			} else if (!strncmp(str, "noari", 5)) {
				pcie_ari_disabled = true;
6278 6279 6280 6281
			} else if (!strncmp(str, "cbiosize=", 9)) {
				pci_cardbus_io_size = memparse(str + 9, &str);
			} else if (!strncmp(str, "cbmemsize=", 10)) {
				pci_cardbus_mem_size = memparse(str + 10, &str);
6282
			} else if (!strncmp(str, "resource_alignment=", 19)) {
6283
				resource_alignment_param = str + 19;
6284 6285
			} else if (!strncmp(str, "ecrc=", 5)) {
				pcie_ecrc_get_policy(str + 5);
6286 6287 6288 6289
			} else if (!strncmp(str, "hpiosize=", 9)) {
				pci_hotplug_io_size = memparse(str + 9, &str);
			} else if (!strncmp(str, "hpmemsize=", 10)) {
				pci_hotplug_mem_size = memparse(str + 10, &str);
6290 6291 6292 6293 6294
			} else if (!strncmp(str, "hpbussize=", 10)) {
				pci_hotplug_bus_size =
					simple_strtoul(str + 10, &str, 0);
				if (pci_hotplug_bus_size > 0xff)
					pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
6295 6296
			} else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
				pcie_bus_config = PCIE_BUS_TUNE_OFF;
6297 6298 6299 6300
			} else if (!strncmp(str, "pcie_bus_safe", 13)) {
				pcie_bus_config = PCIE_BUS_SAFE;
			} else if (!strncmp(str, "pcie_bus_perf", 13)) {
				pcie_bus_config = PCIE_BUS_PERFORMANCE;
6301 6302
			} else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
				pcie_bus_config = PCIE_BUS_PEER2PEER;
6303 6304
			} else if (!strncmp(str, "pcie_scan_all", 13)) {
				pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
6305
			} else if (!strncmp(str, "disable_acs_redir=", 18)) {
6306
				disable_acs_redir_param = str + 18;
6307
			} else {
6308
				pr_err("PCI: Unknown option `%s'\n", str);
6309
			}
L
Linus Torvalds 已提交
6310 6311 6312
		}
		str = k;
	}
6313
	return 0;
L
Linus Torvalds 已提交
6314
}
6315
early_param("pci", pci_setup);
6316 6317

/*
6318 6319 6320 6321 6322 6323 6324
 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
 * in pci_setup(), above, to point to data in the __initdata section which
 * will be freed after the init sequence is complete. We can't allocate memory
 * in pci_setup() because some architectures do not have any memory allocation
 * service available during an early_param() call. So we allocate memory and
 * copy the variable here before the init section is freed.
 *
6325 6326 6327
 */
static int __init pci_realloc_setup_params(void)
{
6328 6329
	resource_alignment_param = kstrdup(resource_alignment_param,
					   GFP_KERNEL);
6330 6331 6332 6333 6334
	disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);

	return 0;
}
pure_initcall(pci_realloc_setup_params);