op_model_mipsxx.c 8.7 KB
Newer Older
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 2004, 05, 06 by Ralf Baechle
7 8
 * Copyright (C) 2005 by MIPS Technologies, Inc.
 */
9
#include <linux/cpumask.h>
10 11 12
#include <linux/oprofile.h>
#include <linux/interrupt.h>
#include <linux/smp.h>
13
#include <asm/irq_regs.h>
14 15 16

#include "op_impl.h"

17 18 19 20 21
#define M_PERFCTL_EXL			(1UL      <<  0)
#define M_PERFCTL_KERNEL		(1UL      <<  1)
#define M_PERFCTL_SUPERVISOR		(1UL      <<  2)
#define M_PERFCTL_USER			(1UL      <<  3)
#define M_PERFCTL_INTERRUPT_ENABLE	(1UL      <<  4)
22
#define M_PERFCTL_EVENT(event)		(((event) & 0x3ff)  << 5)
23 24 25 26 27 28 29 30 31 32 33
#define M_PERFCTL_VPEID(vpe)		((vpe)    << 16)
#define M_PERFCTL_MT_EN(filter)		((filter) << 20)
#define    M_TC_EN_ALL			M_PERFCTL_MT_EN(0)
#define    M_TC_EN_VPE			M_PERFCTL_MT_EN(1)
#define    M_TC_EN_TC			M_PERFCTL_MT_EN(2)
#define M_PERFCTL_TCID(tcid)		((tcid)   << 22)
#define M_PERFCTL_WIDE			(1UL      << 30)
#define M_PERFCTL_MORE			(1UL      << 31)

#define M_COUNTER_OVERFLOW		(1UL      << 31)

34 35
static int (*save_perf_irq)(void);

36
#ifdef CONFIG_MIPS_MT_SMP
37 38 39 40 41
static int cpu_has_mipsmt_pertccounters;
#define WHAT		(M_TC_EN_VPE | \
			 M_PERFCTL_VPEID(cpu_data[smp_processor_id()].vpe_id))
#define vpe_id()	(cpu_has_mipsmt_pertccounters ? \
			0 : cpu_data[smp_processor_id()].vpe_id)
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58

/*
 * The number of bits to shift to convert between counters per core and
 * counters per VPE.  There is no reasonable interface atm to obtain the
 * number of VPEs used by Linux and in the 34K this number is fixed to two
 * anyways so we hardcore a few things here for the moment.  The way it's
 * done here will ensure that oprofile VSMP kernel will run right on a lesser
 * core like a 24K also or with maxcpus=1.
 */
static inline unsigned int vpe_shift(void)
{
	if (num_possible_cpus() > 1)
		return 1;

	return 0;
}

59
#else
60

61
#define WHAT		0
62
#define vpe_id()	0
63 64 65 66 67 68

static inline unsigned int vpe_shift(void)
{
	return 0;
}

69
#endif
70

71 72 73 74 75 76 77 78 79 80
static inline unsigned int counters_total_to_per_cpu(unsigned int counters)
{
	return counters >> vpe_shift();
}

static inline unsigned int counters_per_cpu_to_total(unsigned int counters)
{
	return counters << vpe_shift();
}

81 82 83 84
#define __define_perf_accessors(r, n, np)				\
									\
static inline unsigned int r_c0_ ## r ## n(void)			\
{									\
85
	unsigned int cpu = vpe_id();					\
86 87 88 89 90 91 92 93 94
									\
	switch (cpu) {							\
	case 0:								\
		return read_c0_ ## r ## n();				\
	case 1:								\
		return read_c0_ ## r ## np();				\
	default:							\
		BUG();							\
	}								\
95
	return 0;							\
96 97 98 99
}									\
									\
static inline void w_c0_ ## r ## n(unsigned int value)			\
{									\
100
	unsigned int cpu = vpe_id();					\
101 102 103 104 105 106 107 108 109 110 111
									\
	switch (cpu) {							\
	case 0:								\
		write_c0_ ## r ## n(value);				\
		return;							\
	case 1:								\
		write_c0_ ## r ## np(value);				\
		return;							\
	default:							\
		BUG();							\
	}								\
112
	return;								\
113 114 115 116
}									\

__define_perf_accessors(perfcntr, 0, 2)
__define_perf_accessors(perfcntr, 1, 3)
117 118
__define_perf_accessors(perfcntr, 2, 0)
__define_perf_accessors(perfcntr, 3, 1)
119 120 121

__define_perf_accessors(perfctrl, 0, 2)
__define_perf_accessors(perfctrl, 1, 3)
122 123
__define_perf_accessors(perfctrl, 2, 0)
__define_perf_accessors(perfctrl, 3, 1)
124

125
struct op_mips_model op_model_mipsxx_ops;
126 127 128 129 130 131 132 133 134 135

static struct mipsxx_register_config {
	unsigned int control[4];
	unsigned int counter[4];
} reg;

/* Compute all of the registers in preparation for enabling profiling.  */

static void mipsxx_reg_setup(struct op_counter_config *ctr)
{
136
	unsigned int counters = op_model_mipsxx_ops.num_counters;
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
	int i;

	/* Compute the performance counter control word.  */
	for (i = 0; i < counters; i++) {
		reg.control[i] = 0;
		reg.counter[i] = 0;

		if (!ctr[i].enabled)
			continue;

		reg.control[i] = M_PERFCTL_EVENT(ctr[i].event) |
		                 M_PERFCTL_INTERRUPT_ENABLE;
		if (ctr[i].kernel)
			reg.control[i] |= M_PERFCTL_KERNEL;
		if (ctr[i].user)
			reg.control[i] |= M_PERFCTL_USER;
		if (ctr[i].exl)
			reg.control[i] |= M_PERFCTL_EXL;
		reg.counter[i] = 0x80000000 - ctr[i].count;
	}
}

/* Program all of the registers in preparation for enabling profiling.  */

161
static void mipsxx_cpu_setup(void *args)
162
{
163
	unsigned int counters = op_model_mipsxx_ops.num_counters;
164 165 166

	switch (counters) {
	case 4:
167 168
		w_c0_perfctrl3(0);
		w_c0_perfcntr3(reg.counter[3]);
169
	case 3:
170 171
		w_c0_perfctrl2(0);
		w_c0_perfcntr2(reg.counter[2]);
172
	case 2:
173 174
		w_c0_perfctrl1(0);
		w_c0_perfcntr1(reg.counter[1]);
175
	case 1:
176 177
		w_c0_perfctrl0(0);
		w_c0_perfcntr0(reg.counter[0]);
178 179 180 181 182 183
	}
}

/* Start all counters on current CPU */
static void mipsxx_cpu_start(void *args)
{
184
	unsigned int counters = op_model_mipsxx_ops.num_counters;
185 186 187

	switch (counters) {
	case 4:
188
		w_c0_perfctrl3(WHAT | reg.control[3]);
189
	case 3:
190
		w_c0_perfctrl2(WHAT | reg.control[2]);
191
	case 2:
192
		w_c0_perfctrl1(WHAT | reg.control[1]);
193
	case 1:
194
		w_c0_perfctrl0(WHAT | reg.control[0]);
195 196 197 198 199 200
	}
}

/* Stop all counters on current CPU */
static void mipsxx_cpu_stop(void *args)
{
201
	unsigned int counters = op_model_mipsxx_ops.num_counters;
202 203 204

	switch (counters) {
	case 4:
205
		w_c0_perfctrl3(0);
206
	case 3:
207
		w_c0_perfctrl2(0);
208
	case 2:
209
		w_c0_perfctrl1(0);
210
	case 1:
211
		w_c0_perfctrl0(0);
212 213 214
	}
}

215
static int mipsxx_perfcount_handler(void)
216
{
217
	unsigned int counters = op_model_mipsxx_ops.num_counters;
218 219
	unsigned int control;
	unsigned int counter;
220 221 222 223
	int handled = IRQ_NONE;

	if (cpu_has_mips_r2 && !(read_c0_cause() & (1 << 26)))
		return handled;
224 225 226 227

	switch (counters) {
#define HANDLE_COUNTER(n)						\
	case n + 1:							\
228 229
		control = r_c0_perfctrl ## n();				\
		counter = r_c0_perfcntr ## n();				\
230 231
		if ((control & M_PERFCTL_INTERRUPT_ENABLE) &&		\
		    (counter & M_COUNTER_OVERFLOW)) {			\
232
			oprofile_add_sample(get_irq_regs(), n);		\
233
			w_c0_perfcntr ## n(reg.counter[n]);		\
234
			handled = IRQ_HANDLED;				\
235 236 237 238 239 240
		}
	HANDLE_COUNTER(3)
	HANDLE_COUNTER(2)
	HANDLE_COUNTER(1)
	HANDLE_COUNTER(0)
	}
241 242

	return handled;
243 244 245 246
}

#define M_CONFIG1_PC	(1 << 4)

247
static inline int __n_counters(void)
248 249 250
{
	if (!(read_c0_config1() & M_CONFIG1_PC))
		return 0;
251
	if (!(read_c0_perfctrl0() & M_PERFCTL_MORE))
252
		return 1;
253
	if (!(read_c0_perfctrl1() & M_PERFCTL_MORE))
254
		return 2;
255
	if (!(read_c0_perfctrl2() & M_PERFCTL_MORE))
256 257 258 259 260
		return 3;

	return 4;
}

261 262
static inline int n_counters(void)
{
263 264
	int counters;

265
	switch (current_cpu_type()) {
266 267
	case CPU_R10000:
		counters = 2;
268
		break;
269 270 271 272

	case CPU_R12000:
	case CPU_R14000:
		counters = 4;
273
		break;
274 275 276 277

	default:
		counters = __n_counters();
	}
278 279 280 281

	return counters;
}

282
static void reset_counters(void *arg)
283
{
284
	int counters = (int)(long)arg;
285 286
	switch (counters) {
	case 4:
287 288
		w_c0_perfctrl3(0);
		w_c0_perfcntr3(0);
289
	case 3:
290 291
		w_c0_perfctrl2(0);
		w_c0_perfcntr2(0);
292
	case 2:
293 294
		w_c0_perfctrl1(0);
		w_c0_perfcntr1(0);
295
	case 1:
296 297
		w_c0_perfctrl0(0);
		w_c0_perfcntr0(0);
298 299 300 301 302 303 304 305
	}
}

static int __init mipsxx_init(void)
{
	int counters;

	counters = n_counters();
306 307
	if (counters == 0) {
		printk(KERN_ERR "Oprofile: CPU has no performance counters\n");
308
		return -ENODEV;
309
	}
310

311 312 313 314 315
#ifdef CONFIG_MIPS_MT_SMP
	cpu_has_mipsmt_pertccounters = read_c0_config7() & (1<<19);
	if (!cpu_has_mipsmt_pertccounters)
		counters = counters_total_to_per_cpu(counters);
#endif
I
Ingo Molnar 已提交
316
	on_each_cpu(reset_counters, (void *)(long)counters, 1);
317

318
	op_model_mipsxx_ops.num_counters = counters;
319
	switch (current_cpu_type()) {
320
	case CPU_20KC:
321
		op_model_mipsxx_ops.cpu_type = "mips/20K";
322 323
		break;

324
	case CPU_24K:
325
		op_model_mipsxx_ops.cpu_type = "mips/24K";
326 327
		break;

328
	case CPU_25KF:
329
		op_model_mipsxx_ops.cpu_type = "mips/25K";
330 331
		break;

332 333 334 335 336 337 338
	case CPU_1004K:
#if 0
		/* FIXME: report as 34K for now */
		op_model_mipsxx_ops.cpu_type = "mips/1004K";
		break;
#endif

339
	case CPU_34K:
340
		op_model_mipsxx_ops.cpu_type = "mips/34K";
341
		break;
342 343

	case CPU_74K:
344
		op_model_mipsxx_ops.cpu_type = "mips/74K";
345
		break;
346

347
	case CPU_5KC:
348
		op_model_mipsxx_ops.cpu_type = "mips/5K";
349 350
		break;

351 352 353 354 355 356 357 358 359 360 361 362
	case CPU_R10000:
		if ((current_cpu_data.processor_id & 0xff) == 0x20)
			op_model_mipsxx_ops.cpu_type = "mips/r10000-v2.x";
		else
			op_model_mipsxx_ops.cpu_type = "mips/r10000";
		break;

	case CPU_R12000:
	case CPU_R14000:
		op_model_mipsxx_ops.cpu_type = "mips/r12000";
		break;

M
Mark Mason 已提交
363 364
	case CPU_SB1:
	case CPU_SB1A:
365
		op_model_mipsxx_ops.cpu_type = "mips/sb1";
M
Mark Mason 已提交
366 367
		break;

368 369 370 371 372 373
	default:
		printk(KERN_ERR "Profiling unsupported for this CPU\n");

		return -ENODEV;
	}

374
	save_perf_irq = perf_irq;
375 376 377 378 379 380 381
	perf_irq = mipsxx_perfcount_handler;

	return 0;
}

static void mipsxx_exit(void)
{
382
	int counters = op_model_mipsxx_ops.num_counters;
383 384

	counters = counters_per_cpu_to_total(counters);
I
Ingo Molnar 已提交
385
	on_each_cpu(reset_counters, (void *)(long)counters, 1);
386

387
	perf_irq = save_perf_irq;
388 389
}

390
struct op_mips_model op_model_mipsxx_ops = {
391 392 393 394 395 396 397
	.reg_setup	= mipsxx_reg_setup,
	.cpu_setup	= mipsxx_cpu_setup,
	.init		= mipsxx_init,
	.exit		= mipsxx_exit,
	.cpu_start	= mipsxx_cpu_start,
	.cpu_stop	= mipsxx_cpu_stop,
};