op_model_mipsxx.c 7.4 KB
Newer Older
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 2004, 05, 06 by Ralf Baechle
7 8 9 10 11
 * Copyright (C) 2005 by MIPS Technologies, Inc.
 */
#include <linux/oprofile.h>
#include <linux/interrupt.h>
#include <linux/smp.h>
12
#include <asm/irq_regs.h>
13 14 15

#include "op_impl.h"

16 17 18 19 20
#define M_PERFCTL_EXL			(1UL      <<  0)
#define M_PERFCTL_KERNEL		(1UL      <<  1)
#define M_PERFCTL_SUPERVISOR		(1UL      <<  2)
#define M_PERFCTL_USER			(1UL      <<  3)
#define M_PERFCTL_INTERRUPT_ENABLE	(1UL      <<  4)
21
#define M_PERFCTL_EVENT(event)		(((event) & 0x3f)  << 5)
22 23 24 25 26 27 28 29 30 31 32 33
#define M_PERFCTL_VPEID(vpe)		((vpe)    << 16)
#define M_PERFCTL_MT_EN(filter)		((filter) << 20)
#define    M_TC_EN_ALL			M_PERFCTL_MT_EN(0)
#define    M_TC_EN_VPE			M_PERFCTL_MT_EN(1)
#define    M_TC_EN_TC			M_PERFCTL_MT_EN(2)
#define M_PERFCTL_TCID(tcid)		((tcid)   << 22)
#define M_PERFCTL_WIDE			(1UL      << 30)
#define M_PERFCTL_MORE			(1UL      << 31)

#define M_COUNTER_OVERFLOW		(1UL      << 31)

#ifdef CONFIG_MIPS_MT_SMP
34 35
#define WHAT		(M_TC_EN_VPE | M_PERFCTL_VPEID(smp_processor_id()))
#define vpe_id()	smp_processor_id()
36
#else
37
#define WHAT		0
38
#define vpe_id()	0
39
#endif
40

41 42 43 44
#define __define_perf_accessors(r, n, np)				\
									\
static inline unsigned int r_c0_ ## r ## n(void)			\
{									\
45
	unsigned int cpu = vpe_id();					\
46 47 48 49 50 51 52 53 54
									\
	switch (cpu) {							\
	case 0:								\
		return read_c0_ ## r ## n();				\
	case 1:								\
		return read_c0_ ## r ## np();				\
	default:							\
		BUG();							\
	}								\
55
	return 0;							\
56 57 58 59
}									\
									\
static inline void w_c0_ ## r ## n(unsigned int value)			\
{									\
60
	unsigned int cpu = vpe_id();					\
61 62 63 64 65 66 67 68 69 70 71
									\
	switch (cpu) {							\
	case 0:								\
		write_c0_ ## r ## n(value);				\
		return;							\
	case 1:								\
		write_c0_ ## r ## np(value);				\
		return;							\
	default:							\
		BUG();							\
	}								\
72
	return;								\
73 74 75 76
}									\

__define_perf_accessors(perfcntr, 0, 2)
__define_perf_accessors(perfcntr, 1, 3)
77 78
__define_perf_accessors(perfcntr, 2, 0)
__define_perf_accessors(perfcntr, 3, 1)
79 80 81

__define_perf_accessors(perfctrl, 0, 2)
__define_perf_accessors(perfctrl, 1, 3)
82 83
__define_perf_accessors(perfctrl, 2, 0)
__define_perf_accessors(perfctrl, 3, 1)
84

85
struct op_mips_model op_model_mipsxx_ops;
86 87 88 89 90 91 92 93 94 95

static struct mipsxx_register_config {
	unsigned int control[4];
	unsigned int counter[4];
} reg;

/* Compute all of the registers in preparation for enabling profiling.  */

static void mipsxx_reg_setup(struct op_counter_config *ctr)
{
96
	unsigned int counters = op_model_mipsxx_ops.num_counters;
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
	int i;

	/* Compute the performance counter control word.  */
	for (i = 0; i < counters; i++) {
		reg.control[i] = 0;
		reg.counter[i] = 0;

		if (!ctr[i].enabled)
			continue;

		reg.control[i] = M_PERFCTL_EVENT(ctr[i].event) |
		                 M_PERFCTL_INTERRUPT_ENABLE;
		if (ctr[i].kernel)
			reg.control[i] |= M_PERFCTL_KERNEL;
		if (ctr[i].user)
			reg.control[i] |= M_PERFCTL_USER;
		if (ctr[i].exl)
			reg.control[i] |= M_PERFCTL_EXL;
		reg.counter[i] = 0x80000000 - ctr[i].count;
	}
}

/* Program all of the registers in preparation for enabling profiling.  */

static void mipsxx_cpu_setup (void *args)
{
123
	unsigned int counters = op_model_mipsxx_ops.num_counters;
124 125 126

	switch (counters) {
	case 4:
127 128
		w_c0_perfctrl3(0);
		w_c0_perfcntr3(reg.counter[3]);
129
	case 3:
130 131
		w_c0_perfctrl2(0);
		w_c0_perfcntr2(reg.counter[2]);
132
	case 2:
133 134
		w_c0_perfctrl1(0);
		w_c0_perfcntr1(reg.counter[1]);
135
	case 1:
136 137
		w_c0_perfctrl0(0);
		w_c0_perfcntr0(reg.counter[0]);
138 139 140 141 142 143
	}
}

/* Start all counters on current CPU */
static void mipsxx_cpu_start(void *args)
{
144
	unsigned int counters = op_model_mipsxx_ops.num_counters;
145 146 147

	switch (counters) {
	case 4:
148
		w_c0_perfctrl3(WHAT | reg.control[3]);
149
	case 3:
150
		w_c0_perfctrl2(WHAT | reg.control[2]);
151
	case 2:
152
		w_c0_perfctrl1(WHAT | reg.control[1]);
153
	case 1:
154
		w_c0_perfctrl0(WHAT | reg.control[0]);
155 156 157 158 159 160
	}
}

/* Stop all counters on current CPU */
static void mipsxx_cpu_stop(void *args)
{
161
	unsigned int counters = op_model_mipsxx_ops.num_counters;
162 163 164

	switch (counters) {
	case 4:
165
		w_c0_perfctrl3(0);
166
	case 3:
167
		w_c0_perfctrl2(0);
168
	case 2:
169
		w_c0_perfctrl1(0);
170
	case 1:
171
		w_c0_perfctrl0(0);
172 173 174
	}
}

175
static int mipsxx_perfcount_handler(void)
176
{
177
	unsigned int counters = op_model_mipsxx_ops.num_counters;
178 179
	unsigned int control;
	unsigned int counter;
180 181 182 183
	int handled = IRQ_NONE;

	if (cpu_has_mips_r2 && !(read_c0_cause() & (1 << 26)))
		return handled;
184 185 186 187

	switch (counters) {
#define HANDLE_COUNTER(n)						\
	case n + 1:							\
188 189
		control = r_c0_perfctrl ## n();				\
		counter = r_c0_perfcntr ## n();				\
190 191
		if ((control & M_PERFCTL_INTERRUPT_ENABLE) &&		\
		    (counter & M_COUNTER_OVERFLOW)) {			\
192
			oprofile_add_sample(get_irq_regs(), n);		\
193
			w_c0_perfcntr ## n(reg.counter[n]);		\
194
			handled = IRQ_HANDLED;				\
195 196 197 198 199 200
		}
	HANDLE_COUNTER(3)
	HANDLE_COUNTER(2)
	HANDLE_COUNTER(1)
	HANDLE_COUNTER(0)
	}
201 202

	return handled;
203 204 205 206
}

#define M_CONFIG1_PC	(1 << 4)

207
static inline int __n_counters(void)
208 209 210
{
	if (!(read_c0_config1() & M_CONFIG1_PC))
		return 0;
211
	if (!(r_c0_perfctrl0() & M_PERFCTL_MORE))
212
		return 1;
213
	if (!(r_c0_perfctrl1() & M_PERFCTL_MORE))
214
		return 2;
215
	if (!(r_c0_perfctrl2() & M_PERFCTL_MORE))
216 217 218 219 220
		return 3;

	return 4;
}

221 222
static inline int n_counters(void)
{
223 224
	int counters;

225
	switch (current_cpu_type()) {
226 227
	case CPU_R10000:
		counters = 2;
228
		break;
229 230 231 232

	case CPU_R12000:
	case CPU_R14000:
		counters = 4;
233
		break;
234 235 236 237

	default:
		counters = __n_counters();
	}
238 239 240 241

	return counters;
}

242 243 244 245
static inline void reset_counters(int counters)
{
	switch (counters) {
	case 4:
246 247
		w_c0_perfctrl3(0);
		w_c0_perfcntr3(0);
248
	case 3:
249 250
		w_c0_perfctrl2(0);
		w_c0_perfcntr2(0);
251
	case 2:
252 253
		w_c0_perfctrl1(0);
		w_c0_perfcntr1(0);
254
	case 1:
255 256
		w_c0_perfctrl0(0);
		w_c0_perfcntr0(0);
257 258 259 260 261 262 263 264
	}
}

static int __init mipsxx_init(void)
{
	int counters;

	counters = n_counters();
265 266
	if (counters == 0) {
		printk(KERN_ERR "Oprofile: CPU has no performance counters\n");
267
		return -ENODEV;
268
	}
269 270 271

	reset_counters(counters);

272 273 274 275
#ifdef CONFIG_MIPS_MT_SMP
	counters >>= 1;
#endif

276
	op_model_mipsxx_ops.num_counters = counters;
277
	switch (current_cpu_type()) {
278
	case CPU_20KC:
279
		op_model_mipsxx_ops.cpu_type = "mips/20K";
280 281
		break;

282
	case CPU_24K:
283
		op_model_mipsxx_ops.cpu_type = "mips/24K";
284 285
		break;

286
	case CPU_25KF:
287
		op_model_mipsxx_ops.cpu_type = "mips/25K";
288 289
		break;

290
	case CPU_34K:
291
		op_model_mipsxx_ops.cpu_type = "mips/34K";
292
		break;
293 294

	case CPU_74K:
295
		op_model_mipsxx_ops.cpu_type = "mips/74K";
296
		break;
297

298
	case CPU_5KC:
299
		op_model_mipsxx_ops.cpu_type = "mips/5K";
300 301
		break;

302 303 304 305 306 307 308 309 310 311 312 313
	case CPU_R10000:
		if ((current_cpu_data.processor_id & 0xff) == 0x20)
			op_model_mipsxx_ops.cpu_type = "mips/r10000-v2.x";
		else
			op_model_mipsxx_ops.cpu_type = "mips/r10000";
		break;

	case CPU_R12000:
	case CPU_R14000:
		op_model_mipsxx_ops.cpu_type = "mips/r12000";
		break;

M
Mark Mason 已提交
314 315
	case CPU_SB1:
	case CPU_SB1A:
316
		op_model_mipsxx_ops.cpu_type = "mips/sb1";
M
Mark Mason 已提交
317 318
		break;

319 320 321 322 323 324 325 326 327 328 329 330 331
	default:
		printk(KERN_ERR "Profiling unsupported for this CPU\n");

		return -ENODEV;
	}

	perf_irq = mipsxx_perfcount_handler;

	return 0;
}

static void mipsxx_exit(void)
{
332 333 334 335 336
	int counters = op_model_mipsxx_ops.num_counters;
#ifdef CONFIG_MIPS_MT_SMP
	counters <<= 1;
#endif
	reset_counters(counters);
337 338 339 340

	perf_irq = null_perf_irq;
}

341
struct op_mips_model op_model_mipsxx_ops = {
342 343 344 345 346 347 348
	.reg_setup	= mipsxx_reg_setup,
	.cpu_setup	= mipsxx_cpu_setup,
	.init		= mipsxx_init,
	.exit		= mipsxx_exit,
	.cpu_start	= mipsxx_cpu_start,
	.cpu_stop	= mipsxx_cpu_stop,
};