imx6sl.dtsi 25.8 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0
//
// Copyright 2013 Freescale Semiconductor, Inc.
4

5
#include <dt-bindings/interrupt-controller/irq.h>
6 7 8 9
#include "imx6sl-pinfunc.h"
#include <dt-bindings/clock/imx6sl-clock.h>

/ {
10 11
	#address-cells = <1>;
	#size-cells = <1>;
12 13 14 15 16 17 18
	/*
	 * The decompressor and also some bootloaders rely on a
	 * pre-existing /chosen node to be available to insert the
	 * command line and merge other ATAGS info.
	 * Also for U-Boot there must be a pre-existing /memory node.
	 */
	chosen {};
19
	memory { device_type = "memory"; };
20

21
	aliases {
22
		ethernet0 = &fec;
23 24 25 26 27
		gpio0 = &gpio1;
		gpio1 = &gpio2;
		gpio2 = &gpio3;
		gpio3 = &gpio4;
		gpio4 = &gpio5;
28 29 30 31 32 33 34 35 36
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		spi0 = &ecspi1;
		spi1 = &ecspi2;
		spi2 = &ecspi3;
		spi3 = &ecspi4;
37 38
		usbphy0 = &usbphy1;
		usbphy1 = &usbphy2;
39 40 41 42 43 44 45 46 47 48 49
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a9";
			device_type = "cpu";
			reg = <0x0>;
			next-level-cache = <&L2>;
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
			operating-points = <
				/* kHz    uV */
				996000  1275000
				792000  1175000
				396000  975000
			>;
			fsl,soc-operating-points = <
				/* ARM kHz      SOC-PU uV */
				996000          1225000
				792000          1175000
				396000          1175000
			>;
			clock-latency = <61036>; /* two CLK32 periods */
			clocks = <&clks IMX6SL_CLK_ARM>, <&clks IMX6SL_CLK_PLL2_PFD2>,
					<&clks IMX6SL_CLK_STEP>, <&clks IMX6SL_CLK_PLL1_SW>,
					<&clks IMX6SL_CLK_PLL1_SYS>;
			clock-names = "arm", "pll2_pfd2_396m", "step",
				      "pll1_sw", "pll1_sys";
			arm-supply = <&reg_arm>;
			pu-supply = <&reg_pu>;
			soc-supply = <&reg_soc>;
71 72 73
		};
	};

74
	intc: interrupt-controller@a01000 {
75 76 77 78 79
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0x00a01000 0x1000>,
		      <0x00a00100 0x100>;
80
		interrupt-parent = <&intc>;
81 82 83 84 85
	};

	clocks {
		ckil {
			compatible = "fixed-clock";
86
			#clock-cells = <0>;
87 88 89 90 91
			clock-frequency = <32768>;
		};

		osc {
			compatible = "fixed-clock";
92
			#clock-cells = <0>;
93 94 95 96
			clock-frequency = <24000000>;
		};
	};

97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
	tempmon: tempmon {
		compatible = "fsl,imx6q-tempmon";
		interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
		interrupt-parent = <&gpc>;
		fsl,tempmon = <&anatop>;
		fsl,tempmon-data = <&ocotp>;
		clocks = <&clks IMX6SL_CLK_PLL3_USB_OTG>;
	};

	pmu {
		compatible = "arm,cortex-a9-pmu";
		interrupt-parent = <&gpc>;
		interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
	};

112 113 114 115
	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
116
		interrupt-parent = <&gpc>;
117 118
		ranges;

119
		ocram: sram@900000 {
120 121 122 123 124
			compatible = "mmio-sram";
			reg = <0x00900000 0x20000>;
			clocks = <&clks IMX6SL_CLK_OCRAM>;
		};

125
		L2: l2-cache@a02000 {
126 127
			compatible = "arm,pl310-cache";
			reg = <0x00a02000 0x1000>;
128
			interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
129 130 131 132 133 134
			cache-unified;
			cache-level = <2>;
			arm,tag-latency = <4 2 3>;
			arm,data-latency = <4 2 3>;
		};

135
		aips1: aips-bus@2000000 {
136 137 138 139 140 141
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02000000 0x100000>;
			ranges;

142
			spba: spba-bus@2000000 {
143 144 145 146 147 148
				compatible = "fsl,spba-bus", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x02000000 0x40000>;
				ranges;

149
				spdif: spdif@2004000 {
150 151
					compatible = "fsl,imx6sl-spdif",
						"fsl,imx35-spdif";
152
					reg = <0x02004000 0x4000>;
153
					interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
154 155 156 157 158 159 160 161 162 163 164 165
					dmas = <&sdma 14 18 0>,
						<&sdma 15 18 0>;
					dma-names = "rx", "tx";
					clocks = <&clks IMX6SL_CLK_SPDIF_GCLK>, <&clks IMX6SL_CLK_OSC>,
						 <&clks IMX6SL_CLK_SPDIF>, <&clks IMX6SL_CLK_DUMMY>,
						 <&clks IMX6SL_CLK_DUMMY>, <&clks IMX6SL_CLK_DUMMY>,
						 <&clks IMX6SL_CLK_IPG>, <&clks IMX6SL_CLK_DUMMY>,
						 <&clks IMX6SL_CLK_DUMMY>, <&clks IMX6SL_CLK_SPBA>;
					clock-names = "core", "rxtx0",
						"rxtx1", "rxtx2",
						"rxtx3", "rxtx4",
						"rxtx5", "rxtx6",
166
						"rxtx7", "spba";
167
					status = "disabled";
168 169
				};

170
				ecspi1: ecspi@2008000 {
171 172 173 174
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
					reg = <0x02008000 0x4000>;
175
					interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
176 177 178 179 180 181
					clocks = <&clks IMX6SL_CLK_ECSPI1>,
						 <&clks IMX6SL_CLK_ECSPI1>;
					clock-names = "ipg", "per";
					status = "disabled";
				};

182
				ecspi2: ecspi@200c000 {
183 184 185 186
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
					reg = <0x0200c000 0x4000>;
187
					interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
188 189 190 191 192 193
					clocks = <&clks IMX6SL_CLK_ECSPI2>,
						 <&clks IMX6SL_CLK_ECSPI2>;
					clock-names = "ipg", "per";
					status = "disabled";
				};

194
				ecspi3: ecspi@2010000 {
195 196 197 198
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
					reg = <0x02010000 0x4000>;
199
					interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
200 201 202 203 204 205
					clocks = <&clks IMX6SL_CLK_ECSPI3>,
						 <&clks IMX6SL_CLK_ECSPI3>;
					clock-names = "ipg", "per";
					status = "disabled";
				};

206
				ecspi4: ecspi@2014000 {
207 208 209 210
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
					reg = <0x02014000 0x4000>;
211
					interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
212 213 214 215 216 217
					clocks = <&clks IMX6SL_CLK_ECSPI4>,
						 <&clks IMX6SL_CLK_ECSPI4>;
					clock-names = "ipg", "per";
					status = "disabled";
				};

218
				uart5: serial@2018000 {
219 220
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
221
					reg = <0x02018000 0x4000>;
222
					interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
223 224 225
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
226 227
					dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
					dma-names = "rx", "tx";
228 229 230
					status = "disabled";
				};

231
				uart1: serial@2020000 {
232 233
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
234
					reg = <0x02020000 0x4000>;
235
					interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
236 237 238
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
239 240
					dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
					dma-names = "rx", "tx";
241 242 243
					status = "disabled";
				};

244
				uart2: serial@2024000 {
245 246
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
247
					reg = <0x02024000 0x4000>;
248
					interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
249 250 251
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
252 253
					dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
					dma-names = "rx", "tx";
254 255 256
					status = "disabled";
				};

257
				ssi1: ssi@2028000 {
258
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
259
					compatible = "fsl,imx6sl-ssi",
260
							"fsl,imx51-ssi";
261
					reg = <0x02028000 0x4000>;
262
					interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
263 264 265
					clocks = <&clks IMX6SL_CLK_SSI1_IPG>,
						 <&clks IMX6SL_CLK_SSI1>;
					clock-names = "ipg", "baud";
266 267 268
					dmas = <&sdma 37 1 0>,
					       <&sdma 38 1 0>;
					dma-names = "rx", "tx";
269 270 271 272
					fsl,fifo-depth = <15>;
					status = "disabled";
				};

273
				ssi2: ssi@202c000 {
274
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
275
					compatible = "fsl,imx6sl-ssi",
276
							"fsl,imx51-ssi";
277
					reg = <0x0202c000 0x4000>;
278
					interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
279 280 281
					clocks = <&clks IMX6SL_CLK_SSI2_IPG>,
						 <&clks IMX6SL_CLK_SSI2>;
					clock-names = "ipg", "baud";
282 283 284
					dmas = <&sdma 41 1 0>,
					       <&sdma 42 1 0>;
					dma-names = "rx", "tx";
285 286 287 288
					fsl,fifo-depth = <15>;
					status = "disabled";
				};

289
				ssi3: ssi@2030000 {
290
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
291
					compatible = "fsl,imx6sl-ssi",
292
							"fsl,imx51-ssi";
293
					reg = <0x02030000 0x4000>;
294
					interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
295 296 297
					clocks = <&clks IMX6SL_CLK_SSI3_IPG>,
						 <&clks IMX6SL_CLK_SSI3>;
					clock-names = "ipg", "baud";
298 299 300
					dmas = <&sdma 45 1 0>,
					       <&sdma 46 1 0>;
					dma-names = "rx", "tx";
301 302 303 304
					fsl,fifo-depth = <15>;
					status = "disabled";
				};

305
				uart3: serial@2034000 {
306 307
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
308
					reg = <0x02034000 0x4000>;
309
					interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
310 311 312
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
313 314
					dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
					dma-names = "rx", "tx";
315 316 317
					status = "disabled";
				};

318
				uart4: serial@2038000 {
319 320
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
321
					reg = <0x02038000 0x4000>;
322
					interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
323 324 325
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
326 327
					dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
					dma-names = "rx", "tx";
328 329 330 331
					status = "disabled";
				};
			};

332
			pwm1: pwm@2080000 {
333 334 335
				#pwm-cells = <2>;
				compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
				reg = <0x02080000 0x4000>;
336
				interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
337 338 339 340 341
				clocks = <&clks IMX6SL_CLK_PWM1>,
					 <&clks IMX6SL_CLK_PWM1>;
				clock-names = "ipg", "per";
			};

342
			pwm2: pwm@2084000 {
343 344 345
				#pwm-cells = <2>;
				compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
				reg = <0x02084000 0x4000>;
346
				interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
347 348 349 350 351
				clocks = <&clks IMX6SL_CLK_PWM2>,
					 <&clks IMX6SL_CLK_PWM2>;
				clock-names = "ipg", "per";
			};

352
			pwm3: pwm@2088000 {
353 354 355
				#pwm-cells = <2>;
				compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
				reg = <0x02088000 0x4000>;
356
				interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
357 358 359 360 361
				clocks = <&clks IMX6SL_CLK_PWM3>,
					 <&clks IMX6SL_CLK_PWM3>;
				clock-names = "ipg", "per";
			};

362
			pwm4: pwm@208c000 {
363 364 365
				#pwm-cells = <2>;
				compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
				reg = <0x0208c000 0x4000>;
366
				interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
367 368 369 370 371
				clocks = <&clks IMX6SL_CLK_PWM4>,
					 <&clks IMX6SL_CLK_PWM4>;
				clock-names = "ipg", "per";
			};

372
			gpt: gpt@2098000 {
373 374
				compatible = "fsl,imx6sl-gpt";
				reg = <0x02098000 0x4000>;
375
				interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
376 377 378 379 380
				clocks = <&clks IMX6SL_CLK_GPT>,
					 <&clks IMX6SL_CLK_GPT_SERIAL>;
				clock-names = "ipg", "per";
			};

381
			gpio1: gpio@209c000 {
382 383
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x0209c000 0x4000>;
384 385
				interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
					     <0 67 IRQ_TYPE_LEVEL_HIGH>;
386 387 388 389
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
390 391 392 393 394 395
				gpio-ranges = <&iomuxc  0 22 1>, <&iomuxc  1 20 2>,
					      <&iomuxc  3 23 1>, <&iomuxc  4 25 1>,
					      <&iomuxc  5 24 1>, <&iomuxc  6 19 1>,
					      <&iomuxc  7 36 2>, <&iomuxc  9 44 8>,
					      <&iomuxc 17 38 6>, <&iomuxc 23 68 4>,
					      <&iomuxc 27 64 4>, <&iomuxc 31 52 1>;
396 397
			};

398
			gpio2: gpio@20a0000 {
399 400
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x020a0000 0x4000>;
401 402
				interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
					     <0 69 IRQ_TYPE_LEVEL_HIGH>;
403 404 405 406
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
407 408 409 410 411 412 413
				gpio-ranges = <&iomuxc  0  53 3>, <&iomuxc  3  72 2>,
					      <&iomuxc  5  34 2>, <&iomuxc  7  57 4>,
					      <&iomuxc 11  56 1>, <&iomuxc 12  61 3>,
					      <&iomuxc 15 107 1>, <&iomuxc 16 132 2>,
					      <&iomuxc 18 135 1>, <&iomuxc 19 134 1>,
					      <&iomuxc 20 108 2>, <&iomuxc 22 120 1>,
					      <&iomuxc 23 125 7>, <&iomuxc 30 110 2>;
414 415
			};

416
			gpio3: gpio@20a4000 {
417 418
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x020a4000 0x4000>;
419 420
				interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
					     <0 71 IRQ_TYPE_LEVEL_HIGH>;
421 422 423 424
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
425 426 427 428 429 430 431 432
				gpio-ranges = <&iomuxc  0 112 8>, <&iomuxc  8 121 4>,
					      <&iomuxc 12  97 4>, <&iomuxc 16 166 3>,
					      <&iomuxc 19  85 2>, <&iomuxc 21 137 2>,
					      <&iomuxc 23 136 1>, <&iomuxc 24  91 1>,
					      <&iomuxc 25  99 1>, <&iomuxc 26  92 1>,
					      <&iomuxc 27 100 1>, <&iomuxc 28  93 1>,
					      <&iomuxc 29 101 1>, <&iomuxc 30  94 1>,
					      <&iomuxc 31 102 1>;
433 434
			};

435
			gpio4: gpio@20a8000 {
436 437
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x020a8000 0x4000>;
438 439
				interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
					     <0 73 IRQ_TYPE_LEVEL_HIGH>;
440 441 442 443
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
				gpio-ranges = <&iomuxc  0  95 1>, <&iomuxc  1 103 1>,
					      <&iomuxc  2  96 1>, <&iomuxc  3 104 1>,
					      <&iomuxc  4  97 1>, <&iomuxc  5 105 1>,
					      <&iomuxc  6  98 1>, <&iomuxc  7 106 1>,
					      <&iomuxc  8  28 1>, <&iomuxc  9  27 1>,
					      <&iomuxc 10  26 1>, <&iomuxc 11  29 1>,
					      <&iomuxc 12  32 1>, <&iomuxc 13  31 1>,
					      <&iomuxc 14  30 1>, <&iomuxc 15  33 1>,
					      <&iomuxc 16  84 1>, <&iomuxc 17  79 2>,
					      <&iomuxc 19  78 1>, <&iomuxc 20  76 1>,
					      <&iomuxc 21  81 2>, <&iomuxc 23  75 1>,
					      <&iomuxc 24  83 1>, <&iomuxc 25  74 1>,
					      <&iomuxc 26  77 1>, <&iomuxc 27 159 1>,
					      <&iomuxc 28 154 1>, <&iomuxc 29 157 1>,
					      <&iomuxc 30 152 1>, <&iomuxc 31 156 1>;
459 460
			};

461
			gpio5: gpio@20ac000 {
462 463
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x020ac000 0x4000>;
464 465
				interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
					     <0 75 IRQ_TYPE_LEVEL_HIGH>;
466 467 468 469
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
470 471 472 473 474 475 476 477 478 479 480
				gpio-ranges = <&iomuxc  0 158 1>, <&iomuxc  1 151 1>,
					      <&iomuxc  2 155 1>, <&iomuxc  3 153 1>,
					      <&iomuxc  4 150 1>, <&iomuxc  5 149 1>,
					      <&iomuxc  6 144 1>, <&iomuxc  7 147 1>,
					      <&iomuxc  8 142 1>, <&iomuxc  9 146 1>,
					      <&iomuxc 10 148 1>, <&iomuxc 11 141 1>,
					      <&iomuxc 12 145 1>, <&iomuxc 13 143 1>,
					      <&iomuxc 14 140 1>, <&iomuxc 15 139 1>,
					      <&iomuxc 16 164 2>, <&iomuxc 18 160 1>,
					      <&iomuxc 19 162 1>, <&iomuxc 20 163 1>,
					      <&iomuxc 21 161 1>;
481 482
			};

483
			kpp: kpp@20b8000 {
484
				compatible = "fsl,imx6sl-kpp", "fsl,imx21-kpp";
485
				reg = <0x020b8000 0x4000>;
486
				interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
487
				clocks = <&clks IMX6SL_CLK_DUMMY>;
488
				status = "disabled";
489 490
			};

491
			wdog1: wdog@20bc000 {
492 493
				compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
				reg = <0x020bc000 0x4000>;
494
				interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
495 496 497
				clocks = <&clks IMX6SL_CLK_DUMMY>;
			};

498
			wdog2: wdog@20c0000 {
499 500
				compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
				reg = <0x020c0000 0x4000>;
501
				interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
502 503 504 505
				clocks = <&clks IMX6SL_CLK_DUMMY>;
				status = "disabled";
			};

506
			clks: ccm@20c4000 {
507 508
				compatible = "fsl,imx6sl-ccm";
				reg = <0x020c4000 0x4000>;
509 510
				interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
					     <0 88 IRQ_TYPE_LEVEL_HIGH>;
511 512 513
				#clock-cells = <1>;
			};

514
			anatop: anatop@20c8000 {
515 516 517
				compatible = "fsl,imx6sl-anatop",
					     "fsl,imx6q-anatop",
					     "syscon", "simple-bus";
518
				reg = <0x020c8000 0x1000>;
519 520 521
				interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
					     <0 54 IRQ_TYPE_LEVEL_HIGH>,
					     <0 127 IRQ_TYPE_LEVEL_HIGH>;
522

523
				regulator-1p1 {
524 525 526 527 528 529 530 531 532 533 534
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd1p1";
					regulator-min-microvolt = <800000>;
					regulator-max-microvolt = <1375000>;
					regulator-always-on;
					anatop-reg-offset = <0x110>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <4>;
					anatop-min-voltage = <800000>;
					anatop-max-voltage = <1375000>;
535
					anatop-enable-bit = <0>;
536 537
				};

538
				regulator-3p0 {
539 540 541 542 543 544 545 546 547 548 549
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd3p0";
					regulator-min-microvolt = <2800000>;
					regulator-max-microvolt = <3150000>;
					regulator-always-on;
					anatop-reg-offset = <0x120>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
					anatop-min-voltage = <2625000>;
					anatop-max-voltage = <3400000>;
550
					anatop-enable-bit = <0>;
551 552
				};

553
				regulator-2p5 {
554 555 556 557 558 559 560 561 562 563 564
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd2p5";
					regulator-min-microvolt = <2100000>;
					regulator-max-microvolt = <2850000>;
					regulator-always-on;
					anatop-reg-offset = <0x130>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
					anatop-min-voltage = <2100000>;
					anatop-max-voltage = <2850000>;
565
					anatop-enable-bit = <0>;
566 567
				};

568
				reg_arm: regulator-vddcore {
569
					compatible = "fsl,anatop-regulator";
570
					regulator-name = "vddarm";
571 572 573 574 575 576 577 578 579 580 581 582 583 584
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <0>;
					anatop-vol-bit-width = <5>;
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <24>;
					anatop-delay-bit-width = <2>;
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

585
				reg_pu: regulator-vddpu {
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddpu";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <9>;
					anatop-vol-bit-width = <5>;
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <26>;
					anatop-delay-bit-width = <2>;
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

602
				reg_soc: regulator-vddsoc {
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddsoc";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <18>;
					anatop-vol-bit-width = <5>;
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <28>;
					anatop-delay-bit-width = <2>;
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};
			};

620
			usbphy1: usbphy@20c9000 {
621 622
				compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
				reg = <0x020c9000 0x1000>;
623
				interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
624
				clocks = <&clks IMX6SL_CLK_USBPHY1>;
625
				fsl,anatop = <&anatop>;
626 627
			};

628
			usbphy2: usbphy@20ca000 {
629 630
				compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
				reg = <0x020ca000 0x1000>;
631
				interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
632
				clocks = <&clks IMX6SL_CLK_USBPHY2>;
633
				fsl,anatop = <&anatop>;
634 635
			};

636
			snvs: snvs@20cc000 {
637 638
				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
				reg = <0x020cc000 0x4000>;
639

640
				snvs_rtc: snvs-rtc-lp {
641
					compatible = "fsl,sec-v4.0-mon-rtc-lp";
642 643
					regmap = <&snvs>;
					offset = <0x34>;
644 645
					interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
						     <0 20 IRQ_TYPE_LEVEL_HIGH>;
646
				};
647

648 649 650 651
				snvs_poweroff: snvs-poweroff {
					compatible = "syscon-poweroff";
					regmap = <&snvs>;
					offset = <0x38>;
652
					value = <0x60>;
653
					mask = <0x60>;
654 655
					status = "disabled";
				};
656 657
			};

658
			epit1: epit@20d0000 {
659
				reg = <0x020d0000 0x4000>;
660
				interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
661 662
			};

663
			epit2: epit@20d4000 {
664
				reg = <0x020d4000 0x4000>;
665
				interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
666 667
			};

668
			src: src@20d8000 {
669 670
				compatible = "fsl,imx6sl-src", "fsl,imx51-src";
				reg = <0x020d8000 0x4000>;
671 672
				interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
					     <0 96 IRQ_TYPE_LEVEL_HIGH>;
673 674 675
				#reset-cells = <1>;
			};

676
			gpc: gpc@20dc000 {
677 678
				compatible = "fsl,imx6sl-gpc", "fsl,imx6q-gpc";
				reg = <0x020dc000 0x4000>;
679 680
				interrupt-controller;
				#interrupt-cells = <3>;
681
				interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>;
682
				interrupt-parent = <&intc>;
683 684 685 686
				pu-supply = <&reg_pu>;
				clocks = <&clks IMX6SL_CLK_GPU2D_OVG>,
					 <&clks IMX6SL_CLK_GPU2D_PODF>;
				#power-domain-cells = <1>;
687 688
			};

689
			gpr: iomuxc-gpr@20e0000 {
690 691
				compatible = "fsl,imx6sl-iomuxc-gpr",
					     "fsl,imx6q-iomuxc-gpr", "syscon";
692 693
				reg = <0x020e0000 0x38>;
			};
694

695
			iomuxc: iomuxc@20e0000 {
696 697 698 699
				compatible = "fsl,imx6sl-iomuxc";
				reg = <0x020e0000 0x4000>;
			};

700
			csi: csi@20e4000 {
701
				reg = <0x020e4000 0x4000>;
702
				interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
703 704
			};

705
			spdc: spdc@20e8000 {
706
				reg = <0x020e8000 0x4000>;
707
				interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
708 709
			};

710
			sdma: sdma@20ec000 {
711
				compatible = "fsl,imx6sl-sdma", "fsl,imx6q-sdma";
712
				reg = <0x020ec000 0x4000>;
713
				interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
714 715 716
				clocks = <&clks IMX6SL_CLK_SDMA>,
					 <&clks IMX6SL_CLK_SDMA>;
				clock-names = "ipg", "ahb";
717
				#dma-cells = <3>;
718 719
				/* imx6sl reuses imx6q sdma firmware */
				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
720 721
			};

722
			pxp: pxp@20f0000 {
723
				reg = <0x020f0000 0x4000>;
724
				interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>;
725 726
			};

727
			epdc: epdc@20f4000 {
728
				reg = <0x020f4000 0x4000>;
729
				interrupts = <0 97 IRQ_TYPE_LEVEL_HIGH>;
730 731
			};

732
			lcdif: lcdif@20f8000 {
733
				compatible = "fsl,imx6sl-lcdif", "fsl,imx28-lcdif";
734
				reg = <0x020f8000 0x4000>;
735
				interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
736 737 738 739 740
				clocks = <&clks IMX6SL_CLK_LCDIF_PIX>,
					 <&clks IMX6SL_CLK_LCDIF_AXI>,
					 <&clks IMX6SL_CLK_DUMMY>;
				clock-names = "pix", "axi", "disp_axi";
				status = "disabled";
741 742
			};

743
			dcp: dcp@20fc000 {
744
				compatible = "fsl,imx6sl-dcp", "fsl,imx28-dcp";
745
				reg = <0x020fc000 0x4000>;
746 747 748
				interrupts = <0 99 IRQ_TYPE_LEVEL_HIGH>,
					     <0 100 IRQ_TYPE_LEVEL_HIGH>,
					     <0 101 IRQ_TYPE_LEVEL_HIGH>;
749 750 751
			};
		};

752
		aips2: aips-bus@2100000 {
753 754 755 756 757 758
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02100000 0x100000>;
			ranges;

759
			usbotg1: usb@2184000 {
760 761
				compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
				reg = <0x02184000 0x200>;
762
				interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
763 764 765
				clocks = <&clks IMX6SL_CLK_USBOH3>;
				fsl,usbphy = <&usbphy1>;
				fsl,usbmisc = <&usbmisc 0>;
766
				ahb-burst-config = <0x0>;
767 768
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
769 770 771
				status = "disabled";
			};

772
			usbotg2: usb@2184200 {
773 774
				compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
				reg = <0x02184200 0x200>;
775
				interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
776 777 778
				clocks = <&clks IMX6SL_CLK_USBOH3>;
				fsl,usbphy = <&usbphy2>;
				fsl,usbmisc = <&usbmisc 1>;
779
				ahb-burst-config = <0x0>;
780 781
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
782 783 784
				status = "disabled";
			};

785
			usbh: usb@2184400 {
786 787
				compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
				reg = <0x02184400 0x200>;
788
				interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
789 790
				clocks = <&clks IMX6SL_CLK_USBOH3>;
				fsl,usbmisc = <&usbmisc 2>;
791
				dr_mode = "host";
792
				ahb-burst-config = <0x0>;
793 794
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
795 796 797
				status = "disabled";
			};

798
			usbmisc: usbmisc@2184800 {
799 800 801 802 803 804
				#index-cells = <1>;
				compatible = "fsl,imx6sl-usbmisc", "fsl,imx6q-usbmisc";
				reg = <0x02184800 0x200>;
				clocks = <&clks IMX6SL_CLK_USBOH3>;
			};

805
			fec: ethernet@2188000 {
806 807
				compatible = "fsl,imx6sl-fec", "fsl,imx25-fec";
				reg = <0x02188000 0x4000>;
808
				interrupts = <0 114 IRQ_TYPE_LEVEL_HIGH>;
809
				clocks = <&clks IMX6SL_CLK_ENET>,
810 811 812 813 814
					 <&clks IMX6SL_CLK_ENET_REF>;
				clock-names = "ipg", "ahb";
				status = "disabled";
			};

815
			usdhc1: usdhc@2190000 {
816 817
				compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
				reg = <0x02190000 0x4000>;
818
				interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
819 820 821 822 823 824 825 826
				clocks = <&clks IMX6SL_CLK_USDHC1>,
					 <&clks IMX6SL_CLK_USDHC1>,
					 <&clks IMX6SL_CLK_USDHC1>;
				clock-names = "ipg", "ahb", "per";
				bus-width = <4>;
				status = "disabled";
			};

827
			usdhc2: usdhc@2194000 {
828 829
				compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
				reg = <0x02194000 0x4000>;
830
				interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
831 832 833 834 835 836 837 838
				clocks = <&clks IMX6SL_CLK_USDHC2>,
					 <&clks IMX6SL_CLK_USDHC2>,
					 <&clks IMX6SL_CLK_USDHC2>;
				clock-names = "ipg", "ahb", "per";
				bus-width = <4>;
				status = "disabled";
			};

839
			usdhc3: usdhc@2198000 {
840 841
				compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
				reg = <0x02198000 0x4000>;
842
				interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
843 844 845 846 847 848 849 850
				clocks = <&clks IMX6SL_CLK_USDHC3>,
					 <&clks IMX6SL_CLK_USDHC3>,
					 <&clks IMX6SL_CLK_USDHC3>;
				clock-names = "ipg", "ahb", "per";
				bus-width = <4>;
				status = "disabled";
			};

851
			usdhc4: usdhc@219c000 {
852 853
				compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
				reg = <0x0219c000 0x4000>;
854
				interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
855 856 857 858 859 860 861 862
				clocks = <&clks IMX6SL_CLK_USDHC4>,
					 <&clks IMX6SL_CLK_USDHC4>,
					 <&clks IMX6SL_CLK_USDHC4>;
				clock-names = "ipg", "ahb", "per";
				bus-width = <4>;
				status = "disabled";
			};

863
			i2c1: i2c@21a0000 {
864 865 866 867
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
				reg = <0x021a0000 0x4000>;
868
				interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
869 870 871 872
				clocks = <&clks IMX6SL_CLK_I2C1>;
				status = "disabled";
			};

873
			i2c2: i2c@21a4000 {
874 875 876 877
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
				reg = <0x021a4000 0x4000>;
878
				interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
879 880 881 882
				clocks = <&clks IMX6SL_CLK_I2C2>;
				status = "disabled";
			};

883
			i2c3: i2c@21a8000 {
884 885 886 887
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
				reg = <0x021a8000 0x4000>;
888
				interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
889 890 891 892
				clocks = <&clks IMX6SL_CLK_I2C3>;
				status = "disabled";
			};

893
			mmdc: mmdc@21b0000 {
894 895 896 897
				compatible = "fsl,imx6sl-mmdc", "fsl,imx6q-mmdc";
				reg = <0x021b0000 0x4000>;
			};

898
			rngb: rngb@21b4000 {
899
				reg = <0x021b4000 0x4000>;
900
				interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
901 902
			};

903
			weim: weim@21b8000 {
904 905
				#address-cells = <2>;
				#size-cells = <1>;
906
				reg = <0x021b8000 0x4000>;
907
				interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
908
				fsl,weim-cs-gpr = <&gpr>;
909
				status = "disabled";
910 911
			};

912
			ocotp: ocotp@21bc000 {
913
				compatible = "fsl,imx6sl-ocotp", "syscon";
914
				reg = <0x021bc000 0x4000>;
915
				clocks = <&clks IMX6SL_CLK_OCOTP>;
916 917
			};

918
			audmux: audmux@21d8000 {
919 920 921 922 923 924 925
				compatible = "fsl,imx6sl-audmux", "fsl,imx31-audmux";
				reg = <0x021d8000 0x4000>;
				status = "disabled";
			};
		};
	};
};