imx6sl.dtsi 26.0 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright 2013 Freescale Semiconductor, Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

10
#include <dt-bindings/interrupt-controller/irq.h>
11 12 13 14
#include "imx6sl-pinfunc.h"
#include <dt-bindings/clock/imx6sl-clock.h>

/ {
15 16
	#address-cells = <1>;
	#size-cells = <1>;
17 18 19 20 21 22 23 24
	/*
	 * The decompressor and also some bootloaders rely on a
	 * pre-existing /chosen node to be available to insert the
	 * command line and merge other ATAGS info.
	 * Also for U-Boot there must be a pre-existing /memory node.
	 */
	chosen {};
	memory { device_type = "memory"; reg = <0 0>; };
25

26
	aliases {
27
		ethernet0 = &fec;
28 29 30 31 32
		gpio0 = &gpio1;
		gpio1 = &gpio2;
		gpio2 = &gpio3;
		gpio3 = &gpio4;
		gpio4 = &gpio5;
33 34 35 36 37 38 39 40 41
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		spi0 = &ecspi1;
		spi1 = &ecspi2;
		spi2 = &ecspi3;
		spi3 = &ecspi4;
42 43
		usbphy0 = &usbphy1;
		usbphy1 = &usbphy2;
44 45 46 47 48 49 50 51 52 53 54
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a9";
			device_type = "cpu";
			reg = <0x0>;
			next-level-cache = <&L2>;
55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
			operating-points = <
				/* kHz    uV */
				996000  1275000
				792000  1175000
				396000  975000
			>;
			fsl,soc-operating-points = <
				/* ARM kHz      SOC-PU uV */
				996000          1225000
				792000          1175000
				396000          1175000
			>;
			clock-latency = <61036>; /* two CLK32 periods */
			clocks = <&clks IMX6SL_CLK_ARM>, <&clks IMX6SL_CLK_PLL2_PFD2>,
					<&clks IMX6SL_CLK_STEP>, <&clks IMX6SL_CLK_PLL1_SW>,
					<&clks IMX6SL_CLK_PLL1_SYS>;
			clock-names = "arm", "pll2_pfd2_396m", "step",
				      "pll1_sw", "pll1_sys";
			arm-supply = <&reg_arm>;
			pu-supply = <&reg_pu>;
			soc-supply = <&reg_soc>;
76 77 78 79 80 81 82 83 84
		};
	};

	intc: interrupt-controller@00a01000 {
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0x00a01000 0x1000>,
		      <0x00a00100 0x100>;
85
		interrupt-parent = <&intc>;
86 87 88 89 90 91 92 93
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <0>;

		ckil {
			compatible = "fixed-clock";
94
			#clock-cells = <0>;
95 96 97 98 99
			clock-frequency = <32768>;
		};

		osc {
			compatible = "fixed-clock";
100
			#clock-cells = <0>;
101 102 103 104 105 106 107 108
			clock-frequency = <24000000>;
		};
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
109
		interrupt-parent = <&gpc>;
110 111
		ranges;

112 113 114 115 116 117
		ocram: sram@00900000 {
			compatible = "mmio-sram";
			reg = <0x00900000 0x20000>;
			clocks = <&clks IMX6SL_CLK_OCRAM>;
		};

118 119 120
		L2: l2-cache@00a02000 {
			compatible = "arm,pl310-cache";
			reg = <0x00a02000 0x1000>;
121
			interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
122 123 124 125 126 127 128 129
			cache-unified;
			cache-level = <2>;
			arm,tag-latency = <4 2 3>;
			arm,data-latency = <4 2 3>;
		};

		pmu {
			compatible = "arm,cortex-a9-pmu";
130
			interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
		};

		aips1: aips-bus@02000000 {
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02000000 0x100000>;
			ranges;

			spba: spba-bus@02000000 {
				compatible = "fsl,spba-bus", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x02000000 0x40000>;
				ranges;

				spdif: spdif@02004000 {
148 149
					compatible = "fsl,imx6sl-spdif",
						"fsl,imx35-spdif";
150
					reg = <0x02004000 0x4000>;
151
					interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
152 153 154 155 156 157 158 159 160 161 162 163
					dmas = <&sdma 14 18 0>,
						<&sdma 15 18 0>;
					dma-names = "rx", "tx";
					clocks = <&clks IMX6SL_CLK_SPDIF_GCLK>, <&clks IMX6SL_CLK_OSC>,
						 <&clks IMX6SL_CLK_SPDIF>, <&clks IMX6SL_CLK_DUMMY>,
						 <&clks IMX6SL_CLK_DUMMY>, <&clks IMX6SL_CLK_DUMMY>,
						 <&clks IMX6SL_CLK_IPG>, <&clks IMX6SL_CLK_DUMMY>,
						 <&clks IMX6SL_CLK_DUMMY>, <&clks IMX6SL_CLK_SPBA>;
					clock-names = "core", "rxtx0",
						"rxtx1", "rxtx2",
						"rxtx3", "rxtx4",
						"rxtx5", "rxtx6",
164
						"rxtx7", "spba";
165
					status = "disabled";
166 167 168 169 170 171 172
				};

				ecspi1: ecspi@02008000 {
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
					reg = <0x02008000 0x4000>;
173
					interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
174 175 176 177 178 179 180 181 182 183 184
					clocks = <&clks IMX6SL_CLK_ECSPI1>,
						 <&clks IMX6SL_CLK_ECSPI1>;
					clock-names = "ipg", "per";
					status = "disabled";
				};

				ecspi2: ecspi@0200c000 {
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
					reg = <0x0200c000 0x4000>;
185
					interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
186 187 188 189 190 191 192 193 194 195 196
					clocks = <&clks IMX6SL_CLK_ECSPI2>,
						 <&clks IMX6SL_CLK_ECSPI2>;
					clock-names = "ipg", "per";
					status = "disabled";
				};

				ecspi3: ecspi@02010000 {
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
					reg = <0x02010000 0x4000>;
197
					interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
198 199 200 201 202 203 204 205 206 207 208
					clocks = <&clks IMX6SL_CLK_ECSPI3>,
						 <&clks IMX6SL_CLK_ECSPI3>;
					clock-names = "ipg", "per";
					status = "disabled";
				};

				ecspi4: ecspi@02014000 {
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
					reg = <0x02014000 0x4000>;
209
					interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
210 211 212 213 214 215 216
					clocks = <&clks IMX6SL_CLK_ECSPI4>,
						 <&clks IMX6SL_CLK_ECSPI4>;
					clock-names = "ipg", "per";
					status = "disabled";
				};

				uart5: serial@02018000 {
217 218
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
219
					reg = <0x02018000 0x4000>;
220
					interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
221 222 223
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
224 225
					dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
					dma-names = "rx", "tx";
226 227 228 229
					status = "disabled";
				};

				uart1: serial@02020000 {
230 231
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
232
					reg = <0x02020000 0x4000>;
233
					interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
234 235 236
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
237 238
					dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
					dma-names = "rx", "tx";
239 240 241 242
					status = "disabled";
				};

				uart2: serial@02024000 {
243 244
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
245
					reg = <0x02024000 0x4000>;
246
					interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
247 248 249
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
250 251
					dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
					dma-names = "rx", "tx";
252 253 254 255
					status = "disabled";
				};

				ssi1: ssi@02028000 {
256
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
257
					compatible = "fsl,imx6sl-ssi",
258
							"fsl,imx51-ssi";
259
					reg = <0x02028000 0x4000>;
260
					interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
261 262 263
					clocks = <&clks IMX6SL_CLK_SSI1_IPG>,
						 <&clks IMX6SL_CLK_SSI1>;
					clock-names = "ipg", "baud";
264 265 266
					dmas = <&sdma 37 1 0>,
					       <&sdma 38 1 0>;
					dma-names = "rx", "tx";
267 268 269 270 271
					fsl,fifo-depth = <15>;
					status = "disabled";
				};

				ssi2: ssi@0202c000 {
272
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
273
					compatible = "fsl,imx6sl-ssi",
274
							"fsl,imx51-ssi";
275
					reg = <0x0202c000 0x4000>;
276
					interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
277 278 279
					clocks = <&clks IMX6SL_CLK_SSI2_IPG>,
						 <&clks IMX6SL_CLK_SSI2>;
					clock-names = "ipg", "baud";
280 281 282
					dmas = <&sdma 41 1 0>,
					       <&sdma 42 1 0>;
					dma-names = "rx", "tx";
283 284 285 286 287
					fsl,fifo-depth = <15>;
					status = "disabled";
				};

				ssi3: ssi@02030000 {
288
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
289
					compatible = "fsl,imx6sl-ssi",
290
							"fsl,imx51-ssi";
291
					reg = <0x02030000 0x4000>;
292
					interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
293 294 295
					clocks = <&clks IMX6SL_CLK_SSI3_IPG>,
						 <&clks IMX6SL_CLK_SSI3>;
					clock-names = "ipg", "baud";
296 297 298
					dmas = <&sdma 45 1 0>,
					       <&sdma 46 1 0>;
					dma-names = "rx", "tx";
299 300 301 302 303
					fsl,fifo-depth = <15>;
					status = "disabled";
				};

				uart3: serial@02034000 {
304 305
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
306
					reg = <0x02034000 0x4000>;
307
					interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
308 309 310
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
311 312
					dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
					dma-names = "rx", "tx";
313 314 315 316
					status = "disabled";
				};

				uart4: serial@02038000 {
317 318
					compatible = "fsl,imx6sl-uart",
						   "fsl,imx6q-uart", "fsl,imx21-uart";
319
					reg = <0x02038000 0x4000>;
320
					interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
321 322 323
					clocks = <&clks IMX6SL_CLK_UART>,
						 <&clks IMX6SL_CLK_UART_SERIAL>;
					clock-names = "ipg", "per";
324 325
					dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
					dma-names = "rx", "tx";
326 327 328 329 330 331 332 333
					status = "disabled";
				};
			};

			pwm1: pwm@02080000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
				reg = <0x02080000 0x4000>;
334
				interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
335 336 337 338 339 340 341 342 343
				clocks = <&clks IMX6SL_CLK_PWM1>,
					 <&clks IMX6SL_CLK_PWM1>;
				clock-names = "ipg", "per";
			};

			pwm2: pwm@02084000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
				reg = <0x02084000 0x4000>;
344
				interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
345 346 347 348 349 350 351 352 353
				clocks = <&clks IMX6SL_CLK_PWM2>,
					 <&clks IMX6SL_CLK_PWM2>;
				clock-names = "ipg", "per";
			};

			pwm3: pwm@02088000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
				reg = <0x02088000 0x4000>;
354
				interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
355 356 357 358 359 360 361 362 363
				clocks = <&clks IMX6SL_CLK_PWM3>,
					 <&clks IMX6SL_CLK_PWM3>;
				clock-names = "ipg", "per";
			};

			pwm4: pwm@0208c000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
				reg = <0x0208c000 0x4000>;
364
				interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
365 366 367 368 369 370 371 372
				clocks = <&clks IMX6SL_CLK_PWM4>,
					 <&clks IMX6SL_CLK_PWM4>;
				clock-names = "ipg", "per";
			};

			gpt: gpt@02098000 {
				compatible = "fsl,imx6sl-gpt";
				reg = <0x02098000 0x4000>;
373
				interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
374 375 376 377 378 379 380 381
				clocks = <&clks IMX6SL_CLK_GPT>,
					 <&clks IMX6SL_CLK_GPT_SERIAL>;
				clock-names = "ipg", "per";
			};

			gpio1: gpio@0209c000 {
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x0209c000 0x4000>;
382 383
				interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
					     <0 67 IRQ_TYPE_LEVEL_HIGH>;
384 385 386 387
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
388 389 390 391 392 393
				gpio-ranges = <&iomuxc  0 22 1>, <&iomuxc  1 20 2>,
					      <&iomuxc  3 23 1>, <&iomuxc  4 25 1>,
					      <&iomuxc  5 24 1>, <&iomuxc  6 19 1>,
					      <&iomuxc  7 36 2>, <&iomuxc  9 44 8>,
					      <&iomuxc 17 38 6>, <&iomuxc 23 68 4>,
					      <&iomuxc 27 64 4>, <&iomuxc 31 52 1>;
394 395 396 397 398
			};

			gpio2: gpio@020a0000 {
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x020a0000 0x4000>;
399 400
				interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
					     <0 69 IRQ_TYPE_LEVEL_HIGH>;
401 402 403 404
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
405 406 407 408 409 410 411
				gpio-ranges = <&iomuxc  0  53 3>, <&iomuxc  3  72 2>,
					      <&iomuxc  5  34 2>, <&iomuxc  7  57 4>,
					      <&iomuxc 11  56 1>, <&iomuxc 12  61 3>,
					      <&iomuxc 15 107 1>, <&iomuxc 16 132 2>,
					      <&iomuxc 18 135 1>, <&iomuxc 19 134 1>,
					      <&iomuxc 20 108 2>, <&iomuxc 22 120 1>,
					      <&iomuxc 23 125 7>, <&iomuxc 30 110 2>;
412 413 414 415 416
			};

			gpio3: gpio@020a4000 {
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x020a4000 0x4000>;
417 418
				interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
					     <0 71 IRQ_TYPE_LEVEL_HIGH>;
419 420 421 422
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
423 424 425 426 427 428 429 430
				gpio-ranges = <&iomuxc  0 112 8>, <&iomuxc  8 121 4>,
					      <&iomuxc 12  97 4>, <&iomuxc 16 166 3>,
					      <&iomuxc 19  85 2>, <&iomuxc 21 137 2>,
					      <&iomuxc 23 136 1>, <&iomuxc 24  91 1>,
					      <&iomuxc 25  99 1>, <&iomuxc 26  92 1>,
					      <&iomuxc 27 100 1>, <&iomuxc 28  93 1>,
					      <&iomuxc 29 101 1>, <&iomuxc 30  94 1>,
					      <&iomuxc 31 102 1>;
431 432 433 434 435
			};

			gpio4: gpio@020a8000 {
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x020a8000 0x4000>;
436 437
				interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
					     <0 73 IRQ_TYPE_LEVEL_HIGH>;
438 439 440 441
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
				gpio-ranges = <&iomuxc  0  95 1>, <&iomuxc  1 103 1>,
					      <&iomuxc  2  96 1>, <&iomuxc  3 104 1>,
					      <&iomuxc  4  97 1>, <&iomuxc  5 105 1>,
					      <&iomuxc  6  98 1>, <&iomuxc  7 106 1>,
					      <&iomuxc  8  28 1>, <&iomuxc  9  27 1>,
					      <&iomuxc 10  26 1>, <&iomuxc 11  29 1>,
					      <&iomuxc 12  32 1>, <&iomuxc 13  31 1>,
					      <&iomuxc 14  30 1>, <&iomuxc 15  33 1>,
					      <&iomuxc 16  84 1>, <&iomuxc 17  79 2>,
					      <&iomuxc 19  78 1>, <&iomuxc 20  76 1>,
					      <&iomuxc 21  81 2>, <&iomuxc 23  75 1>,
					      <&iomuxc 24  83 1>, <&iomuxc 25  74 1>,
					      <&iomuxc 26  77 1>, <&iomuxc 27 159 1>,
					      <&iomuxc 28 154 1>, <&iomuxc 29 157 1>,
					      <&iomuxc 30 152 1>, <&iomuxc 31 156 1>;
457 458 459 460 461
			};

			gpio5: gpio@020ac000 {
				compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
				reg = <0x020ac000 0x4000>;
462 463
				interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
					     <0 75 IRQ_TYPE_LEVEL_HIGH>;
464 465 466 467
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
				#interrupt-cells = <2>;
468 469 470 471 472 473 474 475 476 477 478
				gpio-ranges = <&iomuxc  0 158 1>, <&iomuxc  1 151 1>,
					      <&iomuxc  2 155 1>, <&iomuxc  3 153 1>,
					      <&iomuxc  4 150 1>, <&iomuxc  5 149 1>,
					      <&iomuxc  6 144 1>, <&iomuxc  7 147 1>,
					      <&iomuxc  8 142 1>, <&iomuxc  9 146 1>,
					      <&iomuxc 10 148 1>, <&iomuxc 11 141 1>,
					      <&iomuxc 12 145 1>, <&iomuxc 13 143 1>,
					      <&iomuxc 14 140 1>, <&iomuxc 15 139 1>,
					      <&iomuxc 16 164 2>, <&iomuxc 18 160 1>,
					      <&iomuxc 19 162 1>, <&iomuxc 20 163 1>,
					      <&iomuxc 21 161 1>;
479 480 481
			};

			kpp: kpp@020b8000 {
482
				compatible = "fsl,imx6sl-kpp", "fsl,imx21-kpp";
483
				reg = <0x020b8000 0x4000>;
484
				interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
485
				clocks = <&clks IMX6SL_CLK_DUMMY>;
486
				status = "disabled";
487 488 489 490 491
			};

			wdog1: wdog@020bc000 {
				compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
				reg = <0x020bc000 0x4000>;
492
				interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
493 494 495 496 497 498
				clocks = <&clks IMX6SL_CLK_DUMMY>;
			};

			wdog2: wdog@020c0000 {
				compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
				reg = <0x020c0000 0x4000>;
499
				interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
500 501 502 503 504 505 506
				clocks = <&clks IMX6SL_CLK_DUMMY>;
				status = "disabled";
			};

			clks: ccm@020c4000 {
				compatible = "fsl,imx6sl-ccm";
				reg = <0x020c4000 0x4000>;
507 508
				interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
					     <0 88 IRQ_TYPE_LEVEL_HIGH>;
509 510 511 512
				#clock-cells = <1>;
			};

			anatop: anatop@020c8000 {
513 514 515
				compatible = "fsl,imx6sl-anatop",
					     "fsl,imx6q-anatop",
					     "syscon", "simple-bus";
516
				reg = <0x020c8000 0x1000>;
517 518 519
				interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
					     <0 54 IRQ_TYPE_LEVEL_HIGH>,
					     <0 127 IRQ_TYPE_LEVEL_HIGH>;
520

521
				regulator-1p1 {
522 523 524 525 526 527 528 529 530 531 532
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd1p1";
					regulator-min-microvolt = <800000>;
					regulator-max-microvolt = <1375000>;
					regulator-always-on;
					anatop-reg-offset = <0x110>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <4>;
					anatop-min-voltage = <800000>;
					anatop-max-voltage = <1375000>;
533
					anatop-enable-bit = <0>;
534 535
				};

536
				regulator-3p0 {
537 538 539 540 541 542 543 544 545 546 547
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd3p0";
					regulator-min-microvolt = <2800000>;
					regulator-max-microvolt = <3150000>;
					regulator-always-on;
					anatop-reg-offset = <0x120>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
					anatop-min-voltage = <2625000>;
					anatop-max-voltage = <3400000>;
548
					anatop-enable-bit = <0>;
549 550
				};

551
				regulator-2p5 {
552 553 554 555 556 557 558 559 560 561 562
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd2p5";
					regulator-min-microvolt = <2100000>;
					regulator-max-microvolt = <2850000>;
					regulator-always-on;
					anatop-reg-offset = <0x130>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
					anatop-min-voltage = <2100000>;
					anatop-max-voltage = <2850000>;
563
					anatop-enable-bit = <0>;
564 565
				};

566
				reg_arm: regulator-vddcore {
567
					compatible = "fsl,anatop-regulator";
568
					regulator-name = "vddarm";
569 570 571 572 573 574 575 576 577 578 579 580 581 582
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <0>;
					anatop-vol-bit-width = <5>;
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <24>;
					anatop-delay-bit-width = <2>;
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

583
				reg_pu: regulator-vddpu {
584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddpu";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <9>;
					anatop-vol-bit-width = <5>;
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <26>;
					anatop-delay-bit-width = <2>;
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

600
				reg_soc: regulator-vddsoc {
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddsoc";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <18>;
					anatop-vol-bit-width = <5>;
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <28>;
					anatop-delay-bit-width = <2>;
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};
			};

618 619 620 621 622 623 624 625
			tempmon: tempmon {
				compatible = "fsl,imx6q-tempmon";
				interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
				fsl,tempmon = <&anatop>;
				fsl,tempmon-data = <&ocotp>;
				clocks = <&clks IMX6SL_CLK_PLL3_USB_OTG>;
			};

626 627 628
			usbphy1: usbphy@020c9000 {
				compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
				reg = <0x020c9000 0x1000>;
629
				interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
630
				clocks = <&clks IMX6SL_CLK_USBPHY1>;
631
				fsl,anatop = <&anatop>;
632 633 634 635 636
			};

			usbphy2: usbphy@020ca000 {
				compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
				reg = <0x020ca000 0x1000>;
637
				interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
638
				clocks = <&clks IMX6SL_CLK_USBPHY2>;
639
				fsl,anatop = <&anatop>;
640 641
			};

642 643 644
			snvs: snvs@020cc000 {
				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
				reg = <0x020cc000 0x4000>;
645

646
				snvs_rtc: snvs-rtc-lp {
647
					compatible = "fsl,sec-v4.0-mon-rtc-lp";
648 649
					regmap = <&snvs>;
					offset = <0x34>;
650 651
					interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
						     <0 20 IRQ_TYPE_LEVEL_HIGH>;
652
				};
653

654 655 656 657 658
				snvs_poweroff: snvs-poweroff {
					compatible = "syscon-poweroff";
					regmap = <&snvs>;
					offset = <0x38>;
					mask = <0x60>;
659 660
					status = "disabled";
				};
661 662 663 664
			};

			epit1: epit@020d0000 {
				reg = <0x020d0000 0x4000>;
665
				interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
666 667 668 669
			};

			epit2: epit@020d4000 {
				reg = <0x020d4000 0x4000>;
670
				interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
671 672 673 674 675
			};

			src: src@020d8000 {
				compatible = "fsl,imx6sl-src", "fsl,imx51-src";
				reg = <0x020d8000 0x4000>;
676 677
				interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
					     <0 96 IRQ_TYPE_LEVEL_HIGH>;
678 679 680 681 682 683
				#reset-cells = <1>;
			};

			gpc: gpc@020dc000 {
				compatible = "fsl,imx6sl-gpc", "fsl,imx6q-gpc";
				reg = <0x020dc000 0x4000>;
684 685
				interrupt-controller;
				#interrupt-cells = <3>;
686
				interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>;
687
				interrupt-parent = <&intc>;
688 689 690 691
				pu-supply = <&reg_pu>;
				clocks = <&clks IMX6SL_CLK_GPU2D_OVG>,
					 <&clks IMX6SL_CLK_GPU2D_PODF>;
				#power-domain-cells = <1>;
692 693
			};

694
			gpr: iomuxc-gpr@020e0000 {
695 696
				compatible = "fsl,imx6sl-iomuxc-gpr",
					     "fsl,imx6q-iomuxc-gpr", "syscon";
697 698
				reg = <0x020e0000 0x38>;
			};
699 700 701 702 703 704 705 706

			iomuxc: iomuxc@020e0000 {
				compatible = "fsl,imx6sl-iomuxc";
				reg = <0x020e0000 0x4000>;
			};

			csi: csi@020e4000 {
				reg = <0x020e4000 0x4000>;
707
				interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
708 709 710 711
			};

			spdc: spdc@020e8000 {
				reg = <0x020e8000 0x4000>;
712
				interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
713 714 715
			};

			sdma: sdma@020ec000 {
716
				compatible = "fsl,imx6sl-sdma", "fsl,imx6q-sdma";
717
				reg = <0x020ec000 0x4000>;
718
				interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
719 720 721
				clocks = <&clks IMX6SL_CLK_SDMA>,
					 <&clks IMX6SL_CLK_SDMA>;
				clock-names = "ipg", "ahb";
722
				#dma-cells = <3>;
723 724
				/* imx6sl reuses imx6q sdma firmware */
				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
725 726 727 728
			};

			pxp: pxp@020f0000 {
				reg = <0x020f0000 0x4000>;
729
				interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>;
730 731 732 733
			};

			epdc: epdc@020f4000 {
				reg = <0x020f4000 0x4000>;
734
				interrupts = <0 97 IRQ_TYPE_LEVEL_HIGH>;
735 736 737
			};

			lcdif: lcdif@020f8000 {
738
				compatible = "fsl,imx6sl-lcdif", "fsl,imx28-lcdif";
739
				reg = <0x020f8000 0x4000>;
740
				interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
741 742 743 744 745
				clocks = <&clks IMX6SL_CLK_LCDIF_PIX>,
					 <&clks IMX6SL_CLK_LCDIF_AXI>,
					 <&clks IMX6SL_CLK_DUMMY>;
				clock-names = "pix", "axi", "disp_axi";
				status = "disabled";
746 747 748
			};

			dcp: dcp@020fc000 {
749
				compatible = "fsl,imx6sl-dcp", "fsl,imx28-dcp";
750
				reg = <0x020fc000 0x4000>;
751 752 753
				interrupts = <0 99 IRQ_TYPE_LEVEL_HIGH>,
					     <0 100 IRQ_TYPE_LEVEL_HIGH>,
					     <0 101 IRQ_TYPE_LEVEL_HIGH>;
754 755 756 757 758 759 760 761 762 763 764 765 766
			};
		};

		aips2: aips-bus@02100000 {
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02100000 0x100000>;
			ranges;

			usbotg1: usb@02184000 {
				compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
				reg = <0x02184000 0x200>;
767
				interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
768 769 770
				clocks = <&clks IMX6SL_CLK_USBOH3>;
				fsl,usbphy = <&usbphy1>;
				fsl,usbmisc = <&usbmisc 0>;
771
				ahb-burst-config = <0x0>;
772 773
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
774 775 776 777 778 779
				status = "disabled";
			};

			usbotg2: usb@02184200 {
				compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
				reg = <0x02184200 0x200>;
780
				interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
781 782 783
				clocks = <&clks IMX6SL_CLK_USBOH3>;
				fsl,usbphy = <&usbphy2>;
				fsl,usbmisc = <&usbmisc 1>;
784
				ahb-burst-config = <0x0>;
785 786
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
787 788 789 790 791 792
				status = "disabled";
			};

			usbh: usb@02184400 {
				compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
				reg = <0x02184400 0x200>;
793
				interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
794 795
				clocks = <&clks IMX6SL_CLK_USBOH3>;
				fsl,usbmisc = <&usbmisc 2>;
796
				dr_mode = "host";
797
				ahb-burst-config = <0x0>;
798 799
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
800 801 802 803 804 805 806 807 808 809 810 811 812
				status = "disabled";
			};

			usbmisc: usbmisc@02184800 {
				#index-cells = <1>;
				compatible = "fsl,imx6sl-usbmisc", "fsl,imx6q-usbmisc";
				reg = <0x02184800 0x200>;
				clocks = <&clks IMX6SL_CLK_USBOH3>;
			};

			fec: ethernet@02188000 {
				compatible = "fsl,imx6sl-fec", "fsl,imx25-fec";
				reg = <0x02188000 0x4000>;
813
				interrupts = <0 114 IRQ_TYPE_LEVEL_HIGH>;
814
				clocks = <&clks IMX6SL_CLK_ENET>,
815 816 817 818 819 820 821 822
					 <&clks IMX6SL_CLK_ENET_REF>;
				clock-names = "ipg", "ahb";
				status = "disabled";
			};

			usdhc1: usdhc@02190000 {
				compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
				reg = <0x02190000 0x4000>;
823
				interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
824 825 826 827 828 829 830 831 832 833 834
				clocks = <&clks IMX6SL_CLK_USDHC1>,
					 <&clks IMX6SL_CLK_USDHC1>,
					 <&clks IMX6SL_CLK_USDHC1>;
				clock-names = "ipg", "ahb", "per";
				bus-width = <4>;
				status = "disabled";
			};

			usdhc2: usdhc@02194000 {
				compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
				reg = <0x02194000 0x4000>;
835
				interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
836 837 838 839 840 841 842 843 844 845 846
				clocks = <&clks IMX6SL_CLK_USDHC2>,
					 <&clks IMX6SL_CLK_USDHC2>,
					 <&clks IMX6SL_CLK_USDHC2>;
				clock-names = "ipg", "ahb", "per";
				bus-width = <4>;
				status = "disabled";
			};

			usdhc3: usdhc@02198000 {
				compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
				reg = <0x02198000 0x4000>;
847
				interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
848 849 850 851 852 853 854 855 856 857 858
				clocks = <&clks IMX6SL_CLK_USDHC3>,
					 <&clks IMX6SL_CLK_USDHC3>,
					 <&clks IMX6SL_CLK_USDHC3>;
				clock-names = "ipg", "ahb", "per";
				bus-width = <4>;
				status = "disabled";
			};

			usdhc4: usdhc@0219c000 {
				compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
				reg = <0x0219c000 0x4000>;
859
				interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
860 861 862 863 864 865 866 867 868 869 870 871 872
				clocks = <&clks IMX6SL_CLK_USDHC4>,
					 <&clks IMX6SL_CLK_USDHC4>,
					 <&clks IMX6SL_CLK_USDHC4>;
				clock-names = "ipg", "ahb", "per";
				bus-width = <4>;
				status = "disabled";
			};

			i2c1: i2c@021a0000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
				reg = <0x021a0000 0x4000>;
873
				interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
874 875 876 877 878 879 880 881 882
				clocks = <&clks IMX6SL_CLK_I2C1>;
				status = "disabled";
			};

			i2c2: i2c@021a4000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
				reg = <0x021a4000 0x4000>;
883
				interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
884 885 886 887 888 889 890 891 892
				clocks = <&clks IMX6SL_CLK_I2C2>;
				status = "disabled";
			};

			i2c3: i2c@021a8000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
				reg = <0x021a8000 0x4000>;
893
				interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
894 895 896 897 898 899 900 901 902 903 904
				clocks = <&clks IMX6SL_CLK_I2C3>;
				status = "disabled";
			};

			mmdc: mmdc@021b0000 {
				compatible = "fsl,imx6sl-mmdc", "fsl,imx6q-mmdc";
				reg = <0x021b0000 0x4000>;
			};

			rngb: rngb@021b4000 {
				reg = <0x021b4000 0x4000>;
905
				interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
906 907 908
			};

			weim: weim@021b8000 {
909 910
				#address-cells = <2>;
				#size-cells = <1>;
911
				reg = <0x021b8000 0x4000>;
912
				interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
913
				fsl,weim-cs-gpr = <&gpr>;
914
				status = "disabled";
915 916 917
			};

			ocotp: ocotp@021bc000 {
918
				compatible = "fsl,imx6sl-ocotp", "syscon";
919
				reg = <0x021bc000 0x4000>;
920
				clocks = <&clks IMX6SL_CLK_OCOTP>;
921 922 923 924 925 926 927 928 929 930
			};

			audmux: audmux@021d8000 {
				compatible = "fsl,imx6sl-audmux", "fsl,imx31-audmux";
				reg = <0x021d8000 0x4000>;
				status = "disabled";
			};
		};
	};
};