common.h 14.1 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
2 3 4 5 6 7 8 9 10
/*******************************************************************************
  STMMAC Common Header File

  Copyright (C) 2007-2009  STMicroelectronics Ltd


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
*******************************************************************************/

11 12 13
#ifndef __COMMON_H__
#define __COMMON_H__

14
#include <linux/etherdevice.h>
15
#include <linux/netdevice.h>
16
#include <linux/stmmac.h>
17 18
#include <linux/phy.h>
#include <linux/module.h>
19
#if IS_ENABLED(CONFIG_VLAN_8021Q)
20 21 22 23
#define STMMAC_VLAN_TAG_USED
#include <linux/if_vlan.h>
#endif

24
#include "descs.h"
25
#include "hwif.h"
26
#include "mmc.h"
27

28
/* Synopsys Core versions */
29 30 31 32 33 34 35 36
#define	DWMAC_CORE_3_40		0x34
#define	DWMAC_CORE_3_50		0x35
#define	DWMAC_CORE_4_00		0x40
#define DWMAC_CORE_4_10		0x41
#define DWMAC_CORE_5_00		0x50
#define DWMAC_CORE_5_10		0x51
#define DWXGMAC_CORE_2_10	0x21

37
#define STMMAC_CHAN0	0	/* Always supported and default for all chips */
38

39
/* These need to be power of two, and >= 4 */
40 41 42 43
#define DMA_TX_SIZE 512
#define DMA_RX_SIZE 512
#define STMMAC_GET_ENTRY(x, size)	((x + 1) & (size - 1))

44 45
#undef FRAME_FILTER_DEBUG
/* #define FRAME_FILTER_DEBUG */
46

47
/* Extra statistic and debug information exposed by ethtool */
48 49 50 51 52
struct stmmac_extra_stats {
	/* Transmit errors */
	unsigned long tx_underflow ____cacheline_aligned;
	unsigned long tx_carrier;
	unsigned long tx_losscarrier;
53
	unsigned long vlan_tag;
54 55 56 57 58 59 60 61
	unsigned long tx_deferred;
	unsigned long tx_vlan;
	unsigned long tx_jabber;
	unsigned long tx_frame_flushed;
	unsigned long tx_payload_error;
	unsigned long tx_ip_header_error;
	/* Receive errors */
	unsigned long rx_desc;
62 63 64
	unsigned long sa_filter_fail;
	unsigned long overflow_error;
	unsigned long ipc_csum_error;
65
	unsigned long rx_collision;
66
	unsigned long rx_crc_errors;
67
	unsigned long dribbling_bit;
68
	unsigned long rx_length;
69 70 71 72 73 74 75 76 77
	unsigned long rx_mii;
	unsigned long rx_multicast;
	unsigned long rx_gmac_overflow;
	unsigned long rx_watchdog;
	unsigned long da_rx_filter_fail;
	unsigned long sa_rx_filter_fail;
	unsigned long rx_missed_cntr;
	unsigned long rx_overflow_cntr;
	unsigned long rx_vlan;
78
	unsigned long rx_split_hdr_pkt_n;
79
	/* Tx/Rx IRQ error info */
80 81 82 83 84 85 86 87 88
	unsigned long tx_undeflow_irq;
	unsigned long tx_process_stopped_irq;
	unsigned long tx_jabber_irq;
	unsigned long rx_overflow_irq;
	unsigned long rx_buf_unav_irq;
	unsigned long rx_process_stopped_irq;
	unsigned long rx_watchdog_irq;
	unsigned long tx_early_irq;
	unsigned long fatal_bus_error_irq;
89 90
	/* Tx/Rx IRQ Events */
	unsigned long rx_early_irq;
91 92 93 94
	unsigned long threshold;
	unsigned long tx_pkt_n;
	unsigned long rx_pkt_n;
	unsigned long normal_irq_n;
95 96 97 98
	unsigned long rx_normal_irq_n;
	unsigned long napi_poll;
	unsigned long tx_normal_irq_n;
	unsigned long tx_clean;
99
	unsigned long tx_set_ic_bit;
100 101
	unsigned long irq_receive_pmt_irq_n;
	/* MMC info */
102 103 104 105 106 107 108 109 110
	unsigned long mmc_tx_irq_n;
	unsigned long mmc_rx_irq_n;
	unsigned long mmc_rx_csum_offload_irq_n;
	/* EEE */
	unsigned long irq_tx_path_in_lpi_mode_n;
	unsigned long irq_tx_path_exit_lpi_mode_n;
	unsigned long irq_rx_path_in_lpi_mode_n;
	unsigned long irq_rx_path_exit_lpi_mode_n;
	unsigned long phy_eee_wakeup_error_n;
111 112 113 114 115 116
	/* Extended RDES status */
	unsigned long ip_hdr_err;
	unsigned long ip_payload_err;
	unsigned long ip_csum_bypassed;
	unsigned long ipv4_pkt_rcvd;
	unsigned long ipv6_pkt_rcvd;
117 118 119 120 121 122 123 124 125 126 127
	unsigned long no_ptp_rx_msg_type_ext;
	unsigned long ptp_rx_msg_type_sync;
	unsigned long ptp_rx_msg_type_follow_up;
	unsigned long ptp_rx_msg_type_delay_req;
	unsigned long ptp_rx_msg_type_delay_resp;
	unsigned long ptp_rx_msg_type_pdelay_req;
	unsigned long ptp_rx_msg_type_pdelay_resp;
	unsigned long ptp_rx_msg_type_pdelay_follow_up;
	unsigned long ptp_rx_msg_type_announce;
	unsigned long ptp_rx_msg_type_management;
	unsigned long ptp_rx_msg_pkt_reserved_type;
128 129 130 131 132 133 134 135 136
	unsigned long ptp_frame_type;
	unsigned long ptp_ver;
	unsigned long timestamp_dropped;
	unsigned long av_pkt_rcvd;
	unsigned long av_tagged_pkt_rcvd;
	unsigned long vlan_tag_priority_val;
	unsigned long l3_filter_match;
	unsigned long l4_filter_match;
	unsigned long l3_l4_filter_no_match;
137 138 139 140
	/* PCS */
	unsigned long irq_pcs_ane_n;
	unsigned long irq_pcs_link_n;
	unsigned long irq_rgmii_n;
141 142 143
	unsigned long pcs_link;
	unsigned long pcs_duplex;
	unsigned long pcs_speed;
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
	/* debug register */
	unsigned long mtl_tx_status_fifo_full;
	unsigned long mtl_tx_fifo_not_empty;
	unsigned long mmtl_fifo_ctrl;
	unsigned long mtl_tx_fifo_read_ctrl_write;
	unsigned long mtl_tx_fifo_read_ctrl_wait;
	unsigned long mtl_tx_fifo_read_ctrl_read;
	unsigned long mtl_tx_fifo_read_ctrl_idle;
	unsigned long mac_tx_in_pause;
	unsigned long mac_tx_frame_ctrl_xfer;
	unsigned long mac_tx_frame_ctrl_idle;
	unsigned long mac_tx_frame_ctrl_wait;
	unsigned long mac_tx_frame_ctrl_pause;
	unsigned long mac_gmii_tx_proto_engine;
	unsigned long mtl_rx_fifo_fill_level_full;
	unsigned long mtl_rx_fifo_fill_above_thresh;
	unsigned long mtl_rx_fifo_fill_below_thresh;
	unsigned long mtl_rx_fifo_fill_level_empty;
	unsigned long mtl_rx_fifo_read_ctrl_flush;
	unsigned long mtl_rx_fifo_read_ctrl_read_data;
	unsigned long mtl_rx_fifo_read_ctrl_status;
	unsigned long mtl_rx_fifo_read_ctrl_idle;
	unsigned long mtl_rx_fifo_ctrl_active;
	unsigned long mac_rx_frame_ctrl_fifo;
	unsigned long mac_gmii_rx_proto_engine;
A
Alexandre TORGUE 已提交
169 170 171
	/* TSO */
	unsigned long tx_tso_frames;
	unsigned long tx_tso_nfrags;
172 173
};

174 175 176 177 178 179 180 181 182 183 184
/* Safety Feature statistics exposed by ethtool */
struct stmmac_safety_stats {
	unsigned long mac_errors[32];
	unsigned long mtl_errors[32];
	unsigned long dma_errors[32];
};

/* Number of fields in Safety Stats */
#define STMMAC_SAFETY_FEAT_SIZE	\
	(sizeof(struct stmmac_safety_stats) / sizeof(unsigned long))

185 186 187 188 189 190 191 192 193 194
/* CSR Frequency Access Defines*/
#define CSR_F_35M	35000000
#define CSR_F_60M	60000000
#define CSR_F_100M	100000000
#define CSR_F_150M	150000000
#define CSR_F_250M	250000000
#define CSR_F_300M	300000000

#define	MAC_CSR_H_FRQ_MASK	0x20

195
#define HASH_TABLE_SIZE 64
196
#define PAUSE_TIME 0xffff
197 198 199 200 201 202 203

/* Flow Control defines */
#define FLOW_OFF	0
#define FLOW_RX		1
#define FLOW_TX		2
#define FLOW_AUTO	(FLOW_TX | FLOW_RX)

204 205 206 207 208 209
/* PCS defines */
#define STMMAC_PCS_RGMII	(1 << 0)
#define STMMAC_PCS_SGMII	(1 << 1)
#define STMMAC_PCS_TBI		(1 << 2)
#define STMMAC_PCS_RTBI		(1 << 3)

G
Giuseppe CAVALLARO 已提交
210
#define SF_DMA_MODE 1		/* DMA STORE-AND-FORWARD Operation Mode */
211

212
/* DAM HW feature register fields */
G
Giuseppe CAVALLARO 已提交
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
#define DMA_HW_FEAT_MIISEL	0x00000001	/* 10/100 Mbps Support */
#define DMA_HW_FEAT_GMIISEL	0x00000002	/* 1000 Mbps Support */
#define DMA_HW_FEAT_HDSEL	0x00000004	/* Half-Duplex Support */
#define DMA_HW_FEAT_EXTHASHEN	0x00000008	/* Expanded DA Hash Filter */
#define DMA_HW_FEAT_HASHSEL	0x00000010	/* HASH Filter */
#define DMA_HW_FEAT_ADDMAC	0x00000020	/* Multiple MAC Addr Reg */
#define DMA_HW_FEAT_PCSSEL	0x00000040	/* PCS registers */
#define DMA_HW_FEAT_L3L4FLTREN	0x00000080	/* Layer 3 & Layer 4 Feature */
#define DMA_HW_FEAT_SMASEL	0x00000100	/* SMA(MDIO) Interface */
#define DMA_HW_FEAT_RWKSEL	0x00000200	/* PMT Remote Wakeup */
#define DMA_HW_FEAT_MGKSEL	0x00000400	/* PMT Magic Packet */
#define DMA_HW_FEAT_MMCSEL	0x00000800	/* RMON Module */
#define DMA_HW_FEAT_TSVER1SEL	0x00001000	/* Only IEEE 1588-2002 */
#define DMA_HW_FEAT_TSVER2SEL	0x00002000	/* IEEE 1588-2008 PTPv2 */
#define DMA_HW_FEAT_EEESEL	0x00004000	/* Energy Efficient Ethernet */
#define DMA_HW_FEAT_AVSEL	0x00008000	/* AV Feature */
#define DMA_HW_FEAT_TXCOESEL	0x00010000	/* Checksum Offload in Tx */
#define DMA_HW_FEAT_RXTYP1COE	0x00020000	/* IP COE (Type 1) in Rx */
#define DMA_HW_FEAT_RXTYP2COE	0x00040000	/* IP COE (Type 2) in Rx */
#define DMA_HW_FEAT_RXFIFOSIZE	0x00080000	/* Rx FIFO > 2048 Bytes */
#define DMA_HW_FEAT_RXCHCNT	0x00300000	/* No. additional Rx Channels */
#define DMA_HW_FEAT_TXCHCNT	0x00c00000	/* No. additional Tx Channels */
#define DMA_HW_FEAT_ENHDESSEL	0x01000000	/* Alternate Descriptor */
/* Timestamping with Internal System Time */
#define DMA_HW_FEAT_INTTSEN	0x02000000
#define DMA_HW_FEAT_FLEXIPPSEN	0x04000000	/* Flexible PPS Output */
#define DMA_HW_FEAT_SAVLANINS	0x08000000	/* Source Addr or VLAN */
#define DMA_HW_FEAT_ACTPHYIF	0x70000000	/* Active/selected PHY iface */
241
#define DEFAULT_DMA_PBL		8
242

243 244 245 246 247
/* PCS status and mask defines */
#define	PCS_ANE_IRQ		BIT(2)	/* PCS Auto-Negotiation */
#define	PCS_LINK_IRQ		BIT(1)	/* PCS Link */
#define	PCS_RGSMIIIS_IRQ	BIT(0)	/* RGMII or SMII Interrupt */

248 249
/* Max/Min RI Watchdog Timer count value */
#define MAX_DMA_RIWT		0xff
250
#define MIN_DMA_RIWT		0x10
251
/* Tx coalesce parameters */
252
#define STMMAC_COAL_TX_TIMER	1000
253 254
#define STMMAC_MAX_COAL_TX_TICK	100000
#define STMMAC_TX_MAX_FRAMES	256
255
#define STMMAC_TX_FRAMES	1
256
#define STMMAC_RX_FRAMES	25
257

258 259 260 261 262 263 264 265 266
/* Packets types */
enum packets_types {
	PACKET_AVCPQ = 0x1, /* AV Untagged Control packets */
	PACKET_PTPQ = 0x2, /* PTP Packets */
	PACKET_DCBCPQ = 0x3, /* DCB Control Packets */
	PACKET_UPQ = 0x4, /* Untagged Packets */
	PACKET_MCBCQ = 0x5, /* Multicast & Broadcast Packets */
};

G
Giuseppe CAVALLARO 已提交
267 268
/* Rx IPC status */
enum rx_frame_status {
269 270 271 272 273
	good_frame = 0x0,
	discard_frame = 0x1,
	csum_none = 0x2,
	llc_snap = 0x4,
	dma_own = 0x8,
274
	rx_not_ls = 0x10,
275 276
};

277 278 279 280 281 282 283 284
/* Tx status */
enum tx_frame_status {
	tx_done = 0x0,
	tx_not_ls = 0x1,
	tx_err = 0x2,
	tx_dma_own = 0x4,
};

285 286 287 288 289
enum dma_irq_status {
	tx_hard_error = 0x1,
	tx_hard_error_bump_tc = 0x2,
	handle_rx = 0x4,
	handle_tx = 0x8,
290
};
291

292
/* EEE and LPI defines */
293 294 295 296
#define	CORE_IRQ_TX_PATH_IN_LPI_MODE	(1 << 0)
#define	CORE_IRQ_TX_PATH_EXIT_LPI_MODE	(1 << 1)
#define	CORE_IRQ_RX_PATH_IN_LPI_MODE	(1 << 2)
#define	CORE_IRQ_RX_PATH_EXIT_LPI_MODE	(1 << 3)
297

298
#define CORE_IRQ_MTL_RX_OVERFLOW	BIT(8)
299

300
/* Physical Coding Sublayer */
301 302 303 304 305 306 307 308 309 310
struct rgmii_adv {
	unsigned int pause;
	unsigned int duplex;
	unsigned int lp_pause;
	unsigned int lp_duplex;
};

#define STMMAC_PCS_PAUSE	1
#define STMMAC_PCS_ASYM_PAUSE	2

311 312 313 314 315 316 317 318 319 320 321 322
/* DMA HW capabilities */
struct dma_features {
	unsigned int mbps_10_100;
	unsigned int mbps_1000;
	unsigned int half_duplex;
	unsigned int hash_filter;
	unsigned int multi_addr;
	unsigned int pcs;
	unsigned int sma_mdio;
	unsigned int pmt_remote_wake_up;
	unsigned int pmt_magic_frame;
	unsigned int rmon;
G
Giuseppe CAVALLARO 已提交
323
	/* IEEE 1588-2002 */
324
	unsigned int time_stamp;
G
Giuseppe CAVALLARO 已提交
325
	/* IEEE 1588-2008 */
326 327 328 329
	unsigned int atime_stamp;
	/* 802.3az - Energy-Efficient Ethernet (EEE) */
	unsigned int eee;
	unsigned int av;
330
	unsigned int hash_tb_sz;
331
	unsigned int tsoen;
332 333
	/* TX and RX csum */
	unsigned int tx_coe;
334
	unsigned int rx_coe;
335 336 337 338 339 340
	unsigned int rx_coe_type1;
	unsigned int rx_coe_type2;
	unsigned int rxfifo_over_2048;
	/* TX and RX number of channels */
	unsigned int number_rx_channel;
	unsigned int number_tx_channel;
J
jpinto 已提交
341 342 343
	/* TX and RX number of queues */
	unsigned int number_rx_queues;
	unsigned int number_tx_queues;
344 345
	/* PPS output */
	unsigned int pps_out_num;
G
Giuseppe CAVALLARO 已提交
346
	/* Alternate (enhanced) DESC mode */
347
	unsigned int enh_desc;
348 349 350
	/* TX and RX FIFO sizes */
	unsigned int tx_fifo_size;
	unsigned int rx_fifo_size;
351 352
	/* Automotive Safety Package */
	unsigned int asp;
353 354 355 356
	/* RX Parser */
	unsigned int frpsel;
	unsigned int frpbs;
	unsigned int frpes;
357
	unsigned int addr64;
358
	unsigned int rssen;
359
	unsigned int vlhash;
360
	unsigned int sphen;
361 362
	unsigned int vlins;
	unsigned int dvlan;
363 364
};

365 366
/* GMAC TX FIFO is 8K, Rx FIFO is 16K */
#define BUF_SIZE_16KiB 16384
367 368
/* RX Buffer size must be < 8191 and multiple of 4/8/16 bytes */
#define BUF_SIZE_8KiB 8188
369 370
#define BUF_SIZE_4KiB 4096
#define BUF_SIZE_2KiB 2048
371

372 373 374
/* Power Down and WOL */
#define PMT_NOT_SUPPORTED 0
#define PMT_SUPPORTED 1
375

376 377 378
/* Common MAC defines */
#define MAC_CTRL_REG		0x00000000	/* MAC Control */
#define MAC_ENABLE_TX		0x00000008	/* Transmitter Enable */
379
#define MAC_ENABLE_RX		0x00000004	/* Receiver Enable */
380

381
/* Default LPI timers */
G
Giuseppe CAVALLARO 已提交
382
#define STMMAC_DEFAULT_LIT_LS	0x3E8
383
#define STMMAC_DEFAULT_TWT_LS	0x1E
384

385 386 387
#define STMMAC_CHAIN_MODE	0x1
#define STMMAC_RING_MODE	0x2

388 389
#define JUMBO_LEN		9000

390 391 392 393
/* Receive Side Scaling */
#define STMMAC_RSS_HASH_KEY_SIZE	40
#define STMMAC_RSS_MAX_TABLE_SIZE	256

394 395 396 397 398 399
/* VLAN */
#define STMMAC_VLAN_NONE	0x0
#define STMMAC_VLAN_REMOVE	0x1
#define STMMAC_VLAN_INSERT	0x2
#define STMMAC_VLAN_REPLACE	0x3

A
Andy Shevchenko 已提交
400 401 402
extern const struct stmmac_desc_ops enh_desc_ops;
extern const struct stmmac_desc_ops ndesc_ops;

403 404
struct mac_device_info;

A
Andy Shevchenko 已提交
405
extern const struct stmmac_hwtimestamp stmmac_ptp;
406
extern const struct stmmac_mode_ops dwmac4_ring_mode_ops;
A
Andy Shevchenko 已提交
407

408
struct mac_link {
409 410 411 412
	u32 speed_mask;
	u32 speed10;
	u32 speed100;
	u32 speed1000;
413
	u32 speed2500;
414
	u32 duplex;
415 416 417 418 419
	struct {
		u32 speed2500;
		u32 speed5000;
		u32 speed10000;
	} xgmii;
420 421 422 423 424
};

struct mii_regs {
	unsigned int addr;	/* MII Address */
	unsigned int data;	/* MII Data */
L
LABBE Corentin 已提交
425 426 427 428 429 430
	unsigned int addr_shift;	/* MII address shift */
	unsigned int reg_shift;		/* MII reg shift */
	unsigned int addr_mask;		/* MII address mask */
	unsigned int reg_mask;		/* MII reg mask */
	unsigned int clk_csr_shift;
	unsigned int clk_csr_mask;
431 432 433
};

struct mac_device_info {
G
Giuseppe CAVALLARO 已提交
434 435 436
	const struct stmmac_ops *mac;
	const struct stmmac_desc_ops *desc;
	const struct stmmac_dma_ops *dma;
G
Giuseppe CAVALLARO 已提交
437
	const struct stmmac_mode_ops *mode;
438
	const struct stmmac_hwtimestamp *ptp;
439
	const struct stmmac_tc_ops *tc;
440
	const struct stmmac_mmc_ops *mmc;
441 442
	struct mii_regs mii;	/* MII register Addresses */
	struct mac_link link;
443
	void __iomem *pcsr;     /* vpointer to device CSRs */
444 445 446
	unsigned int multicast_filter_bins;
	unsigned int unicast_filter_entries;
	unsigned int mcast_bits_log2;
447
	unsigned int rx_csum;
448 449
	unsigned int pcs;
	unsigned int pmt;
450
	unsigned int ps;
451 452
};

453 454 455 456 457
struct stmmac_rx_routing {
	u32 reg_mask;
	u32 reg_shift;
};

458 459 460
int dwmac100_setup(struct stmmac_priv *priv);
int dwmac1000_setup(struct stmmac_priv *priv);
int dwmac4_setup(struct stmmac_priv *priv);
461
int dwxgmac2_setup(struct stmmac_priv *priv);
462

463 464 465 466 467
void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
			 unsigned int high, unsigned int low);
void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
			 unsigned int high, unsigned int low);
void stmmac_set_mac(void __iomem *ioaddr, bool enable);
468

469 470 471 472 473 474
void stmmac_dwmac4_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
				unsigned int high, unsigned int low);
void stmmac_dwmac4_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
				unsigned int high, unsigned int low);
void stmmac_dwmac4_set_mac(void __iomem *ioaddr, bool enable);

475
void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr);
476

G
Giuseppe CAVALLARO 已提交
477 478
extern const struct stmmac_mode_ops ring_mode_ops;
extern const struct stmmac_mode_ops chain_mode_ops;
A
Alexandre TORGUE 已提交
479
extern const struct stmmac_desc_ops dwmac4_desc_ops;
480 481

#endif /* __COMMON_H__ */