common.h 7.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*******************************************************************************
  STMMAC Common Header File

  Copyright (C) 2007-2009  STMicroelectronics Ltd

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
*******************************************************************************/

25
#include <linux/netdevice.h>
26 27 28 29 30
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define STMMAC_VLAN_TAG_USED
#include <linux/if_vlan.h>
#endif

31
#include "descs.h"
32
#include "mmc.h"
33 34 35 36 37 38 39 40 41 42 43 44 45

#undef CHIP_DEBUG_PRINT
/* Turn-on extra printk debug for MAC core, dma and descriptors */
/* #define CHIP_DEBUG_PRINT */

#ifdef CHIP_DEBUG_PRINT
#define CHIP_DBG(fmt, args...)  printk(fmt, ## args)
#else
#define CHIP_DBG(fmt, args...)  do { } while (0)
#endif

#undef FRAME_FILTER_DEBUG
/* #define FRAME_FILTER_DEBUG */
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65

struct stmmac_extra_stats {
	/* Transmit errors */
	unsigned long tx_underflow ____cacheline_aligned;
	unsigned long tx_carrier;
	unsigned long tx_losscarrier;
	unsigned long tx_heartbeat;
	unsigned long tx_deferred;
	unsigned long tx_vlan;
	unsigned long tx_jabber;
	unsigned long tx_frame_flushed;
	unsigned long tx_payload_error;
	unsigned long tx_ip_header_error;
	/* Receive errors */
	unsigned long rx_desc;
	unsigned long rx_partial;
	unsigned long rx_runt;
	unsigned long rx_toolong;
	unsigned long rx_collision;
	unsigned long rx_crc;
66
	unsigned long rx_length;
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
	unsigned long rx_mii;
	unsigned long rx_multicast;
	unsigned long rx_gmac_overflow;
	unsigned long rx_watchdog;
	unsigned long da_rx_filter_fail;
	unsigned long sa_rx_filter_fail;
	unsigned long rx_missed_cntr;
	unsigned long rx_overflow_cntr;
	unsigned long rx_vlan;
	/* Tx/Rx IRQ errors */
	unsigned long tx_undeflow_irq;
	unsigned long tx_process_stopped_irq;
	unsigned long tx_jabber_irq;
	unsigned long rx_overflow_irq;
	unsigned long rx_buf_unav_irq;
	unsigned long rx_process_stopped_irq;
	unsigned long rx_watchdog_irq;
	unsigned long tx_early_irq;
	unsigned long fatal_bus_error_irq;
	/* Extra info */
	unsigned long threshold;
	unsigned long tx_pkt_n;
	unsigned long rx_pkt_n;
	unsigned long poll_n;
	unsigned long sched_timer_n;
	unsigned long normal_irq_n;
};

95 96 97 98 99 100 101 102 103 104 105 106
#define HASH_TABLE_SIZE 64
#define PAUSE_TIME 0x200

/* Flow Control defines */
#define FLOW_OFF	0
#define FLOW_RX		1
#define FLOW_TX		2
#define FLOW_AUTO	(FLOW_TX | FLOW_RX)

#define SF_DMA_MODE 1 /* DMA STORE-AND-FORWARD Operation Mode */

enum rx_frame_status { /* IPC status */
107 108 109
	good_frame = 0,
	discard_frame = 1,
	csum_none = 2,
110
	llc_snap = 4,
111 112
};

113 114 115 116 117
enum tx_dma_irq_status {
	tx_hard_error = 1,
	tx_hard_error_bump_tc = 2,
	handle_tx_rx = 3,
};
118

119 120 121 122 123
/* GMAC TX FIFO is 8K, Rx FIFO is 16K */
#define BUF_SIZE_16KiB 16384
#define BUF_SIZE_8KiB 8192
#define BUF_SIZE_4KiB 4096
#define BUF_SIZE_2KiB 2048
124

125 126 127
/* Power Down and WOL */
#define PMT_NOT_SUPPORTED 0
#define PMT_SUPPORTED 1
128

129 130 131 132
/* Common MAC defines */
#define MAC_CTRL_REG		0x00000000	/* MAC Control */
#define MAC_ENABLE_TX		0x00000008	/* Transmitter Enable */
#define MAC_RNABLE_RX		0x00000004	/* Receiver Enable */
133

134 135
struct stmmac_desc_ops {
	/* DMA RX descriptor ring initialization */
136
	void (*init_rx_desc) (struct dma_desc *p, unsigned int ring_size,
137 138
			      int disable_rx_ic);
	/* DMA TX descriptor ring initialization */
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
	void (*init_tx_desc) (struct dma_desc *p, unsigned int ring_size);

	/* Invoked by the xmit function to prepare the tx descriptor */
	void (*prepare_tx_desc) (struct dma_desc *p, int is_fs, int len,
				 int csum_flag);
	/* Set/get the owner of the descriptor */
	void (*set_tx_owner) (struct dma_desc *p);
	int (*get_tx_owner) (struct dma_desc *p);
	/* Invoked by the xmit function to close the tx descriptor */
	void (*close_tx_desc) (struct dma_desc *p);
	/* Clean the tx descriptor as soon as the tx irq is received */
	void (*release_tx_desc) (struct dma_desc *p);
	/* Clear interrupt on tx frame completion. When this bit is
	 * set an interrupt happens as soon as the frame is transmitted */
	void (*clear_tx_ic) (struct dma_desc *p);
	/* Last tx segment reports the transmit status */
	int (*get_tx_ls) (struct dma_desc *p);
	/* Return the transmit status looking at the TDES1 */
	int (*tx_status) (void *data, struct stmmac_extra_stats *x,
158
			  struct dma_desc *p, void __iomem *ioaddr);
159 160 161 162 163 164 165 166 167 168
	/* Get the buffer size from the descriptor */
	int (*get_tx_len) (struct dma_desc *p);
	/* Handle extra events on specific interrupts hw dependent */
	int (*get_rx_owner) (struct dma_desc *p);
	void (*set_rx_owner) (struct dma_desc *p);
	/* Get the receive frame size */
	int (*get_rx_frame_len) (struct dma_desc *p);
	/* Return the reception status looking at the RDES1 */
	int (*rx_status) (void *data, struct stmmac_extra_stats *x,
			  struct dma_desc *p);
169 170 171 172
};

struct stmmac_dma_ops {
	/* DMA core initialization */
173
	int (*init) (void __iomem *ioaddr, int pbl, u32 dma_tx, u32 dma_rx);
174
	/* Dump DMA registers */
175
	void (*dump_regs) (void __iomem *ioaddr);
176 177
	/* Set tx/rx threshold in the csr6 register
	 * An invalid value enables the store-and-forward mode */
178
	void (*dma_mode) (void __iomem *ioaddr, int txmode, int rxmode);
179 180
	/* To track extra statistic (if supported) */
	void (*dma_diagnostic_fr) (void *data, struct stmmac_extra_stats *x,
181 182 183 184 185 186 187 188 189
				   void __iomem *ioaddr);
	void (*enable_dma_transmission) (void __iomem *ioaddr);
	void (*enable_dma_irq) (void __iomem *ioaddr);
	void (*disable_dma_irq) (void __iomem *ioaddr);
	void (*start_tx) (void __iomem *ioaddr);
	void (*stop_tx) (void __iomem *ioaddr);
	void (*start_rx) (void __iomem *ioaddr);
	void (*stop_rx) (void __iomem *ioaddr);
	int (*dma_interrupt) (void __iomem *ioaddr,
190
			      struct stmmac_extra_stats *x);
191 192 193 194
};

struct stmmac_ops {
	/* MAC core initialization */
195
	void (*core_init) (void __iomem *ioaddr) ____cacheline_aligned;
196 197
	/* Support checksum offload engine */
	int  (*rx_coe) (void __iomem *ioaddr);
198
	/* Dump MAC registers */
199
	void (*dump_regs) (void __iomem *ioaddr);
200
	/* Handle extra events on specific interrupts hw dependent */
201
	void (*host_irq_status) (void __iomem *ioaddr);
202 203 204
	/* Multicast filter setting */
	void (*set_filter) (struct net_device *dev);
	/* Flow control setting */
205
	void (*flow_ctrl) (void __iomem *ioaddr, unsigned int duplex,
206 207
			   unsigned int fc, unsigned int pause_time);
	/* Set power management mode (e.g. magic frame) */
208
	void (*pmt) (void __iomem *ioaddr, unsigned long mode);
209
	/* Set/Get Unicast MAC addresses */
210
	void (*set_umac_addr) (void __iomem *ioaddr, unsigned char *addr,
211
			       unsigned int reg_n);
212
	void (*get_umac_addr) (void __iomem *ioaddr, unsigned char *addr,
213
			       unsigned int reg_n);
214 215 216 217 218 219 220 221 222 223 224 225 226 227
};

struct mac_link {
	int port;
	int duplex;
	int speed;
};

struct mii_regs {
	unsigned int addr;	/* MII Address */
	unsigned int data;	/* MII Data */
};

struct mac_device_info {
228 229 230
	const struct stmmac_ops		*mac;
	const struct stmmac_desc_ops	*desc;
	const struct stmmac_dma_ops	*dma;
231 232
	struct mii_regs mii;	/* MII register Addresses */
	struct mac_link link;
233
	unsigned int synopsys_uid;
234 235
};

236 237
struct mac_device_info *dwmac1000_setup(void __iomem *ioaddr);
struct mac_device_info *dwmac100_setup(void __iomem *ioaddr);
238

239
extern void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
240
				unsigned int high, unsigned int low);
241
extern void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
242
				unsigned int high, unsigned int low);
243
extern void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr);