sh_mmcif.c 39.4 KB
Newer Older
Y
Yusuke Goda 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * MMCIF eMMC driver.
 *
 * Copyright (C) 2010 Renesas Solutions Corp.
 * Yusuke Goda <yusuke.goda.sx@renesas.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 *
 *
 * TODO
 *  1. DMA
 *  2. Power management
 *  3. Handle MMC errors better
 *
 */

19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * The MMCIF driver is now processing MMC requests asynchronously, according
 * to the Linux MMC API requirement.
 *
 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
 * data, and optional stop. To achieve asynchronous processing each of these
 * stages is split into two halves: a top and a bottom half. The top half
 * initialises the hardware, installs a timeout handler to handle completion
 * timeouts, and returns. In case of the command stage this immediately returns
 * control to the caller, leaving all further processing to run asynchronously.
 * All further request processing is performed by the bottom halves.
 *
 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
 * thread, a DMA completion callback, if DMA is used, a timeout work, and
 * request- and stage-specific handler methods.
 *
 * Each bottom half run begins with either a hardware interrupt, a DMA callback
 * invocation, or a timeout work run. In case of an error or a successful
 * processing completion, the MMC core is informed and the request processing is
 * finished. In case processing has to continue, i.e., if data has to be read
 * from or written to the card, or if a stop command has to be sent, the next
 * top half is called, which performs the necessary hardware handling and
 * reschedules the timeout work. This returns the driver state machine into the
 * bottom half waiting state.
 */

45
#include <linux/bitops.h>
46 47
#include <linux/clk.h>
#include <linux/completion.h>
48
#include <linux/delay.h>
Y
Yusuke Goda 已提交
49
#include <linux/dma-mapping.h>
50
#include <linux/dmaengine.h>
Y
Yusuke Goda 已提交
51 52
#include <linux/mmc/card.h>
#include <linux/mmc/core.h>
53
#include <linux/mmc/host.h>
Y
Yusuke Goda 已提交
54 55 56
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
#include <linux/mmc/sh_mmcif.h>
57
#include <linux/mmc/slot-gpio.h>
58
#include <linux/mod_devicetable.h>
59
#include <linux/pagemap.h>
60
#include <linux/platform_device.h>
61
#include <linux/pm_qos.h>
62
#include <linux/pm_runtime.h>
63
#include <linux/spinlock.h>
64
#include <linux/module.h>
Y
Yusuke Goda 已提交
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90

#define DRIVER_NAME	"sh_mmcif"
#define DRIVER_VERSION	"2010-04-28"

/* CE_CMD_SET */
#define CMD_MASK		0x3f000000
#define CMD_SET_RTYP_NO		((0 << 23) | (0 << 22))
#define CMD_SET_RTYP_6B		((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
#define CMD_SET_RTYP_17B	((1 << 23) | (0 << 22)) /* R2 */
#define CMD_SET_RBSY		(1 << 21) /* R1b */
#define CMD_SET_CCSEN		(1 << 20)
#define CMD_SET_WDAT		(1 << 19) /* 1: on data, 0: no data */
#define CMD_SET_DWEN		(1 << 18) /* 1: write, 0: read */
#define CMD_SET_CMLTE		(1 << 17) /* 1: multi block trans, 0: single */
#define CMD_SET_CMD12EN		(1 << 16) /* 1: CMD12 auto issue */
#define CMD_SET_RIDXC_INDEX	((0 << 15) | (0 << 14)) /* index check */
#define CMD_SET_RIDXC_BITS	((0 << 15) | (1 << 14)) /* check bits check */
#define CMD_SET_RIDXC_NO	((1 << 15) | (0 << 14)) /* no check */
#define CMD_SET_CRC7C		((0 << 13) | (0 << 12)) /* CRC7 check*/
#define CMD_SET_CRC7C_BITS	((0 << 13) | (1 << 12)) /* check bits check*/
#define CMD_SET_CRC7C_INTERNAL	((1 << 13) | (0 << 12)) /* internal CRC7 check*/
#define CMD_SET_CRC16C		(1 << 10) /* 0: CRC16 check*/
#define CMD_SET_CRCSTE		(1 << 8) /* 1: not receive CRC status */
#define CMD_SET_TBIT		(1 << 7) /* 1: tran mission bit "Low" */
#define CMD_SET_OPDM		(1 << 6) /* 1: open/drain */
#define CMD_SET_CCSH		(1 << 5)
91
#define CMD_SET_DARS		(1 << 2) /* Dual Data Rate */
Y
Yusuke Goda 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
#define CMD_SET_DATW_1		((0 << 1) | (0 << 0)) /* 1bit */
#define CMD_SET_DATW_4		((0 << 1) | (1 << 0)) /* 4bit */
#define CMD_SET_DATW_8		((1 << 1) | (0 << 0)) /* 8bit */

/* CE_CMD_CTRL */
#define CMD_CTRL_BREAK		(1 << 0)

/* CE_BLOCK_SET */
#define BLOCK_SIZE_MASK		0x0000ffff

/* CE_INT */
#define INT_CCSDE		(1 << 29)
#define INT_CMD12DRE		(1 << 26)
#define INT_CMD12RBE		(1 << 25)
#define INT_CMD12CRE		(1 << 24)
#define INT_DTRANE		(1 << 23)
#define INT_BUFRE		(1 << 22)
#define INT_BUFWEN		(1 << 21)
#define INT_BUFREN		(1 << 20)
#define INT_CCSRCV		(1 << 19)
#define INT_RBSYE		(1 << 17)
#define INT_CRSPE		(1 << 16)
#define INT_CMDVIO		(1 << 15)
#define INT_BUFVIO		(1 << 14)
#define INT_WDATERR		(1 << 11)
#define INT_RDATERR		(1 << 10)
#define INT_RIDXERR		(1 << 9)
#define INT_RSPERR		(1 << 8)
#define INT_CCSTO		(1 << 5)
#define INT_CRCSTO		(1 << 4)
#define INT_WDATTO		(1 << 3)
#define INT_RDATTO		(1 << 2)
#define INT_RBSYTO		(1 << 1)
#define INT_RSPTO		(1 << 0)
#define INT_ERR_STS		(INT_CMDVIO | INT_BUFVIO | INT_WDATERR |  \
				 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
				 INT_CCSTO | INT_CRCSTO | INT_WDATTO |	  \
				 INT_RDATTO | INT_RBSYTO | INT_RSPTO)

/* CE_INT_MASK */
#define MASK_ALL		0x00000000
#define MASK_MCCSDE		(1 << 29)
#define MASK_MCMD12DRE		(1 << 26)
#define MASK_MCMD12RBE		(1 << 25)
#define MASK_MCMD12CRE		(1 << 24)
#define MASK_MDTRANE		(1 << 23)
#define MASK_MBUFRE		(1 << 22)
#define MASK_MBUFWEN		(1 << 21)
#define MASK_MBUFREN		(1 << 20)
#define MASK_MCCSRCV		(1 << 19)
#define MASK_MRBSYE		(1 << 17)
#define MASK_MCRSPE		(1 << 16)
#define MASK_MCMDVIO		(1 << 15)
#define MASK_MBUFVIO		(1 << 14)
#define MASK_MWDATERR		(1 << 11)
#define MASK_MRDATERR		(1 << 10)
#define MASK_MRIDXERR		(1 << 9)
#define MASK_MRSPERR		(1 << 8)
#define MASK_MCCSTO		(1 << 5)
#define MASK_MCRCSTO		(1 << 4)
#define MASK_MWDATTO		(1 << 3)
#define MASK_MRDATTO		(1 << 2)
#define MASK_MRBSYTO		(1 << 1)
#define MASK_MRSPTO		(1 << 0)

157 158 159 160 161
#define MASK_START_CMD		(MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
				 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
				 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
				 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)

Y
Yusuke Goda 已提交
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
/* CE_HOST_STS1 */
#define STS1_CMDSEQ		(1 << 31)

/* CE_HOST_STS2 */
#define STS2_CRCSTE		(1 << 31)
#define STS2_CRC16E		(1 << 30)
#define STS2_AC12CRCE		(1 << 29)
#define STS2_RSPCRC7E		(1 << 28)
#define STS2_CRCSTEBE		(1 << 27)
#define STS2_RDATEBE		(1 << 26)
#define STS2_AC12REBE		(1 << 25)
#define STS2_RSPEBE		(1 << 24)
#define STS2_AC12IDXE		(1 << 23)
#define STS2_RSPIDXE		(1 << 22)
#define STS2_CCSTO		(1 << 15)
#define STS2_RDATTO		(1 << 14)
#define STS2_DATBSYTO		(1 << 13)
#define STS2_CRCSTTO		(1 << 12)
#define STS2_AC12BSYTO		(1 << 11)
#define STS2_RSPBSYTO		(1 << 10)
#define STS2_AC12RSPTO		(1 << 9)
#define STS2_RSPTO		(1 << 8)
#define STS2_CRC_ERR		(STS2_CRCSTE | STS2_CRC16E |		\
				 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
#define STS2_TIMEOUT_ERR	(STS2_CCSTO | STS2_RDATTO |		\
				 STS2_DATBSYTO | STS2_CRCSTTO |		\
				 STS2_AC12BSYTO | STS2_RSPBSYTO |	\
				 STS2_AC12RSPTO | STS2_RSPTO)

#define CLKDEV_EMMC_DATA	52000000 /* 52MHz */
#define CLKDEV_MMC_DATA		20000000 /* 20MHz */
#define CLKDEV_INIT		400000   /* 400 KHz */

195 196 197 198 199 200
enum mmcif_state {
	STATE_IDLE,
	STATE_REQUEST,
	STATE_IOS,
};

201 202 203 204 205 206 207 208 209 210 211 212
enum mmcif_wait_for {
	MMCIF_WAIT_FOR_REQUEST,
	MMCIF_WAIT_FOR_CMD,
	MMCIF_WAIT_FOR_MREAD,
	MMCIF_WAIT_FOR_MWRITE,
	MMCIF_WAIT_FOR_READ,
	MMCIF_WAIT_FOR_WRITE,
	MMCIF_WAIT_FOR_READ_END,
	MMCIF_WAIT_FOR_WRITE_END,
	MMCIF_WAIT_FOR_STOP,
};

Y
Yusuke Goda 已提交
213 214
struct sh_mmcif_host {
	struct mmc_host *mmc;
215
	struct mmc_request *mrq;
Y
Yusuke Goda 已提交
216 217 218 219
	struct platform_device *pd;
	struct clk *hclk;
	unsigned int clk;
	int bus_width;
220
	unsigned char timing;
221
	bool sd_error;
222
	bool dying;
Y
Yusuke Goda 已提交
223 224
	long timeout;
	void __iomem *addr;
225
	u32 *pio_ptr;
226
	spinlock_t lock;		/* protect sh_mmcif_host::state */
227
	enum mmcif_state state;
228 229 230 231 232
	enum mmcif_wait_for wait_for;
	struct delayed_work timeout_work;
	size_t blocksize;
	int sg_idx;
	int sg_blkidx;
233
	bool power;
234
	bool card_present;
Y
Yusuke Goda 已提交
235

236 237 238 239
	/* DMA support */
	struct dma_chan		*chan_rx;
	struct dma_chan		*chan_tx;
	struct completion	dma_complete;
240
	bool			dma_active;
241
};
Y
Yusuke Goda 已提交
242 243 244 245

static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
					unsigned int reg, u32 val)
{
246
	writel(val | readl(host->addr + reg), host->addr + reg);
Y
Yusuke Goda 已提交
247 248 249 250 251
}

static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
					unsigned int reg, u32 val)
{
252
	writel(~val & readl(host->addr + reg), host->addr + reg);
Y
Yusuke Goda 已提交
253 254
}

255 256 257
static void mmcif_dma_complete(void *arg)
{
	struct sh_mmcif_host *host = arg;
258 259
	struct mmc_data *data = host->mrq->data;

260 261
	dev_dbg(&host->pd->dev, "Command completed\n");

262
	if (WARN(!data, "%s: NULL data in DMA completion!\n",
263 264 265 266 267 268 269 270
		 dev_name(&host->pd->dev)))
		return;

	complete(&host->dma_complete);
}

static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
{
271 272
	struct mmc_data *data = host->mrq->data;
	struct scatterlist *sg = data->sg;
273 274 275 276 277
	struct dma_async_tx_descriptor *desc = NULL;
	struct dma_chan *chan = host->chan_rx;
	dma_cookie_t cookie = -EINVAL;
	int ret;

278
	ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
279
			 DMA_FROM_DEVICE);
280
	if (ret > 0) {
281
		host->dma_active = true;
282
		desc = dmaengine_prep_slave_sg(chan, sg, ret,
283
			DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
284 285 286 287 288
	}

	if (desc) {
		desc->callback = mmcif_dma_complete;
		desc->callback_param = host;
289 290 291
		cookie = dmaengine_submit(desc);
		sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
		dma_async_issue_pending(chan);
292 293
	}
	dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
294
		__func__, data->sg_len, ret, cookie);
295 296 297 298 299 300

	if (!desc) {
		/* DMA failed, fall back to PIO */
		if (ret >= 0)
			ret = -EIO;
		host->chan_rx = NULL;
301
		host->dma_active = false;
302 303 304 305 306 307 308 309 310 311 312 313 314
		dma_release_channel(chan);
		/* Free the Tx channel too */
		chan = host->chan_tx;
		if (chan) {
			host->chan_tx = NULL;
			dma_release_channel(chan);
		}
		dev_warn(&host->pd->dev,
			 "DMA failed: %d, falling back to PIO\n", ret);
		sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	}

	dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
315
		desc, cookie, data->sg_len);
316 317 318 319
}

static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
{
320 321
	struct mmc_data *data = host->mrq->data;
	struct scatterlist *sg = data->sg;
322 323 324 325 326
	struct dma_async_tx_descriptor *desc = NULL;
	struct dma_chan *chan = host->chan_tx;
	dma_cookie_t cookie = -EINVAL;
	int ret;

327
	ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
328
			 DMA_TO_DEVICE);
329
	if (ret > 0) {
330
		host->dma_active = true;
331
		desc = dmaengine_prep_slave_sg(chan, sg, ret,
332
			DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
333 334 335 336 337
	}

	if (desc) {
		desc->callback = mmcif_dma_complete;
		desc->callback_param = host;
338 339 340
		cookie = dmaengine_submit(desc);
		sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
		dma_async_issue_pending(chan);
341 342
	}
	dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
343
		__func__, data->sg_len, ret, cookie);
344 345 346 347 348 349

	if (!desc) {
		/* DMA failed, fall back to PIO */
		if (ret >= 0)
			ret = -EIO;
		host->chan_tx = NULL;
350
		host->dma_active = false;
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
		dma_release_channel(chan);
		/* Free the Rx channel too */
		chan = host->chan_rx;
		if (chan) {
			host->chan_rx = NULL;
			dma_release_channel(chan);
		}
		dev_warn(&host->pd->dev,
			 "DMA failed: %d, falling back to PIO\n", ret);
		sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	}

	dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
		desc, cookie);
}

static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
				 struct sh_mmcif_plat_data *pdata)
{
370 371 372 373
	struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
	struct dma_slave_config cfg;
	dma_cap_mask_t mask;
	int ret;
374

375
	host->dma_active = false;
376

377 378 379
	if (!pdata)
		return;

380 381
	if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
		return;
382

383 384 385
	/* We can only either use DMA for both Tx and Rx or not use it at all */
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);
386

387 388 389 390
	host->chan_tx = dma_request_channel(mask, shdma_chan_filter,
					    (void *)pdata->slave_id_tx);
	dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
		host->chan_tx);
391

392 393
	if (!host->chan_tx)
		return;
394

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
	cfg.slave_id = pdata->slave_id_tx;
	cfg.direction = DMA_MEM_TO_DEV;
	cfg.dst_addr = res->start + MMCIF_CE_DATA;
	cfg.src_addr = 0;
	ret = dmaengine_slave_config(host->chan_tx, &cfg);
	if (ret < 0)
		goto ecfgtx;

	host->chan_rx = dma_request_channel(mask, shdma_chan_filter,
					    (void *)pdata->slave_id_rx);
	dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
		host->chan_rx);

	if (!host->chan_rx)
		goto erqrx;

	cfg.slave_id = pdata->slave_id_rx;
	cfg.direction = DMA_DEV_TO_MEM;
	cfg.dst_addr = 0;
	cfg.src_addr = res->start + MMCIF_CE_DATA;
	ret = dmaengine_slave_config(host->chan_rx, &cfg);
	if (ret < 0)
		goto ecfgrx;

	init_completion(&host->dma_complete);

	return;

ecfgrx:
	dma_release_channel(host->chan_rx);
	host->chan_rx = NULL;
erqrx:
ecfgtx:
	dma_release_channel(host->chan_tx);
	host->chan_tx = NULL;
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
}

static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
{
	sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	/* Descriptors are freed automatically */
	if (host->chan_tx) {
		struct dma_chan *chan = host->chan_tx;
		host->chan_tx = NULL;
		dma_release_channel(chan);
	}
	if (host->chan_rx) {
		struct dma_chan *chan = host->chan_rx;
		host->chan_rx = NULL;
		dma_release_channel(chan);
	}

447
	host->dma_active = false;
448
}
Y
Yusuke Goda 已提交
449 450 451 452

static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
{
	struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
453
	bool sup_pclk = p ? p->sup_pclk : false;
Y
Yusuke Goda 已提交
454 455 456 457 458 459

	sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
	sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);

	if (!clk)
		return;
460
	if (sup_pclk && clk == host->clk)
Y
Yusuke Goda 已提交
461 462 463
		sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
	else
		sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
S
Simon Horman 已提交
464 465
				((fls(DIV_ROUND_UP(host->clk,
						   clk) - 1) - 1) << 16));
Y
Yusuke Goda 已提交
466 467 468 469 470 471 472 473

	sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
}

static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
{
	u32 tmp;

474
	tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Y
Yusuke Goda 已提交
475

476 477
	sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
	sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Y
Yusuke Goda 已提交
478 479 480 481 482 483 484 485 486
	sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
		SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
	/* byte swap on */
	sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
}

static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
{
	u32 state1, state2;
487
	int ret, timeout;
Y
Yusuke Goda 已提交
488

489
	host->sd_error = false;
Y
Yusuke Goda 已提交
490

491 492
	state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
	state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
493 494
	dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
	dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Y
Yusuke Goda 已提交
495 496 497 498

	if (state1 & STS1_CMDSEQ) {
		sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
		sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
499
		for (timeout = 10000000; timeout; timeout--) {
500
			if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
501
			      & STS1_CMDSEQ))
Y
Yusuke Goda 已提交
502 503 504
				break;
			mdelay(1);
		}
505 506 507 508 509
		if (!timeout) {
			dev_err(&host->pd->dev,
				"Forced end of command sequence timeout err\n");
			return -EIO;
		}
Y
Yusuke Goda 已提交
510
		sh_mmcif_sync_reset(host);
511
		dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Y
Yusuke Goda 已提交
512 513 514 515
		return -EIO;
	}

	if (state2 & STS2_CRC_ERR) {
516
		dev_dbg(&host->pd->dev, ": CRC error\n");
Y
Yusuke Goda 已提交
517 518
		ret = -EIO;
	} else if (state2 & STS2_TIMEOUT_ERR) {
519
		dev_dbg(&host->pd->dev, ": Timeout\n");
Y
Yusuke Goda 已提交
520 521
		ret = -ETIMEDOUT;
	} else {
522
		dev_dbg(&host->pd->dev, ": End/Index error\n");
Y
Yusuke Goda 已提交
523 524 525 526 527
		ret = -EIO;
	}
	return ret;
}

528
static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Y
Yusuke Goda 已提交
529
{
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
	struct mmc_data *data = host->mrq->data;

	host->sg_blkidx += host->blocksize;

	/* data->sg->length must be a multiple of host->blocksize? */
	BUG_ON(host->sg_blkidx > data->sg->length);

	if (host->sg_blkidx == data->sg->length) {
		host->sg_blkidx = 0;
		if (++host->sg_idx < data->sg_len)
			host->pio_ptr = sg_virt(++data->sg);
	} else {
		host->pio_ptr = p;
	}

545
	return host->sg_idx != data->sg_len;
546 547 548 549 550 551 552 553 554
}

static void sh_mmcif_single_read(struct sh_mmcif_host *host,
				 struct mmc_request *mrq)
{
	host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
			   BLOCK_SIZE_MASK) + 3;

	host->wait_for = MMCIF_WAIT_FOR_READ;
Y
Yusuke Goda 已提交
555 556 557

	/* buf read enable */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
558 559 560 561 562 563 564 565 566 567 568 569 570 571
}

static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = sg_virt(data->sg);
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
		return false;
	}

	for (i = 0; i < host->blocksize / 4; i++)
572
		*p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Y
Yusuke Goda 已提交
573 574 575

	/* buffer read end */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
576
	host->wait_for = MMCIF_WAIT_FOR_READ_END;
Y
Yusuke Goda 已提交
577

578
	return true;
Y
Yusuke Goda 已提交
579 580
}

581 582
static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
				struct mmc_request *mrq)
Y
Yusuke Goda 已提交
583 584
{
	struct mmc_data *data = mrq->data;
585 586 587 588 589 590 591 592 593 594 595

	if (!data->sg_len || !data->sg->length)
		return;

	host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
		BLOCK_SIZE_MASK;

	host->wait_for = MMCIF_WAIT_FOR_MREAD;
	host->sg_idx = 0;
	host->sg_blkidx = 0;
	host->pio_ptr = sg_virt(data->sg);
596

597 598 599 600 601 602 603 604 605 606 607 608
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
}

static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = host->pio_ptr;
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
		return false;
Y
Yusuke Goda 已提交
609
	}
610 611 612 613 614 615 616 617 618 619 620 621

	BUG_ON(!data->sg->length);

	for (i = 0; i < host->blocksize / 4; i++)
		*p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);

	if (!sh_mmcif_next_block(host, p))
		return false;

	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);

	return true;
Y
Yusuke Goda 已提交
622 623
}

624
static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Y
Yusuke Goda 已提交
625 626
					struct mmc_request *mrq)
{
627 628
	host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
			   BLOCK_SIZE_MASK) + 3;
Y
Yusuke Goda 已提交
629

630
	host->wait_for = MMCIF_WAIT_FOR_WRITE;
Y
Yusuke Goda 已提交
631 632

	/* buf write enable */
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
}

static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = sg_virt(data->sg);
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
		return false;
	}

	for (i = 0; i < host->blocksize / 4; i++)
648
		sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Y
Yusuke Goda 已提交
649 650 651

	/* buffer write end */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
652
	host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Y
Yusuke Goda 已提交
653

654
	return true;
Y
Yusuke Goda 已提交
655 656
}

657 658
static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
				struct mmc_request *mrq)
Y
Yusuke Goda 已提交
659 660 661
{
	struct mmc_data *data = mrq->data;

662 663
	if (!data->sg_len || !data->sg->length)
		return;
Y
Yusuke Goda 已提交
664

665 666
	host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
		BLOCK_SIZE_MASK;
Y
Yusuke Goda 已提交
667

668 669 670 671
	host->wait_for = MMCIF_WAIT_FOR_MWRITE;
	host->sg_idx = 0;
	host->sg_blkidx = 0;
	host->pio_ptr = sg_virt(data->sg);
672

673 674
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
}
Y
Yusuke Goda 已提交
675

676 677 678 679 680 681 682 683 684
static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = host->pio_ptr;
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
		return false;
Y
Yusuke Goda 已提交
685
	}
686 687 688 689 690 691 692 693 694 695 696 697

	BUG_ON(!data->sg->length);

	for (i = 0; i < host->blocksize / 4; i++)
		sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);

	if (!sh_mmcif_next_block(host, p))
		return false;

	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);

	return true;
Y
Yusuke Goda 已提交
698 699 700 701 702 703
}

static void sh_mmcif_get_response(struct sh_mmcif_host *host,
						struct mmc_command *cmd)
{
	if (cmd->flags & MMC_RSP_136) {
704 705 706 707
		cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
		cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
		cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
		cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Y
Yusuke Goda 已提交
708
	} else
709
		cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Y
Yusuke Goda 已提交
710 711 712 713 714
}

static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
						struct mmc_command *cmd)
{
715
	cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Y
Yusuke Goda 已提交
716 717 718
}

static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
719
			    struct mmc_request *mrq)
Y
Yusuke Goda 已提交
720
{
721 722 723
	struct mmc_data *data = mrq->data;
	struct mmc_command *cmd = mrq->cmd;
	u32 opc = cmd->opcode;
Y
Yusuke Goda 已提交
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
	u32 tmp = 0;

	/* Response Type check */
	switch (mmc_resp_type(cmd)) {
	case MMC_RSP_NONE:
		tmp |= CMD_SET_RTYP_NO;
		break;
	case MMC_RSP_R1:
	case MMC_RSP_R1B:
	case MMC_RSP_R3:
		tmp |= CMD_SET_RTYP_6B;
		break;
	case MMC_RSP_R2:
		tmp |= CMD_SET_RTYP_17B;
		break;
	default:
740
		dev_err(&host->pd->dev, "Unsupported response type.\n");
Y
Yusuke Goda 已提交
741 742 743 744
		break;
	}
	switch (opc) {
	/* RBSY */
745
	case MMC_SLEEP_AWAKE:
Y
Yusuke Goda 已提交
746 747 748 749 750 751 752 753 754
	case MMC_SWITCH:
	case MMC_STOP_TRANSMISSION:
	case MMC_SET_WRITE_PROT:
	case MMC_CLR_WRITE_PROT:
	case MMC_ERASE:
		tmp |= CMD_SET_RBSY;
		break;
	}
	/* WDAT / DATW */
755
	if (data) {
Y
Yusuke Goda 已提交
756 757 758 759 760 761 762 763 764 765 766 767
		tmp |= CMD_SET_WDAT;
		switch (host->bus_width) {
		case MMC_BUS_WIDTH_1:
			tmp |= CMD_SET_DATW_1;
			break;
		case MMC_BUS_WIDTH_4:
			tmp |= CMD_SET_DATW_4;
			break;
		case MMC_BUS_WIDTH_8:
			tmp |= CMD_SET_DATW_8;
			break;
		default:
768
			dev_err(&host->pd->dev, "Unsupported bus width.\n");
Y
Yusuke Goda 已提交
769 770
			break;
		}
771 772 773 774 775 776 777 778 779 780 781
		switch (host->timing) {
		case MMC_TIMING_UHS_DDR50:
			/*
			 * MMC core will only set this timing, if the host
			 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
			 * implementations with this capability, e.g. sh73a0,
			 * will have to set it in their platform data.
			 */
			tmp |= CMD_SET_DARS;
			break;
		}
Y
Yusuke Goda 已提交
782 783 784 785 786 787 788 789
	}
	/* DWEN */
	if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
		tmp |= CMD_SET_DWEN;
	/* CMLTE/CMD12EN */
	if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
		tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
		sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
790
				data->blocks << 16);
Y
Yusuke Goda 已提交
791 792 793 794 795 796 797 798 799 800 801 802 803
	}
	/* RIDXC[1:0] check bits */
	if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
	    opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
		tmp |= CMD_SET_RIDXC_BITS;
	/* RCRC7C[1:0] check bits */
	if (opc == MMC_SEND_OP_COND)
		tmp |= CMD_SET_CRC7C_BITS;
	/* RCRC7C[1:0] internal CRC7 */
	if (opc == MMC_ALL_SEND_CID ||
		opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
		tmp |= CMD_SET_CRC7C_INTERNAL;

804
	return (opc << 24) | tmp;
Y
Yusuke Goda 已提交
805 806
}

807
static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
808
			       struct mmc_request *mrq, u32 opc)
Y
Yusuke Goda 已提交
809 810 811
{
	switch (opc) {
	case MMC_READ_MULTIPLE_BLOCK:
812 813
		sh_mmcif_multi_read(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
814
	case MMC_WRITE_MULTIPLE_BLOCK:
815 816
		sh_mmcif_multi_write(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
817
	case MMC_WRITE_BLOCK:
818 819
		sh_mmcif_single_write(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
820 821
	case MMC_READ_SINGLE_BLOCK:
	case MMC_SEND_EXT_CSD:
822 823
		sh_mmcif_single_read(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
824
	default:
825
		dev_err(&host->pd->dev, "UNSUPPORTED CMD = d'%08d\n", opc);
826
		return -EINVAL;
Y
Yusuke Goda 已提交
827 828 829 830
	}
}

static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
831
			       struct mmc_request *mrq)
Y
Yusuke Goda 已提交
832
{
833
	struct mmc_command *cmd = mrq->cmd;
834 835
	u32 opc = cmd->opcode;
	u32 mask;
Y
Yusuke Goda 已提交
836 837

	switch (opc) {
838
	/* response busy check */
839
	case MMC_SLEEP_AWAKE:
Y
Yusuke Goda 已提交
840 841 842 843 844
	case MMC_SWITCH:
	case MMC_STOP_TRANSMISSION:
	case MMC_SET_WRITE_PROT:
	case MMC_CLR_WRITE_PROT:
	case MMC_ERASE:
845
		mask = MASK_START_CMD | MASK_MRBSYE;
Y
Yusuke Goda 已提交
846 847
		break;
	default:
848
		mask = MASK_START_CMD | MASK_MCRSPE;
Y
Yusuke Goda 已提交
849 850 851
		break;
	}

852
	if (mrq->data) {
853 854 855
		sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
		sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
				mrq->data->blksz);
Y
Yusuke Goda 已提交
856
	}
857
	opc = sh_mmcif_set_cmd(host, mrq);
Y
Yusuke Goda 已提交
858

859 860
	sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Y
Yusuke Goda 已提交
861
	/* set arg */
862
	sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Y
Yusuke Goda 已提交
863
	/* set cmd */
864
	sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Y
Yusuke Goda 已提交
865

866 867
	host->wait_for = MMCIF_WAIT_FOR_CMD;
	schedule_delayed_work(&host->timeout_work, host->timeout);
Y
Yusuke Goda 已提交
868 869 870
}

static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
871
			      struct mmc_request *mrq)
Y
Yusuke Goda 已提交
872
{
873 874
	switch (mrq->cmd->opcode) {
	case MMC_READ_MULTIPLE_BLOCK:
Y
Yusuke Goda 已提交
875
		sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
876 877
		break;
	case MMC_WRITE_MULTIPLE_BLOCK:
Y
Yusuke Goda 已提交
878
		sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
879 880
		break;
	default:
881
		dev_err(&host->pd->dev, "unsupported stop cmd\n");
882
		mrq->stop->error = sh_mmcif_error_manage(host);
Y
Yusuke Goda 已提交
883 884 885
		return;
	}

886
	host->wait_for = MMCIF_WAIT_FOR_STOP;
Y
Yusuke Goda 已提交
887 888 889 890 891
}

static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
892 893 894 895 896 897 898 899 900 901 902 903
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	if (host->state != STATE_IDLE) {
		spin_unlock_irqrestore(&host->lock, flags);
		mrq->cmd->error = -EAGAIN;
		mmc_request_done(mmc, mrq);
		return;
	}

	host->state = STATE_REQUEST;
	spin_unlock_irqrestore(&host->lock, flags);
Y
Yusuke Goda 已提交
904 905 906

	switch (mrq->cmd->opcode) {
	/* MMCIF does not support SD/SDIO command */
907 908 909 910
	case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
	case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
		if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
			break;
Y
Yusuke Goda 已提交
911
	case MMC_APP_CMD:
912
	case SD_IO_RW_DIRECT:
913
		host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
914 915 916 917 918 919
		mrq->cmd->error = -ETIMEDOUT;
		mmc_request_done(mmc, mrq);
		return;
	default:
		break;
	}
920 921

	host->mrq = mrq;
Y
Yusuke Goda 已提交
922

923
	sh_mmcif_start_cmd(host, mrq);
Y
Yusuke Goda 已提交
924 925
}

926 927 928 929 930 931 932 933 934 935 936 937 938
static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
{
	int ret = clk_enable(host->hclk);

	if (!ret) {
		host->clk = clk_get_rate(host->hclk);
		host->mmc->f_max = host->clk / 2;
		host->mmc->f_min = host->clk / 512;
	}

	return ret;
}

939 940 941 942 943
static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
{
	struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
	struct mmc_host *mmc = host->mmc;

944
	if (pd && pd->set_pwr)
945 946 947 948 949 950 951
		pd->set_pwr(host->pd, ios->power_mode != MMC_POWER_OFF);
	if (!IS_ERR(mmc->supply.vmmc))
		/* Errors ignored... */
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
				      ios->power_mode ? ios->vdd : 0);
}

Y
Yusuke Goda 已提交
952 953 954
static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
955 956 957 958 959 960 961 962 963 964
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	if (host->state != STATE_IDLE) {
		spin_unlock_irqrestore(&host->lock, flags);
		return;
	}

	host->state = STATE_IOS;
	spin_unlock_irqrestore(&host->lock, flags);
Y
Yusuke Goda 已提交
965

966
	if (ios->power_mode == MMC_POWER_UP) {
967
		if (!host->card_present) {
968 969
			/* See if we also get DMA */
			sh_mmcif_request_dma(host, host->pd->dev.platform_data);
970
			host->card_present = true;
971
		}
972
		sh_mmcif_set_power(host, ios);
973
	} else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
Y
Yusuke Goda 已提交
974 975
		/* clock stop */
		sh_mmcif_clock_control(host, 0);
976
		if (ios->power_mode == MMC_POWER_OFF) {
977
			if (host->card_present) {
978
				sh_mmcif_release_dma(host);
979
				host->card_present = false;
980
			}
981 982
		}
		if (host->power) {
983
			pm_runtime_put_sync(&host->pd->dev);
984
			clk_disable(host->hclk);
985
			host->power = false;
986 987
			if (ios->power_mode == MMC_POWER_OFF)
				sh_mmcif_set_power(host, ios);
988
		}
989
		host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
990 991 992
		return;
	}

993 994
	if (ios->clock) {
		if (!host->power) {
995
			sh_mmcif_clk_update(host);
996 997 998 999
			pm_runtime_get_sync(&host->pd->dev);
			host->power = true;
			sh_mmcif_sync_reset(host);
		}
Y
Yusuke Goda 已提交
1000
		sh_mmcif_clock_control(host, ios->clock);
1001
	}
Y
Yusuke Goda 已提交
1002

1003
	host->timing = ios->timing;
Y
Yusuke Goda 已提交
1004
	host->bus_width = ios->bus_width;
1005
	host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
1006 1007
}

1008 1009 1010 1011
static int sh_mmcif_get_cd(struct mmc_host *mmc)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
	struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
1012 1013 1014 1015
	int ret = mmc_gpio_get_cd(mmc);

	if (ret >= 0)
		return ret;
1016

1017
	if (!p || !p->get_cd)
1018 1019 1020 1021 1022
		return -ENOSYS;
	else
		return p->get_cd(host->pd);
}

Y
Yusuke Goda 已提交
1023 1024 1025
static struct mmc_host_ops sh_mmcif_ops = {
	.request	= sh_mmcif_request,
	.set_ios	= sh_mmcif_set_ios,
1026
	.get_cd		= sh_mmcif_get_cd,
Y
Yusuke Goda 已提交
1027 1028
};

1029 1030 1031
static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
{
	struct mmc_command *cmd = host->mrq->cmd;
1032
	struct mmc_data *data = host->mrq->data;
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	long time;

	if (host->sd_error) {
		switch (cmd->opcode) {
		case MMC_ALL_SEND_CID:
		case MMC_SELECT_CARD:
		case MMC_APP_CMD:
			cmd->error = -ETIMEDOUT;
			host->sd_error = false;
			break;
		default:
			cmd->error = sh_mmcif_error_manage(host);
			dev_dbg(&host->pd->dev, "Cmd(d'%d) error %d\n",
				cmd->opcode, cmd->error);
			break;
		}
		return false;
	}
	if (!(cmd->flags & MMC_RSP_PRESENT)) {
		cmd->error = 0;
		return false;
	}

	sh_mmcif_get_response(host, cmd);

1058
	if (!data)
1059 1060
		return false;

1061
	if (data->flags & MMC_DATA_READ) {
1062 1063 1064 1065 1066 1067 1068 1069
		if (host->chan_rx)
			sh_mmcif_start_dma_rx(host);
	} else {
		if (host->chan_tx)
			sh_mmcif_start_dma_tx(host);
	}

	if (!host->dma_active) {
1070
		data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
1071
		return !data->error;
1072 1073 1074 1075 1076
	}

	/* Running in the IRQ thread, can sleep */
	time = wait_for_completion_interruptible_timeout(&host->dma_complete,
							 host->timeout);
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086

	if (data->flags & MMC_DATA_READ)
		dma_unmap_sg(host->chan_rx->device->dev,
			     data->sg, data->sg_len,
			     DMA_FROM_DEVICE);
	else
		dma_unmap_sg(host->chan_tx->device->dev,
			     data->sg, data->sg_len,
			     DMA_TO_DEVICE);

1087 1088 1089 1090
	if (host->sd_error) {
		dev_err(host->mmc->parent,
			"Error IRQ while waiting for DMA completion!\n");
		/* Woken up by an error IRQ: abort DMA */
1091
		data->error = sh_mmcif_error_manage(host);
1092
	} else if (!time) {
1093
		data->error = -ETIMEDOUT;
1094
	} else if (time < 0) {
1095
		data->error = time;
1096 1097 1098 1099 1100
	}
	sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
			BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	host->dma_active = false;

1101
	if (data->error) {
1102
		data->bytes_xfered = 0;
1103 1104 1105 1106 1107 1108
		/* Abort DMA */
		if (data->flags & MMC_DATA_READ)
			dmaengine_terminate_all(host->chan_rx);
		else
			dmaengine_terminate_all(host->chan_tx);
	}
1109 1110 1111 1112 1113 1114 1115 1116

	return false;
}

static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
{
	struct sh_mmcif_host *host = dev_id;
	struct mmc_request *mrq = host->mrq;
1117
	bool wait = false;
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129

	cancel_delayed_work_sync(&host->timeout_work);

	/*
	 * All handlers return true, if processing continues, and false, if the
	 * request has to be completed - successfully or not
	 */
	switch (host->wait_for) {
	case MMCIF_WAIT_FOR_REQUEST:
		/* We're too late, the timeout has already kicked in */
		return IRQ_HANDLED;
	case MMCIF_WAIT_FOR_CMD:
1130 1131
		/* Wait for data? */
		wait = sh_mmcif_end_cmd(host);
1132 1133
		break;
	case MMCIF_WAIT_FOR_MREAD:
1134 1135
		/* Wait for more data? */
		wait = sh_mmcif_mread_block(host);
1136 1137
		break;
	case MMCIF_WAIT_FOR_READ:
1138 1139
		/* Wait for data end? */
		wait = sh_mmcif_read_block(host);
1140 1141
		break;
	case MMCIF_WAIT_FOR_MWRITE:
1142 1143
		/* Wait data to write? */
		wait = sh_mmcif_mwrite_block(host);
1144 1145
		break;
	case MMCIF_WAIT_FOR_WRITE:
1146 1147
		/* Wait for data end? */
		wait = sh_mmcif_write_block(host);
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
		break;
	case MMCIF_WAIT_FOR_STOP:
		if (host->sd_error) {
			mrq->stop->error = sh_mmcif_error_manage(host);
			break;
		}
		sh_mmcif_get_cmd12response(host, mrq->stop);
		mrq->stop->error = 0;
		break;
	case MMCIF_WAIT_FOR_READ_END:
	case MMCIF_WAIT_FOR_WRITE_END:
		if (host->sd_error)
1160
			mrq->data->error = sh_mmcif_error_manage(host);
1161 1162 1163 1164 1165
		break;
	default:
		BUG();
	}

1166 1167 1168 1169 1170 1171
	if (wait) {
		schedule_delayed_work(&host->timeout_work, host->timeout);
		/* Wait for more data */
		return IRQ_HANDLED;
	}

1172
	if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
1173
		struct mmc_data *data = mrq->data;
1174 1175 1176
		if (!mrq->cmd->error && data && !data->error)
			data->bytes_xfered =
				data->blocks * data->blksz;
1177

1178
		if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
1179
			sh_mmcif_stop_cmd(host, mrq);
1180 1181
			if (!mrq->stop->error) {
				schedule_delayed_work(&host->timeout_work, host->timeout);
1182
				return IRQ_HANDLED;
1183
			}
1184 1185 1186 1187 1188
		}
	}

	host->wait_for = MMCIF_WAIT_FOR_REQUEST;
	host->state = STATE_IDLE;
1189
	host->mrq = NULL;
1190 1191 1192 1193 1194
	mmc_request_done(host->mmc, mrq);

	return IRQ_HANDLED;
}

Y
Yusuke Goda 已提交
1195 1196 1197
static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
{
	struct sh_mmcif_host *host = dev_id;
1198
	u32 state;
Y
Yusuke Goda 已提交
1199 1200
	int err = 0;

1201
	state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Y
Yusuke Goda 已提交
1202

1203 1204 1205 1206 1207 1208
	if (state & INT_ERR_STS) {
		/* error interrupts - process first */
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
		err = 1;
	} else if (state & INT_RBSYE) {
1209 1210
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
				~(INT_RBSYE | INT_CRSPE));
Y
Yusuke Goda 已提交
1211 1212
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
	} else if (state & INT_CRSPE) {
1213
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Y
Yusuke Goda 已提交
1214 1215
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
	} else if (state & INT_BUFREN) {
1216
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Y
Yusuke Goda 已提交
1217 1218
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
	} else if (state & INT_BUFWEN) {
1219
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFWEN);
Y
Yusuke Goda 已提交
1220 1221
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
	} else if (state & INT_CMD12DRE) {
1222
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Y
Yusuke Goda 已提交
1223 1224 1225 1226
			~(INT_CMD12DRE | INT_CMD12RBE |
			  INT_CMD12CRE | INT_BUFRE));
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
	} else if (state & INT_BUFRE) {
1227
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Y
Yusuke Goda 已提交
1228 1229
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
	} else if (state & INT_DTRANE) {
1230 1231 1232
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
			~(INT_CMD12DRE | INT_CMD12RBE |
			  INT_CMD12CRE | INT_DTRANE));
Y
Yusuke Goda 已提交
1233 1234
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
	} else if (state & INT_CMD12RBE) {
1235
		sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Y
Yusuke Goda 已提交
1236 1237 1238
				~(INT_CMD12RBE | INT_CMD12CRE));
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
	} else {
1239
		dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
1240
		sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Y
Yusuke Goda 已提交
1241 1242 1243 1244
		sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
		err = 1;
	}
	if (err) {
1245
		host->sd_error = true;
1246
		dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Y
Yusuke Goda 已提交
1247
	}
1248 1249 1250 1251 1252 1253
	if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
		if (!host->dma_active)
			return IRQ_WAKE_THREAD;
		else if (host->sd_error)
			mmcif_dma_complete(host);
	} else {
1254
		dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
1255
	}
Y
Yusuke Goda 已提交
1256 1257 1258 1259

	return IRQ_HANDLED;
}

1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
static void mmcif_timeout_work(struct work_struct *work)
{
	struct delayed_work *d = container_of(work, struct delayed_work, work);
	struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
	struct mmc_request *mrq = host->mrq;

	if (host->dying)
		/* Don't run after mmc_remove_host() */
		return;

	/*
	 * Handle races with cancel_delayed_work(), unless
	 * cancel_delayed_work_sync() is used
	 */
	switch (host->wait_for) {
	case MMCIF_WAIT_FOR_CMD:
		mrq->cmd->error = sh_mmcif_error_manage(host);
		break;
	case MMCIF_WAIT_FOR_STOP:
		mrq->stop->error = sh_mmcif_error_manage(host);
		break;
	case MMCIF_WAIT_FOR_MREAD:
	case MMCIF_WAIT_FOR_MWRITE:
	case MMCIF_WAIT_FOR_READ:
	case MMCIF_WAIT_FOR_WRITE:
	case MMCIF_WAIT_FOR_READ_END:
	case MMCIF_WAIT_FOR_WRITE_END:
1287
		mrq->data->error = sh_mmcif_error_manage(host);
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
		break;
	default:
		BUG();
	}

	host->state = STATE_IDLE;
	host->wait_for = MMCIF_WAIT_FOR_REQUEST;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

1299 1300 1301 1302 1303 1304 1305
static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
{
	struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
	struct mmc_host *mmc = host->mmc;

	mmc_regulator_get_supply(mmc);

1306 1307 1308
	if (!pd)
		return;

1309 1310 1311 1312 1313 1314
	if (!mmc->ocr_avail)
		mmc->ocr_avail = pd->ocr;
	else if (pd->ocr)
		dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
}

B
Bill Pemberton 已提交
1315
static int sh_mmcif_probe(struct platform_device *pdev)
Y
Yusuke Goda 已提交
1316 1317 1318
{
	int ret = 0, irq[2];
	struct mmc_host *mmc;
1319
	struct sh_mmcif_host *host;
1320
	struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Y
Yusuke Goda 已提交
1321 1322
	struct resource *res;
	void __iomem *reg;
1323
	const char *name;
Y
Yusuke Goda 已提交
1324 1325 1326

	irq[0] = platform_get_irq(pdev, 0);
	irq[1] = platform_get_irq(pdev, 1);
1327
	if (irq[0] < 0) {
1328
		dev_err(&pdev->dev, "Get irq error\n");
Y
Yusuke Goda 已提交
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
		return -ENXIO;
	}
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "platform_get_resource error.\n");
		return -ENXIO;
	}
	reg = ioremap(res->start, resource_size(res));
	if (!reg) {
		dev_err(&pdev->dev, "ioremap error.\n");
		return -ENOMEM;
	}
1341

Y
Yusuke Goda 已提交
1342 1343 1344
	mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
	if (!mmc) {
		ret = -ENOMEM;
1345
		goto ealloch;
Y
Yusuke Goda 已提交
1346 1347 1348 1349
	}
	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->addr	= reg;
1350
	host->timeout	= msecs_to_jiffies(1000);
Y
Yusuke Goda 已提交
1351 1352 1353

	host->pd = pdev;

1354
	spin_lock_init(&host->lock);
Y
Yusuke Goda 已提交
1355 1356

	mmc->ops = &sh_mmcif_ops;
1357 1358
	sh_mmcif_init_ocr(host);

1359
	mmc->caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
1360
	if (pd && pd->caps)
Y
Yusuke Goda 已提交
1361
		mmc->caps |= pd->caps;
1362
	mmc->max_segs = 32;
Y
Yusuke Goda 已提交
1363
	mmc->max_blk_size = 512;
1364 1365
	mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
	mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Y
Yusuke Goda 已提交
1366 1367 1368
	mmc->max_seg_size = mmc->max_req_size;

	platform_set_drvdata(pdev, host);
1369

1370 1371 1372
	pm_runtime_enable(&pdev->dev);
	host->power = false;

1373
	host->hclk = clk_get(&pdev->dev, NULL);
1374 1375
	if (IS_ERR(host->hclk)) {
		ret = PTR_ERR(host->hclk);
1376
		dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
1377 1378
		goto eclkget;
	}
1379 1380 1381
	ret = sh_mmcif_clk_update(host);
	if (ret < 0)
		goto eclkupdate;
1382

1383 1384
	ret = pm_runtime_resume(&pdev->dev);
	if (ret < 0)
1385
		goto eresume;
1386

1387
	INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Y
Yusuke Goda 已提交
1388

1389
	sh_mmcif_sync_reset(host);
1390 1391
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

1392 1393
	name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
	ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
Y
Yusuke Goda 已提交
1394
	if (ret) {
1395
		dev_err(&pdev->dev, "request_irq error (%s)\n", name);
1396
		goto ereqirq0;
Y
Yusuke Goda 已提交
1397
	}
1398 1399 1400 1401 1402 1403 1404
	if (irq[1] >= 0) {
		ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
					   0, "sh_mmc:int", host);
		if (ret) {
			dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
			goto ereqirq1;
		}
Y
Yusuke Goda 已提交
1405 1406
	}

1407 1408 1409 1410 1411 1412
	if (pd && pd->use_cd_gpio) {
		ret = mmc_gpio_request_cd(mmc, pd->cd_gpio);
		if (ret < 0)
			goto erqcd;
	}

1413
	clk_disable(host->hclk);
1414 1415
	ret = mmc_add_host(mmc);
	if (ret < 0)
1416
		goto emmcaddh;
Y
Yusuke Goda 已提交
1417

1418 1419
	dev_pm_qos_expose_latency_limit(&pdev->dev, 100);

1420 1421
	dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
	dev_dbg(&pdev->dev, "chip ver H'%04x\n",
1422
		sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Y
Yusuke Goda 已提交
1423 1424
	return ret;

1425
emmcaddh:
1426
erqcd:
1427 1428
	if (irq[1] >= 0)
		free_irq(irq[1], host);
1429
ereqirq1:
1430
	free_irq(irq[0], host);
1431
ereqirq0:
1432
	pm_runtime_suspend(&pdev->dev);
1433
eresume:
Y
Yusuke Goda 已提交
1434
	clk_disable(host->hclk);
1435
eclkupdate:
1436
	clk_put(host->hclk);
1437
eclkget:
1438
	pm_runtime_disable(&pdev->dev);
Y
Yusuke Goda 已提交
1439
	mmc_free_host(mmc);
1440 1441
ealloch:
	iounmap(reg);
Y
Yusuke Goda 已提交
1442 1443 1444
	return ret;
}

B
Bill Pemberton 已提交
1445
static int sh_mmcif_remove(struct platform_device *pdev)
Y
Yusuke Goda 已提交
1446 1447 1448 1449
{
	struct sh_mmcif_host *host = platform_get_drvdata(pdev);
	int irq[2];

1450
	host->dying = true;
1451
	clk_enable(host->hclk);
1452
	pm_runtime_get_sync(&pdev->dev);
Y
Yusuke Goda 已提交
1453

1454 1455
	dev_pm_qos_hide_latency_limit(&pdev->dev);

1456
	mmc_remove_host(host->mmc);
1457 1458
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

1459 1460 1461 1462 1463 1464 1465
	/*
	 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
	 * mmc_remove_host() call above. But swapping order doesn't help either
	 * (a query on the linux-mmc mailing list didn't bring any replies).
	 */
	cancel_delayed_work_sync(&host->timeout_work);

Y
Yusuke Goda 已提交
1466 1467 1468
	if (host->addr)
		iounmap(host->addr);

1469 1470
	irq[0] = platform_get_irq(pdev, 0);
	irq[1] = platform_get_irq(pdev, 1);
Y
Yusuke Goda 已提交
1471 1472

	free_irq(irq[0], host);
1473 1474
	if (irq[1] >= 0)
		free_irq(irq[1], host);
Y
Yusuke Goda 已提交
1475

1476 1477
	platform_set_drvdata(pdev, NULL);

1478
	clk_disable(host->hclk);
Y
Yusuke Goda 已提交
1479
	mmc_free_host(host->mmc);
1480 1481
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
Y
Yusuke Goda 已提交
1482 1483 1484 1485

	return 0;
}

1486 1487 1488
#ifdef CONFIG_PM
static int sh_mmcif_suspend(struct device *dev)
{
1489
	struct sh_mmcif_host *host = dev_get_drvdata(dev);
1490 1491
	int ret = mmc_suspend_host(host->mmc);

1492
	if (!ret)
1493 1494 1495 1496 1497 1498 1499
		sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

	return ret;
}

static int sh_mmcif_resume(struct device *dev)
{
1500
	struct sh_mmcif_host *host = dev_get_drvdata(dev);
1501 1502 1503 1504 1505 1506 1507 1508

	return mmc_resume_host(host->mmc);
}
#else
#define sh_mmcif_suspend	NULL
#define sh_mmcif_resume		NULL
#endif	/* CONFIG_PM */

1509 1510 1511 1512 1513 1514
static const struct of_device_id mmcif_of_match[] = {
	{ .compatible = "renesas,sh-mmcif" },
	{ }
};
MODULE_DEVICE_TABLE(of, mmcif_of_match);

1515 1516 1517 1518 1519
static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
	.suspend = sh_mmcif_suspend,
	.resume = sh_mmcif_resume,
};

Y
Yusuke Goda 已提交
1520 1521 1522 1523 1524
static struct platform_driver sh_mmcif_driver = {
	.probe		= sh_mmcif_probe,
	.remove		= sh_mmcif_remove,
	.driver		= {
		.name	= DRIVER_NAME,
1525
		.pm	= &sh_mmcif_dev_pm_ops,
1526 1527
		.owner	= THIS_MODULE,
		.of_match_table = mmcif_of_match,
Y
Yusuke Goda 已提交
1528 1529 1530
	},
};

1531
module_platform_driver(sh_mmcif_driver);
Y
Yusuke Goda 已提交
1532 1533 1534

MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
MODULE_LICENSE("GPL");
1535
MODULE_ALIAS("platform:" DRIVER_NAME);
Y
Yusuke Goda 已提交
1536
MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");