mmconfig-shared.c 15.7 KB
Newer Older
1 2 3 4 5
/*
 * mmconfig-shared.c - Low-level direct PCI config space access via
 *                     MMCONFIG - common code between i386 and x86-64.
 *
 * This code does:
6
 * - known chipset handling
7 8 9 10 11 12 13 14 15
 * - ACPI decoding and validation
 *
 * Per-architecture code takes care of the mappings and accesses
 * themselves.
 */

#include <linux/pci.h>
#include <linux/init.h>
#include <linux/acpi.h>
F
Feng Tang 已提交
16
#include <linux/sfi_acpi.h>
17
#include <linux/bitmap.h>
B
Bjorn Helgaas 已提交
18
#include <linux/dmi.h>
19
#include <linux/sort.h>
20
#include <asm/e820.h>
21
#include <asm/pci_x86.h>
F
Feng Tang 已提交
22
#include <asm/acpi.h>
23

24
#define PREFIX "PCI: "
25

26 27 28
/* Indicate if the mmcfg resources have been placed into the resource table. */
static int __initdata pci_mmcfg_resources_inserted;

29 30
static __init void free_all_mmcfg(void)
{
31 32 33
	int i;
	struct pci_mmcfg_region *cfg;

34
	pci_mmcfg_arch_free();
35 36 37 38 39
	for (i = 0; i < pci_mmcfg_config_num; i++) {
		cfg = &pci_mmcfg_config[i];
		if (cfg->res.parent)
			release_resource(&cfg->res);
	}
40 41 42 43 44
	pci_mmcfg_config_num = 0;
	kfree(pci_mmcfg_config);
	pci_mmcfg_config = NULL;
}

45 46
static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
							int end, u64 addr)
47
{
48
	struct pci_mmcfg_region *new;
49 50
	int new_num = pci_mmcfg_config_num + 1;
	int i = pci_mmcfg_config_num;
51 52
	int num_buses;
	struct resource *res;
53

54 55 56
	if (addr == 0)
		return NULL;

57 58
	new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL);
	if (!new)
59
		return NULL;
60 61 62 63 64 65 66 67

	if (pci_mmcfg_config) {
		memcpy(new, pci_mmcfg_config,
			 sizeof(pci_mmcfg_config[0]) * new_num);
		kfree(pci_mmcfg_config);
	}
	pci_mmcfg_config = new;
	pci_mmcfg_config_num++;
68 69 70 71 72 73 74

	new = &pci_mmcfg_config[i];

	new->address = addr;
	new->segment = segment;
	new->start_bus = start;
	new->end_bus = end;
75

76 77 78 79 80 81 82 83 84
	num_buses = end - start + 1;
	res = &new->res;
	res->start = addr + PCI_MMCFG_BUS_OFFSET(start);
	res->end = addr + PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
	res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
	snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN,
		 "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end);
	res->name = new->name;

85
	return &pci_mmcfg_config[i];
86 87
}

88
static const char __init *pci_mmcfg_e7520(void)
89 90
{
	u32 win;
91
	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
92

93
	win = win & 0xf000;
94 95 96
	if (win == 0x0000 || win == 0xf000)
		return NULL;

97
	if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
98 99
		return NULL;

100 101 102
	return "Intel Corporation E7520 Memory Controller Hub";
}

103
static const char __init *pci_mmcfg_intel_945(void)
104 105 106
{
	u32 pciexbar, mask = 0, len = 0;

107
	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
108 109 110

	/* Enable bit */
	if (!(pciexbar & 1))
111
		return NULL;
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

	/* Size bits */
	switch ((pciexbar >> 1) & 3) {
	case 0:
		mask = 0xf0000000U;
		len  = 0x10000000U;
		break;
	case 1:
		mask = 0xf8000000U;
		len  = 0x08000000U;
		break;
	case 2:
		mask = 0xfc000000U;
		len  = 0x04000000U;
		break;
	default:
128
		return NULL;
129 130 131 132 133 134
	}

	/* Errata #2, things break when not aligned on a 256Mb boundary */
	/* Can only happen in 64M/128M mode */

	if ((pciexbar & mask) & 0x0fffffffU)
135
		return NULL;
136

137 138
	/* Don't hit the APIC registers and their friends */
	if ((pciexbar & mask) >= 0xf0000000U)
139 140
		return NULL;

141
	if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
142 143
		return NULL;

144 145 146
	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
}

147 148 149 150 151
static const char __init *pci_mmcfg_amd_fam10h(void)
{
	u32 low, high, address;
	u64 base, msr;
	int i;
152
	unsigned segnbits = 0, busnbits, end_bus;
153

154 155 156
	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
		return NULL;

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
	address = MSR_FAM10H_MMIO_CONF_BASE;
	if (rdmsr_safe(address, &low, &high))
		return NULL;

	msr = high;
	msr <<= 32;
	msr |= low;

	/* mmconfig is not enable */
	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
		return NULL;

	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);

	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
			 FAM10H_MMIO_CONF_BUSRANGE_MASK;

	/*
	 * only handle bus 0 ?
	 * need to skip it
	 */
	if (!busnbits)
		return NULL;

	if (busnbits > 8) {
		segnbits = busnbits - 8;
		busnbits = 8;
	}

186
	end_bus = (1 << busnbits) - 1;
187
	for (i = 0; i < (1 << segnbits); i++)
188 189 190 191 192
		if (pci_mmconfig_add(i, 0, end_bus,
				     base + (1<<28) * i) == NULL) {
			free_all_mmcfg();
			return NULL;
		}
193 194 195 196

	return "AMD Family 10h NB";
}

197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
static bool __initdata mcp55_checked;
static const char __init *pci_mmcfg_nvidia_mcp55(void)
{
	int bus;
	int mcp55_mmconf_found = 0;

	static const u32 extcfg_regnum		= 0x90;
	static const u32 extcfg_regsize		= 4;
	static const u32 extcfg_enable_mask	= 1<<31;
	static const u32 extcfg_start_mask	= 0xff<<16;
	static const int extcfg_start_shift	= 16;
	static const u32 extcfg_size_mask	= 0x3<<28;
	static const int extcfg_size_shift	= 28;
	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
	static const int extcfg_base_lshift	= 25;

	/*
	 * do check if amd fam10h already took over
	 */
	if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked)
		return NULL;

	mcp55_checked = true;
	for (bus = 0; bus < 256; bus++) {
		u64 base;
		u32 l, extcfg;
		u16 vendor, device;
		int start, size_index, end;

		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
		vendor = l & 0xffff;
		device = (l >> 16) & 0xffff;

		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
			continue;

		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
				  extcfg_regsize, &extcfg);

		if (!(extcfg & extcfg_enable_mask))
			continue;

		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
		base = extcfg & extcfg_base_mask[size_index];
		/* base could > 4G */
		base <<= extcfg_base_lshift;
		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
		end = start + extcfg_sizebus[size_index] - 1;
246 247
		if (pci_mmconfig_add(0, start, end, base) == NULL)
			continue;
248 249 250 251 252 253 254 255 256
		mcp55_mmconf_found++;
	}

	if (!mcp55_mmconf_found)
		return NULL;

	return "nVidia MCP55";
}

257
struct pci_mmcfg_hostbridge_probe {
258 259
	u32 bus;
	u32 devfn;
260 261 262 263 264
	u32 vendor;
	u32 device;
	const char *(*probe)(void);
};

265
static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
266 267 268 269 270 271 272 273
	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
	  0x1200, pci_mmcfg_amd_fam10h },
	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
	  0x1200, pci_mmcfg_amd_fam10h },
274 275
	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
	  0x0369, pci_mmcfg_nvidia_mcp55 },
276 277
};

278 279 280 281 282 283
static int __init cmp_mmcfg(const void *x1, const void *x2)
{
	const typeof(pci_mmcfg_config[0]) *m1 = x1;
	const typeof(pci_mmcfg_config[0]) *m2 = x2;
	int start1, start2;

284 285
	start1 = m1->start_bus;
	start2 = m2->start_bus;
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302

	return start1 - start2;
}

static void __init pci_mmcfg_check_end_bus_number(void)
{
	int i;
	typeof(pci_mmcfg_config[0]) *cfg, *cfgx;

	/* sort them at first */
	sort(pci_mmcfg_config, pci_mmcfg_config_num,
		 sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL);

	/* last one*/
	if (pci_mmcfg_config_num > 0) {
		i = pci_mmcfg_config_num - 1;
		cfg = &pci_mmcfg_config[i];
303 304
		if (cfg->end_bus < cfg->start_bus)
			cfg->end_bus = 255;
305 306 307 308 309 310 311
	}

	/* don't overlap please */
	for (i = 0; i < pci_mmcfg_config_num - 1; i++) {
		cfg = &pci_mmcfg_config[i];
		cfgx = &pci_mmcfg_config[i+1];

312 313
		if (cfg->end_bus < cfg->start_bus)
			cfg->end_bus = 255;
314

315 316
		if (cfg->end_bus >= cfgx->start_bus)
			cfg->end_bus = cfgx->start_bus - 1;
317 318 319
	}
}

320 321 322
static int __init pci_mmcfg_check_hostbridge(void)
{
	u32 l;
323
	u32 bus, devfn;
324 325 326 327
	u16 vendor, device;
	int i;
	const char *name;

328 329 330
	if (!raw_pci_ops)
		return 0;

331
	free_all_mmcfg();
332

333
	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
334 335
		bus =  pci_mmcfg_probes[i].bus;
		devfn = pci_mmcfg_probes[i].devfn;
336
		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
337 338 339
		vendor = l & 0xffff;
		device = (l >> 16) & 0xffff;

340
		name = NULL;
341 342
		if (pci_mmcfg_probes[i].vendor == vendor &&
		    pci_mmcfg_probes[i].device == device)
343 344
			name = pci_mmcfg_probes[i].probe();

345 346 347
		if (name)
			printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n",
			       name);
348 349
	}

350 351 352 353
	/* some end_bus_number is crazy, fix it */
	pci_mmcfg_check_end_bus_number();

	return pci_mmcfg_config_num != 0;
354 355
}

356
static void __init pci_mmcfg_insert_resources(void)
357 358
{
	int i;
359
	struct pci_mmcfg_region *cfg;
360

361 362 363
	for (i = 0; i < pci_mmcfg_config_num; i++) {
		cfg = &pci_mmcfg_config[i];
		insert_resource(&iomem_resource, &cfg->res);
364
	}
365 366 367

	/* Mark that the resources have been inserted. */
	pci_mmcfg_resources_inserted = 1;
368 369
}

370 371 372 373 374 375 376 377 378 379 380 381 382
static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
					      void *data)
{
	struct resource *mcfg_res = data;
	struct acpi_resource_address64 address;
	acpi_status status;

	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
		struct acpi_resource_fixed_memory32 *fixmem32 =
			&res->data.fixed_memory32;
		if (!fixmem32)
			return AE_OK;
		if ((mcfg_res->start >= fixmem32->address) &&
383
		    (mcfg_res->end < (fixmem32->address +
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
				      fixmem32->address_length))) {
			mcfg_res->flags = 1;
			return AE_CTRL_TERMINATE;
		}
	}
	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
		return AE_OK;

	status = acpi_resource_to_address64(res, &address);
	if (ACPI_FAILURE(status) ||
	   (address.address_length <= 0) ||
	   (address.resource_type != ACPI_MEMORY_RANGE))
		return AE_OK;

	if ((mcfg_res->start >= address.minimum) &&
400
	    (mcfg_res->end < (address.minimum + address.address_length))) {
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
		mcfg_res->flags = 1;
		return AE_CTRL_TERMINATE;
	}
	return AE_OK;
}

static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
		void *context, void **rv)
{
	struct resource *mcfg_res = context;

	acpi_walk_resources(handle, METHOD_NAME__CRS,
			    check_mcfg_resource, context);

	if (mcfg_res->flags)
		return AE_CTRL_TERMINATE;

	return AE_OK;
}

421
static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
422 423 424 425
{
	struct resource mcfg_res;

	mcfg_res.start = start;
426
	mcfg_res.end = end - 1;
427 428 429 430 431 432 433 434 435 436 437
	mcfg_res.flags = 0;

	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);

	if (!mcfg_res.flags)
		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
				 NULL);

	return mcfg_res.flags;
}

438 439 440
typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);

static int __init is_mmconf_reserved(check_reserved_t is_reserved,
441
		int i, typeof(pci_mmcfg_config[0]) *cfg, int with_e820)
442
{
443 444
	u64 addr = cfg->res.start;
	u64 size = resource_size(&cfg->res);
445
	u64 old_size = size;
446
	int valid = 0, num_buses;
447

448
	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
449 450 451 452 453 454 455 456 457 458 459 460
		size >>= 1;
		if (size < (16UL<<20))
			break;
	}

	if (size >= (16UL<<20) || size == old_size) {
		printk(KERN_NOTICE
		       "PCI: MCFG area at %Lx reserved in %s\n",
			addr, with_e820?"E820":"ACPI motherboard resources");
		valid = 1;

		if (old_size != size) {
461 462
			/* update end_bus */
			cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
463 464 465 466 467 468
			num_buses = cfg->end_bus - cfg->start_bus + 1;
			cfg->res.end = cfg->res.start +
			    PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
			snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN,
				 "PCI MMCONFIG %04x [bus %02x-%02x]",
				 cfg->segment, cfg->start_bus, cfg->end_bus);
469 470
			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
			       "segment %hu buses %u - %u\n",
471 472 473
			       i, (unsigned long)cfg->address, cfg->segment,
			       (unsigned int)cfg->start_bus,
			       (unsigned int)cfg->end_bus);
474 475 476 477 478 479
		}
	}

	return valid;
}

480
static void __init pci_mmcfg_reject_broken(int early)
481
{
482
	typeof(pci_mmcfg_config[0]) *cfg;
483
	int i;
484

485
	if (pci_mmcfg_config_num == 0)
486 487
		return;

488
	for (i = 0; i < pci_mmcfg_config_num; i++) {
489
		int valid = 0;
490

491
		cfg = &pci_mmcfg_config[i];
Y
Yinghai Lu 已提交
492
		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
493
		       "segment %hu buses %u - %u\n",
494 495 496
		       i, (unsigned long)cfg->address, cfg->segment,
		       (unsigned int)cfg->start_bus,
		       (unsigned int)cfg->end_bus);
Y
Yinghai Lu 已提交
497

F
Feng Tang 已提交
498
		if (!early && !acpi_disabled)
499
			valid = is_mmconf_reserved(is_acpi_reserved, i, cfg, 0);
Y
Yinghai Lu 已提交
500 501 502 503 504

		if (valid)
			continue;

		if (!early)
505 506 507
			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
			       " reserved in ACPI motherboard resources\n",
			       cfg->address);
508

Y
Yinghai Lu 已提交
509
		/* Don't try to do this check unless configuration
510
		   type 1 is available. how about type 2 ?*/
511
		if (raw_pci_ops)
512
			valid = is_mmconf_reserved(e820_all_mapped, i, cfg, 1);
Y
Yinghai Lu 已提交
513 514 515

		if (!valid)
			goto reject;
516
	}
517

518 519 520
	return;

reject:
D
Dave Jones 已提交
521
	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
522
	free_all_mmcfg();
523 524
}

Y
Yinghai Lu 已提交
525
static int __initdata known_bridge;
526

527
/* The physical address of the MMCONFIG aperture.  Set from ACPI tables. */
528
struct pci_mmcfg_region *pci_mmcfg_config;
529 530
int pci_mmcfg_config_num;

B
Bjorn Helgaas 已提交
531 532
static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
					struct acpi_mcfg_allocation *cfg)
533
{
B
Bjorn Helgaas 已提交
534 535 536 537 538
	int year;

	if (cfg->address < 0xFFFFFFFF)
		return 0;

539
	if (!strcmp(mcfg->header.oem_id, "SGI"))
B
Bjorn Helgaas 已提交
540
		return 0;
541

B
Bjorn Helgaas 已提交
542 543 544 545 546 547 548 549 550 551
	if (mcfg->header.revision >= 1) {
		if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
		    year >= 2010)
			return 0;
	}

	printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx "
	       "is above 4GB, ignored\n", cfg->pci_segment,
	       cfg->start_bus_number, cfg->end_bus_number, cfg->address);
	return -EINVAL;
552 553 554 555 556
}

static int __init pci_parse_mcfg(struct acpi_table_header *header)
{
	struct acpi_table_mcfg *mcfg;
557
	struct acpi_mcfg_allocation *cfg_table, *cfg;
558
	unsigned long i;
559
	int entries;
560 561 562 563 564 565 566

	if (!header)
		return -EINVAL;

	mcfg = (struct acpi_table_mcfg *)header;

	/* how many config structures do we have */
567
	free_all_mmcfg();
568
	entries = 0;
569 570
	i = header->length - sizeof(struct acpi_table_mcfg);
	while (i >= sizeof(struct acpi_mcfg_allocation)) {
571
		entries++;
572 573
		i -= sizeof(struct acpi_mcfg_allocation);
	};
574
	if (entries == 0) {
575 576 577 578
		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
		return -ENODEV;
	}

579
	cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
580
	for (i = 0; i < entries; i++) {
581 582
		cfg = &cfg_table[i];
		if (acpi_mcfg_check_entry(mcfg, cfg)) {
583
			free_all_mmcfg();
584 585
			return -ENODEV;
		}
586 587 588 589 590 591 592 593

		if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
				   cfg->end_bus_number, cfg->address) == NULL) {
			printk(KERN_WARNING PREFIX
			       "no memory for MCFG entries\n");
			free_all_mmcfg();
			return -ENOMEM;
		}
594 595 596 597 598
	}

	return 0;
}

599
static void __init __pci_mmcfg_init(int early)
600
{
601
	/* MMCONFIG disabled */
602 603 604
	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
		return;

605
	/* MMCONFIG already enabled */
Y
Yinghai Lu 已提交
606
	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
607
		return;
608

Y
Yinghai Lu 已提交
609 610 611
	/* for late to exit */
	if (known_bridge)
		return;
612

613
	if (early) {
Y
Yinghai Lu 已提交
614 615 616 617
		if (pci_mmcfg_check_hostbridge())
			known_bridge = 1;
	}

618
	if (!known_bridge)
F
Feng Tang 已提交
619
		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
620 621

	pci_mmcfg_reject_broken(early);
622

623
	if (pci_mmcfg_config_num == 0)
624 625
		return;

626
	if (pci_mmcfg_arch_init())
627
		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
628
	else {
629 630 631 632 633
		/*
		 * Signal not to attempt to insert mmcfg resources because
		 * the architecture mmcfg setup could not initialize.
		 */
		pci_mmcfg_resources_inserted = 1;
634 635
	}
}
636

637
void __init pci_mmcfg_early_init(void)
Y
Yinghai Lu 已提交
638
{
639
	__pci_mmcfg_init(1);
Y
Yinghai Lu 已提交
640 641 642 643
}

void __init pci_mmcfg_late_init(void)
{
644
	__pci_mmcfg_init(0);
Y
Yinghai Lu 已提交
645 646
}

647 648 649 650 651 652 653 654
static int __init pci_mmcfg_late_insert_resources(void)
{
	/*
	 * If resources are already inserted or we are not using MMCONFIG,
	 * don't insert the resources.
	 */
	if ((pci_mmcfg_resources_inserted == 1) ||
	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
655
	    (pci_mmcfg_config_num == 0))
656 657 658 659 660 661 662
		return 1;

	/*
	 * Attempt to insert the mmcfg resources but not with the busy flag
	 * marked so it won't cause request errors when __request_region is
	 * called.
	 */
663
	pci_mmcfg_insert_resources();
664 665 666 667 668 669 670 671 672 673

	return 0;
}

/*
 * Perform MMCONFIG resource insertion after PCI initialization to allow for
 * misprogrammed MCFG tables that state larger sizes but actually conflict
 * with other system resources.
 */
late_initcall(pci_mmcfg_late_insert_resources);