mmconfig-shared.c 16.0 KB
Newer Older
1 2 3 4 5
/*
 * mmconfig-shared.c - Low-level direct PCI config space access via
 *                     MMCONFIG - common code between i386 and x86-64.
 *
 * This code does:
6
 * - known chipset handling
7 8 9 10 11 12 13 14 15
 * - ACPI decoding and validation
 *
 * Per-architecture code takes care of the mappings and accesses
 * themselves.
 */

#include <linux/pci.h>
#include <linux/init.h>
#include <linux/acpi.h>
F
Feng Tang 已提交
16
#include <linux/sfi_acpi.h>
17
#include <linux/bitmap.h>
B
Bjorn Helgaas 已提交
18
#include <linux/dmi.h>
19
#include <linux/sort.h>
20
#include <asm/e820.h>
21
#include <asm/pci_x86.h>
F
Feng Tang 已提交
22
#include <asm/acpi.h>
23

24
#define PREFIX "PCI: "
25

26 27 28
/* Indicate if the mmcfg resources have been placed into the resource table. */
static int __initdata pci_mmcfg_resources_inserted;

29 30 31 32 33 34 35 36
static __init void free_all_mmcfg(void)
{
	pci_mmcfg_arch_free();
	pci_mmcfg_config_num = 0;
	kfree(pci_mmcfg_config);
	pci_mmcfg_config = NULL;
}

37 38
static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
							int end, u64 addr)
39
{
40
	struct pci_mmcfg_region *new;
41 42
	int new_num = pci_mmcfg_config_num + 1;
	int i = pci_mmcfg_config_num;
43

44 45 46
	if (addr == 0)
		return NULL;

47 48
	new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL);
	if (!new)
49
		return NULL;
50 51 52 53 54 55 56 57 58 59 60 61 62

	if (pci_mmcfg_config) {
		memcpy(new, pci_mmcfg_config,
			 sizeof(pci_mmcfg_config[0]) * new_num);
		kfree(pci_mmcfg_config);
	}
	pci_mmcfg_config = new;

	pci_mmcfg_config_num++;
	pci_mmcfg_config[i].address = addr;
	pci_mmcfg_config[i].pci_segment = segment;
	pci_mmcfg_config[i].start_bus_number = start;
	pci_mmcfg_config[i].end_bus_number = end;
63 64

	return &pci_mmcfg_config[i];
65 66
}

67
static const char __init *pci_mmcfg_e7520(void)
68 69
{
	u32 win;
70
	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
71

72
	win = win & 0xf000;
73 74 75
	if (win == 0x0000 || win == 0xf000)
		return NULL;

76
	if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
77 78
		return NULL;

79 80 81
	return "Intel Corporation E7520 Memory Controller Hub";
}

82
static const char __init *pci_mmcfg_intel_945(void)
83 84 85
{
	u32 pciexbar, mask = 0, len = 0;

86
	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
87 88 89

	/* Enable bit */
	if (!(pciexbar & 1))
90
		return NULL;
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106

	/* Size bits */
	switch ((pciexbar >> 1) & 3) {
	case 0:
		mask = 0xf0000000U;
		len  = 0x10000000U;
		break;
	case 1:
		mask = 0xf8000000U;
		len  = 0x08000000U;
		break;
	case 2:
		mask = 0xfc000000U;
		len  = 0x04000000U;
		break;
	default:
107
		return NULL;
108 109 110 111 112 113
	}

	/* Errata #2, things break when not aligned on a 256Mb boundary */
	/* Can only happen in 64M/128M mode */

	if ((pciexbar & mask) & 0x0fffffffU)
114
		return NULL;
115

116 117
	/* Don't hit the APIC registers and their friends */
	if ((pciexbar & mask) >= 0xf0000000U)
118 119
		return NULL;

120
	if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
121 122
		return NULL;

123 124 125
	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
}

126 127 128 129 130
static const char __init *pci_mmcfg_amd_fam10h(void)
{
	u32 low, high, address;
	u64 base, msr;
	int i;
131
	unsigned segnbits = 0, busnbits, end_bus;
132

133 134 135
	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
		return NULL;

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	address = MSR_FAM10H_MMIO_CONF_BASE;
	if (rdmsr_safe(address, &low, &high))
		return NULL;

	msr = high;
	msr <<= 32;
	msr |= low;

	/* mmconfig is not enable */
	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
		return NULL;

	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);

	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
			 FAM10H_MMIO_CONF_BUSRANGE_MASK;

	/*
	 * only handle bus 0 ?
	 * need to skip it
	 */
	if (!busnbits)
		return NULL;

	if (busnbits > 8) {
		segnbits = busnbits - 8;
		busnbits = 8;
	}

165
	end_bus = (1 << busnbits) - 1;
166
	for (i = 0; i < (1 << segnbits); i++)
167 168 169 170 171
		if (pci_mmconfig_add(i, 0, end_bus,
				     base + (1<<28) * i) == NULL) {
			free_all_mmcfg();
			return NULL;
		}
172 173 174 175

	return "AMD Family 10h NB";
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
static bool __initdata mcp55_checked;
static const char __init *pci_mmcfg_nvidia_mcp55(void)
{
	int bus;
	int mcp55_mmconf_found = 0;

	static const u32 extcfg_regnum		= 0x90;
	static const u32 extcfg_regsize		= 4;
	static const u32 extcfg_enable_mask	= 1<<31;
	static const u32 extcfg_start_mask	= 0xff<<16;
	static const int extcfg_start_shift	= 16;
	static const u32 extcfg_size_mask	= 0x3<<28;
	static const int extcfg_size_shift	= 28;
	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
	static const int extcfg_base_lshift	= 25;

	/*
	 * do check if amd fam10h already took over
	 */
	if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked)
		return NULL;

	mcp55_checked = true;
	for (bus = 0; bus < 256; bus++) {
		u64 base;
		u32 l, extcfg;
		u16 vendor, device;
		int start, size_index, end;

		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
		vendor = l & 0xffff;
		device = (l >> 16) & 0xffff;

		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
			continue;

		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
				  extcfg_regsize, &extcfg);

		if (!(extcfg & extcfg_enable_mask))
			continue;

		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
		base = extcfg & extcfg_base_mask[size_index];
		/* base could > 4G */
		base <<= extcfg_base_lshift;
		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
		end = start + extcfg_sizebus[size_index] - 1;
225 226
		if (pci_mmconfig_add(0, start, end, base) == NULL)
			continue;
227 228 229 230 231 232 233 234 235
		mcp55_mmconf_found++;
	}

	if (!mcp55_mmconf_found)
		return NULL;

	return "nVidia MCP55";
}

236
struct pci_mmcfg_hostbridge_probe {
237 238
	u32 bus;
	u32 devfn;
239 240 241 242 243
	u32 vendor;
	u32 device;
	const char *(*probe)(void);
};

244
static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
245 246 247 248 249 250 251 252
	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
	  0x1200, pci_mmcfg_amd_fam10h },
	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
	  0x1200, pci_mmcfg_amd_fam10h },
253 254
	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
	  0x0369, pci_mmcfg_nvidia_mcp55 },
255 256
};

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
static int __init cmp_mmcfg(const void *x1, const void *x2)
{
	const typeof(pci_mmcfg_config[0]) *m1 = x1;
	const typeof(pci_mmcfg_config[0]) *m2 = x2;
	int start1, start2;

	start1 = m1->start_bus_number;
	start2 = m2->start_bus_number;

	return start1 - start2;
}

static void __init pci_mmcfg_check_end_bus_number(void)
{
	int i;
	typeof(pci_mmcfg_config[0]) *cfg, *cfgx;

	/* sort them at first */
	sort(pci_mmcfg_config, pci_mmcfg_config_num,
		 sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL);

	/* last one*/
	if (pci_mmcfg_config_num > 0) {
		i = pci_mmcfg_config_num - 1;
		cfg = &pci_mmcfg_config[i];
		if (cfg->end_bus_number < cfg->start_bus_number)
			cfg->end_bus_number = 255;
	}

	/* don't overlap please */
	for (i = 0; i < pci_mmcfg_config_num - 1; i++) {
		cfg = &pci_mmcfg_config[i];
		cfgx = &pci_mmcfg_config[i+1];

		if (cfg->end_bus_number < cfg->start_bus_number)
			cfg->end_bus_number = 255;

		if (cfg->end_bus_number >= cfgx->start_bus_number)
			cfg->end_bus_number = cfgx->start_bus_number - 1;
	}
}

299 300 301
static int __init pci_mmcfg_check_hostbridge(void)
{
	u32 l;
302
	u32 bus, devfn;
303 304 305 306
	u16 vendor, device;
	int i;
	const char *name;

307 308 309
	if (!raw_pci_ops)
		return 0;

310
	free_all_mmcfg();
311

312
	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
313 314
		bus =  pci_mmcfg_probes[i].bus;
		devfn = pci_mmcfg_probes[i].devfn;
315
		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
316 317 318
		vendor = l & 0xffff;
		device = (l >> 16) & 0xffff;

319
		name = NULL;
320 321
		if (pci_mmcfg_probes[i].vendor == vendor &&
		    pci_mmcfg_probes[i].device == device)
322 323
			name = pci_mmcfg_probes[i].probe();

324 325 326
		if (name)
			printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n",
			       name);
327 328
	}

329 330 331 332
	/* some end_bus_number is crazy, fix it */
	pci_mmcfg_check_end_bus_number();

	return pci_mmcfg_config_num != 0;
333 334
}

335
static void __init pci_mmcfg_insert_resources(void)
336
{
337
#define PCI_MMCFG_RESOURCE_NAME_LEN 24
338 339 340 341 342 343 344 345 346 347 348 349 350 351
	int i;
	struct resource *res;
	char *names;
	unsigned num_buses;

	res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res),
			pci_mmcfg_config_num, GFP_KERNEL);
	if (!res) {
		printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n");
		return;
	}

	names = (void *)&res[pci_mmcfg_config_num];
	for (i = 0; i < pci_mmcfg_config_num; i++, res++) {
352
		struct pci_mmcfg_region *cfg = &pci_mmcfg_config[i];
353
		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
354
		res->name = names;
355 356 357
		snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN,
			 "PCI MMCONFIG %u [%02x-%02x]", cfg->pci_segment,
			 cfg->start_bus_number, cfg->end_bus_number);
358 359 360
		res->start = cfg->address +
			PCI_MMCFG_BUS_OFFSET(cfg->start_bus_number);
		res->end = res->start + PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
361
		res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
362 363 364
		insert_resource(&iomem_resource, res);
		names += PCI_MMCFG_RESOURCE_NAME_LEN;
	}
365 366 367

	/* Mark that the resources have been inserted. */
	pci_mmcfg_resources_inserted = 1;
368 369
}

370 371 372 373 374 375 376 377 378 379 380 381 382
static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
					      void *data)
{
	struct resource *mcfg_res = data;
	struct acpi_resource_address64 address;
	acpi_status status;

	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
		struct acpi_resource_fixed_memory32 *fixmem32 =
			&res->data.fixed_memory32;
		if (!fixmem32)
			return AE_OK;
		if ((mcfg_res->start >= fixmem32->address) &&
383
		    (mcfg_res->end < (fixmem32->address +
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
				      fixmem32->address_length))) {
			mcfg_res->flags = 1;
			return AE_CTRL_TERMINATE;
		}
	}
	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
		return AE_OK;

	status = acpi_resource_to_address64(res, &address);
	if (ACPI_FAILURE(status) ||
	   (address.address_length <= 0) ||
	   (address.resource_type != ACPI_MEMORY_RANGE))
		return AE_OK;

	if ((mcfg_res->start >= address.minimum) &&
400
	    (mcfg_res->end < (address.minimum + address.address_length))) {
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
		mcfg_res->flags = 1;
		return AE_CTRL_TERMINATE;
	}
	return AE_OK;
}

static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
		void *context, void **rv)
{
	struct resource *mcfg_res = context;

	acpi_walk_resources(handle, METHOD_NAME__CRS,
			    check_mcfg_resource, context);

	if (mcfg_res->flags)
		return AE_CTRL_TERMINATE;

	return AE_OK;
}

421
static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
422 423 424 425
{
	struct resource mcfg_res;

	mcfg_res.start = start;
426
	mcfg_res.end = end - 1;
427 428 429 430 431 432 433 434 435 436 437
	mcfg_res.flags = 0;

	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);

	if (!mcfg_res.flags)
		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
				 NULL);

	return mcfg_res.flags;
}

438 439 440 441 442 443 444 445 446
typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);

static int __init is_mmconf_reserved(check_reserved_t is_reserved,
		u64 addr, u64 size, int i,
		typeof(pci_mmcfg_config[0]) *cfg, int with_e820)
{
	u64 old_size = size;
	int valid = 0;

447
	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
		size >>= 1;
		if (size < (16UL<<20))
			break;
	}

	if (size >= (16UL<<20) || size == old_size) {
		printk(KERN_NOTICE
		       "PCI: MCFG area at %Lx reserved in %s\n",
			addr, with_e820?"E820":"ACPI motherboard resources");
		valid = 1;

		if (old_size != size) {
			/* update end_bus_number */
			cfg->end_bus_number = cfg->start_bus_number + ((size>>20) - 1);
			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
			       "segment %hu buses %u - %u\n",
			       i, (unsigned long)cfg->address, cfg->pci_segment,
			       (unsigned int)cfg->start_bus_number,
			       (unsigned int)cfg->end_bus_number);
		}
	}

	return valid;
}

473
static void __init pci_mmcfg_reject_broken(int early)
474
{
475
	typeof(pci_mmcfg_config[0]) *cfg;
476
	int i;
477

478
	if (pci_mmcfg_config_num == 0)
479 480
		return;

481
	for (i = 0; i < pci_mmcfg_config_num; i++) {
482
		int num_buses, valid = 0;
483 484
		u64 addr, size;

485
		cfg = &pci_mmcfg_config[i];
486 487 488 489
		addr = cfg->address +
			PCI_MMCFG_BUS_OFFSET(cfg->start_bus_number);
		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
		size = PCI_MMCFG_BUS_OFFSET(num_buses);
Y
Yinghai Lu 已提交
490
		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
491 492 493 494
		       "segment %hu buses %u - %u\n",
		       i, (unsigned long)cfg->address, cfg->pci_segment,
		       (unsigned int)cfg->start_bus_number,
		       (unsigned int)cfg->end_bus_number);
Y
Yinghai Lu 已提交
495

F
Feng Tang 已提交
496
		if (!early && !acpi_disabled)
497
			valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0);
Y
Yinghai Lu 已提交
498 499 500 501 502

		if (valid)
			continue;

		if (!early)
503 504 505
			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
			       " reserved in ACPI motherboard resources\n",
			       cfg->address);
506

Y
Yinghai Lu 已提交
507
		/* Don't try to do this check unless configuration
508
		   type 1 is available. how about type 2 ?*/
509 510
		if (raw_pci_ops)
			valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1);
Y
Yinghai Lu 已提交
511 512 513

		if (!valid)
			goto reject;
514
	}
515

516 517 518
	return;

reject:
D
Dave Jones 已提交
519
	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
520
	free_all_mmcfg();
521 522
}

Y
Yinghai Lu 已提交
523
static int __initdata known_bridge;
524

525
/* The physical address of the MMCONFIG aperture.  Set from ACPI tables. */
526
struct pci_mmcfg_region *pci_mmcfg_config;
527 528
int pci_mmcfg_config_num;

B
Bjorn Helgaas 已提交
529 530
static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
					struct acpi_mcfg_allocation *cfg)
531
{
B
Bjorn Helgaas 已提交
532 533 534 535 536
	int year;

	if (cfg->address < 0xFFFFFFFF)
		return 0;

537
	if (!strcmp(mcfg->header.oem_id, "SGI"))
B
Bjorn Helgaas 已提交
538
		return 0;
539

B
Bjorn Helgaas 已提交
540 541 542 543 544 545 546 547 548 549
	if (mcfg->header.revision >= 1) {
		if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
		    year >= 2010)
			return 0;
	}

	printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx "
	       "is above 4GB, ignored\n", cfg->pci_segment,
	       cfg->start_bus_number, cfg->end_bus_number, cfg->address);
	return -EINVAL;
550 551 552 553 554
}

static int __init pci_parse_mcfg(struct acpi_table_header *header)
{
	struct acpi_table_mcfg *mcfg;
555
	struct acpi_mcfg_allocation *cfg_table, *cfg;
556
	unsigned long i;
557
	int entries;
558 559 560 561 562 563 564

	if (!header)
		return -EINVAL;

	mcfg = (struct acpi_table_mcfg *)header;

	/* how many config structures do we have */
565
	free_all_mmcfg();
566
	entries = 0;
567 568
	i = header->length - sizeof(struct acpi_table_mcfg);
	while (i >= sizeof(struct acpi_mcfg_allocation)) {
569
		entries++;
570 571
		i -= sizeof(struct acpi_mcfg_allocation);
	};
572
	if (entries == 0) {
573 574 575 576
		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
		return -ENODEV;
	}

577
	cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
578
	for (i = 0; i < entries; i++) {
579 580
		cfg = &cfg_table[i];
		if (acpi_mcfg_check_entry(mcfg, cfg)) {
581
			free_all_mmcfg();
582 583
			return -ENODEV;
		}
584 585 586 587 588 589 590 591

		if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
				   cfg->end_bus_number, cfg->address) == NULL) {
			printk(KERN_WARNING PREFIX
			       "no memory for MCFG entries\n");
			free_all_mmcfg();
			return -ENOMEM;
		}
592 593 594 595 596
	}

	return 0;
}

597
static void __init __pci_mmcfg_init(int early)
598
{
599
	/* MMCONFIG disabled */
600 601 602
	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
		return;

603
	/* MMCONFIG already enabled */
Y
Yinghai Lu 已提交
604
	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
605
		return;
606

Y
Yinghai Lu 已提交
607 608 609
	/* for late to exit */
	if (known_bridge)
		return;
610

611
	if (early) {
Y
Yinghai Lu 已提交
612 613 614 615
		if (pci_mmcfg_check_hostbridge())
			known_bridge = 1;
	}

616
	if (!known_bridge)
F
Feng Tang 已提交
617
		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
618 619

	pci_mmcfg_reject_broken(early);
620

621
	if (pci_mmcfg_config_num == 0)
622 623
		return;

624
	if (pci_mmcfg_arch_init())
625
		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
626
	else {
627 628 629 630 631
		/*
		 * Signal not to attempt to insert mmcfg resources because
		 * the architecture mmcfg setup could not initialize.
		 */
		pci_mmcfg_resources_inserted = 1;
632 633
	}
}
634

635
void __init pci_mmcfg_early_init(void)
Y
Yinghai Lu 已提交
636
{
637
	__pci_mmcfg_init(1);
Y
Yinghai Lu 已提交
638 639 640 641
}

void __init pci_mmcfg_late_init(void)
{
642
	__pci_mmcfg_init(0);
Y
Yinghai Lu 已提交
643 644
}

645 646 647 648 649 650 651 652
static int __init pci_mmcfg_late_insert_resources(void)
{
	/*
	 * If resources are already inserted or we are not using MMCONFIG,
	 * don't insert the resources.
	 */
	if ((pci_mmcfg_resources_inserted == 1) ||
	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
653
	    (pci_mmcfg_config_num == 0))
654 655 656 657 658 659 660
		return 1;

	/*
	 * Attempt to insert the mmcfg resources but not with the busy flag
	 * marked so it won't cause request errors when __request_region is
	 * called.
	 */
661
	pci_mmcfg_insert_resources();
662 663 664 665 666 667 668 669 670 671

	return 0;
}

/*
 * Perform MMCONFIG resource insertion after PCI initialization to allow for
 * misprogrammed MCFG tables that state larger sizes but actually conflict
 * with other system resources.
 */
late_initcall(pci_mmcfg_late_insert_resources);