omap5.dtsi 20.1 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
24 25 26 27 28
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
		i2c4 = &i2c5;
29 30 31 32 33 34 35 36 37
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
38 39 40
		#address-cells = <1>;
		#size-cells = <0>;

41
		cpu0: cpu@0 {
42
			device_type = "cpu";
43
			compatible = "arm,cortex-a15";
44
			reg = <0x0>;
J
J Keerthy 已提交
45 46 47 48 49 50 51

			operating-points = <
				/* kHz    uV */
				500000  880000
				1000000 1060000
				1500000 1250000
			>;
52 53 54 55 56 57

			clocks = <&dpll_mpu_ck>;
			clock-names = "cpu";

			clock-latency = <300000>; /* From omap-cpufreq driver */

58 59 60 61
			/* cooling options */
			cooling-min-level = <0>;
			cooling-max-level = <2>;
			#cooling-cells = <2>; /* min followed by max */
62 63
		};
		cpu@1 {
64
			device_type = "cpu";
65
			compatible = "arm,cortex-a15";
66
			reg = <0x1>;
67 68 69
		};
	};

70 71 72 73 74 75
	thermal-zones {
		#include "omap4-cpu-thermal.dtsi"
		#include "omap5-gpu-thermal.dtsi"
		#include "omap5-core-thermal.dtsi"
	};

76 77
	timer {
		compatible = "arm,armv7-timer";
78 79 80 81 82
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
83 84
	};

85 86 87 88 89
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
90 91 92
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
93 94
	};

95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap5-mpu";
			ti,hwmods = "mpu";
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
120 121 122
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
123 124
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
125

T
Tero Kristo 已提交
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
		prm: prm@4ae06000 {
			compatible = "ti,omap5-prm";
			reg = <0x4ae06000 0x3000>;

			prm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			prm_clockdomains: clockdomains {
			};
		};

		cm_core_aon: cm_core_aon@4a004000 {
			compatible = "ti,omap5-cm-core-aon";
			reg = <0x4a004000 0x2000>;

			cm_core_aon_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm_core_aon_clockdomains: clockdomains {
			};
		};

		scrm: scrm@4ae0a000 {
			compatible = "ti,omap5-scrm";
			reg = <0x4ae0a000 0x2000>;

			scrm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			scrm_clockdomains: clockdomains {
			};
		};

		cm_core: cm_core@4a008000 {
			compatible = "ti,omap5-cm-core";
			reg = <0x4a008000 0x3000>;

			cm_core_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm_core_clockdomains: clockdomains {
			};
		};

J
Jon Hunter 已提交
178 179 180 181 182 183
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
		omap5_pmx_core: pinmux@4a002840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

201 202 203
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
204 205 206 207
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
208 209 210 211 212
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

213 214
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
215
			reg = <0x4ae10000 0x200>;
216
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
217
			ti,hwmods = "gpio1";
218
			ti,gpio-always-on;
219 220 221
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
222
			#interrupt-cells = <2>;
223 224 225 226
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
227
			reg = <0x48055000 0x200>;
228
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
229 230 231 232
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
233
			#interrupt-cells = <2>;
234 235 236 237
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
238
			reg = <0x48057000 0x200>;
239
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
240 241 242 243
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
244
			#interrupt-cells = <2>;
245 246 247 248
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
249
			reg = <0x48059000 0x200>;
250
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
251 252 253 254
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
255
			#interrupt-cells = <2>;
256 257 258 259
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
260
			reg = <0x4805b000 0x200>;
261
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
262 263 264 265
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
266
			#interrupt-cells = <2>;
267 268 269 270
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
271
			reg = <0x4805d000 0x200>;
272
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
273 274 275 276
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
277
			#interrupt-cells = <2>;
278 279 280 281
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
282
			reg = <0x48051000 0x200>;
283
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
284 285 286 287
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
288
			#interrupt-cells = <2>;
289 290 291 292
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
293
			reg = <0x48053000 0x200>;
294
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
295 296 297 298
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
299
			#interrupt-cells = <2>;
300 301
		};

302 303 304 305 306
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
307
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
308 309 310 311 312
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

313 314
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
315
			reg = <0x48070000 0x100>;
316
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
317 318 319 320 321 322 323
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
324
			reg = <0x48072000 0x100>;
325
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
326 327 328 329 330 331 332
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
333
			reg = <0x48060000 0x100>;
334
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
335 336 337 338 339
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

340
		i2c4: i2c@4807a000 {
341
			compatible = "ti,omap4-i2c";
342
			reg = <0x4807a000 0x100>;
343
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
344 345 346 347 348
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

349
		i2c5: i2c@4807c000 {
350
			compatible = "ti,omap4-i2c";
351
			reg = <0x4807c000 0x100>;
352
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
353 354 355 356 357
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

S
Suman Anna 已提交
358 359 360 361
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
362
			#hwlock-cells = <1>;
S
Suman Anna 已提交
363 364
		};

F
Felipe Balbi 已提交
365 366 367
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
368
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
369 370 371 372
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
373 374 375 376 377 378 379 380 381 382
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
383 384 385 386 387
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
388
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
389 390 391 392
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
393 394 395 396 397
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
398 399 400 401 402
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
403
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
404 405 406 407
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
408 409
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
410 411 412 413 414
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
415
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
416 417 418 419
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
420 421
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
422 423
		};

424 425
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
426
			reg = <0x4806a000 0x100>;
427
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
428 429 430 431 432 433
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
434
			reg = <0x4806c000 0x100>;
435
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
436 437 438 439 440 441
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
442
			reg = <0x48020000 0x100>;
443
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
444 445 446 447 448 449
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
450
			reg = <0x4806e000 0x100>;
451
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
452 453 454 455 456
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
457 458
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
459
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
460 461 462 463 464
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
465 466
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
467
			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
468 469 470
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
471 472 473

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
474
			reg = <0x4809c000 0x400>;
475
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
476 477 478
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
479 480
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
481 482 483 484
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
485
			reg = <0x480b4000 0x400>;
486
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
487 488
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
489 490
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
491 492 493 494
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
495
			reg = <0x480ad000 0x400>;
496
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
497 498
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
499 500
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
501 502 503 504
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
505
			reg = <0x480d1000 0x400>;
506
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
507 508
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
509 510
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
511 512 513 514
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
515
			reg = <0x480d5000 0x400>;
516
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
517 518
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
519 520
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
521
		};
522

S
Suman Anna 已提交
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
		mmu_dsp: mmu@4a066000 {
			compatible = "ti,omap4-iommu";
			reg = <0x4a066000 0x100>;
			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_dsp";
		};

		mmu_ipu: mmu@55082000 {
			compatible = "ti,omap4-iommu";
			reg = <0x55082000 0x100>;
			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "mmu_ipu";
			ti,iommu-bus-err-back;
		};

538 539
		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
540
			reg = <0x4ae1c000 0x400>;
541 542
			ti,hwmods = "kbd";
		};
543

544 545 546 547 548
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
549
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
550
			ti,hwmods = "mcpdm";
551 552 553
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
554
			status = "disabled";
555 556 557 558 559 560 561
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
562
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
563
			ti,hwmods = "dmic";
564 565
			dmas = <&sdma 67>;
			dma-names = "up_link";
566
			status = "disabled";
567 568
		};

569 570 571 572 573
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
574
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
575 576 577
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
578 579 580
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
581
			status = "disabled";
582 583 584 585 586 587 588
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
589
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
590 591 592
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
593 594 595
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
596
			status = "disabled";
597 598 599 600 601 602 603
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
604
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
605 606 607
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
608 609 610
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
611
			status = "disabled";
612
		};
J
Jon Hunter 已提交
613 614

		timer1: timer@4ae18000 {
615
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
616
			reg = <0x4ae18000 0x80>;
617
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
618 619 620 621 622
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
623
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
624
			reg = <0x48032000 0x80>;
625
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
626 627 628 629
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
630
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
631
			reg = <0x48034000 0x80>;
632
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
633 634 635 636
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
637
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
638
			reg = <0x48036000 0x80>;
639
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
640 641 642 643
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
644
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
645 646
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
647
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
648 649
			ti,hwmods = "timer5";
			ti,timer-dsp;
650
			ti,timer-pwm;
J
Jon Hunter 已提交
651 652 653
		};

		timer6: timer@4013a000 {
654
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
655 656
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
657
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
658 659 660 661 662 663
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
664
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
665 666
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
667
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
668 669 670 671 672
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
673
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
674 675
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
676
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
677 678 679 680 681 682
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
683
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
684
			reg = <0x4803e000 0x80>;
685
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
686
			ti,hwmods = "timer9";
687
			ti,timer-pwm;
J
Jon Hunter 已提交
688 689 690
		};

		timer10: timer@48086000 {
691
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
692
			reg = <0x48086000 0x80>;
693
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
694
			ti,hwmods = "timer10";
695
			ti,timer-pwm;
J
Jon Hunter 已提交
696 697 698
		};

		timer11: timer@48088000 {
699
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
700
			reg = <0x48088000 0x80>;
701
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
702 703 704
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
705

706 707 708
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
709
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
710 711 712
			ti,hwmods = "wd_timer2";
		};

713 714 715 716 717 718 719
		dmm@4e000000 {
			compatible = "ti,omap5-dmm";
			reg = <0x4e000000 0x800>;
			interrupts = <0 113 0x4>;
			ti,hwmods = "dmm";
		};

720
		emif1: emif@4c000000 {
721 722
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
723
			ti,no-idle-on-init;
724 725
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
726
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
727 728 729 730 731
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

732
		emif2: emif@4d000000 {
733 734
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
735
			ti,no-idle-on-init;
736 737
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
738
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
739 740 741 742
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
743

744 745 746 747 748 749 750 751 752 753
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usb3phy: control-phy@4a002370 {
			compatible = "ti,control-phy-pipe3";
			reg = <0x4a002370 0x4>;
			reg-names = "power";
754
		};
755

756
		usb3: omap_dwc3@4a020000 {
757 758
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
759
			reg = <0x4a020000 0x10000>;
760
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
761 762 763 764 765
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
766
				compatible = "snps,dwc3";
767
				reg = <0x4a030000 0x10000>;
768
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
769 770
				phys = <&usb2_phy>, <&usb3_phy>;
				phy-names = "usb2-phy", "usb3-phy";
771
				dr_mode = "peripheral";
772 773 774 775
				tx-fifo-resize;
			};
		};

776
		ocp2scp@4a080000 {
777 778 779
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
780
			reg = <0x4a080000 0x20>;
781 782
			ranges;
			ti,hwmods = "ocp2scp1";
783 784 785
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
786
				ctrl-module = <&omap_control_usb2phy>;
787
				#phy-cells = <0>;
788 789 790 791 792 793 794 795
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
796
				ctrl-module = <&omap_control_usb3phy>;
797
				#phy-cells = <0>;
798
			};
799
		};
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
817
				compatible = "ti,ohci-omap3";
818 819 820 821 822 823
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
			};

			usbhsehci: ehci@4a064c00 {
824
				compatible = "ti,ehci-omap";
825 826 827 828 829
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
			};
		};
830

831
		bandgap: bandgap@4a0021e0 {
832 833 834 835 836 837
			reg = <0x4a0021e0 0xc
			       0x4a00232c 0xc
			       0x4a002380 0x2c
			       0x4a0023C0 0x3c>;
			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
			compatible = "ti,omap5430-bandgap";
838 839

			#thermal-sensor-cells = <1>;
840
		};
841 842
	};
};
T
Tero Kristo 已提交
843 844

/include/ "omap54xx-clocks.dtsi"