omap5.dtsi 16.5 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
		cpu@0 {
			compatible = "arm,cortex-a15";
		};
		cpu@1 {
			compatible = "arm,cortex-a15";
		};
	};

41 42
	timer {
		compatible = "arm,armv7-timer";
43 44 45 46 47
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
48 49 50
		clock-frequency = <6144000>;
	};

51 52 53 54 55
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
56 57 58
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
59 60
	};

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap5-mpu";
			ti,hwmods = "mpu";
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
86 87 88
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
89 90
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
91

J
Jon Hunter 已提交
92 93 94 95 96 97
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
		omap5_pmx_core: pinmux@4a002840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

115 116 117
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
118 119 120 121
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
122 123 124 125 126
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

127 128
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
129
			reg = <0x4ae10000 0x200>;
130
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
131
			ti,hwmods = "gpio1";
132
			ti,gpio-always-on;
133 134 135
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
136
			#interrupt-cells = <2>;
137 138 139 140
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
141
			reg = <0x48055000 0x200>;
142
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
143 144 145 146
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
147
			#interrupt-cells = <2>;
148 149 150 151
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
152
			reg = <0x48057000 0x200>;
153
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
154 155 156 157
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
158
			#interrupt-cells = <2>;
159 160 161 162
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
163
			reg = <0x48059000 0x200>;
164
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
165 166 167 168
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
169
			#interrupt-cells = <2>;
170 171 172 173
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
174
			reg = <0x4805b000 0x200>;
175
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
176 177 178 179
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
180
			#interrupt-cells = <2>;
181 182 183 184
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
185
			reg = <0x4805d000 0x200>;
186
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
187 188 189 190
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
191
			#interrupt-cells = <2>;
192 193 194 195
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
196
			reg = <0x48051000 0x200>;
197
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
198 199 200 201
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
202
			#interrupt-cells = <2>;
203 204 205 206
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
207
			reg = <0x48053000 0x200>;
208
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
209 210 211 212
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
213
			#interrupt-cells = <2>;
214 215
		};

216 217 218 219 220
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
221
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
222 223 224 225 226
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

227 228
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
229
			reg = <0x48070000 0x100>;
230
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
231 232 233 234 235 236 237
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
238
			reg = <0x48072000 0x100>;
239
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
240 241 242 243 244 245 246
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
247
			reg = <0x48060000 0x100>;
248
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
249 250 251 252 253
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

254
		i2c4: i2c@4807a000 {
255
			compatible = "ti,omap4-i2c";
256
			reg = <0x4807a000 0x100>;
257
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
258 259 260 261 262
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

263
		i2c5: i2c@4807c000 {
264
			compatible = "ti,omap4-i2c";
265
			reg = <0x4807c000 0x100>;
266
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
267 268 269 270 271
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

F
Felipe Balbi 已提交
272 273 274
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
275
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
276 277 278 279
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
280 281 282 283 284 285 286 287 288 289
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
290 291 292 293 294
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
295
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
296 297 298 299
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
300 301 302 303 304
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
305 306 307 308 309
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
310
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
311 312 313 314
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
315 316
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
317 318 319 320 321
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
322
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
323 324 325 326
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
327 328
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
329 330
		};

331 332
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
333
			reg = <0x4806a000 0x100>;
334
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
335 336 337 338 339 340
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
341
			reg = <0x4806c000 0x100>;
342
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
343 344 345 346 347 348
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
349
			reg = <0x48020000 0x100>;
350
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
351 352 353 354 355 356
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
357
			reg = <0x4806e000 0x100>;
358
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
359 360 361 362 363
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
364 365
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
366
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
367 368 369 370 371
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
372 373
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
374
			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
375 376 377
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
378 379 380

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
381
			reg = <0x4809c000 0x400>;
382
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
383 384 385
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
386 387
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
388 389 390 391
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
392
			reg = <0x480b4000 0x400>;
393
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
394 395
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
396 397
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
398 399 400 401
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
402
			reg = <0x480ad000 0x400>;
403
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
404 405
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
406 407
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
408 409 410 411
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
412
			reg = <0x480d1000 0x400>;
413
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
414 415
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
416 417
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
418 419 420 421
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
422
			reg = <0x480d5000 0x400>;
423
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
424 425
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
426 427
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
428
		};
429 430 431

		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
432
			reg = <0x4ae1c000 0x400>;
433 434
			ti,hwmods = "kbd";
		};
435

436 437 438 439 440
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
441
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
442
			ti,hwmods = "mcpdm";
443 444 445
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
446 447 448 449 450 451 452
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
453
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
454
			ti,hwmods = "dmic";
455 456
			dmas = <&sdma 67>;
			dma-names = "up_link";
457 458
		};

459 460 461 462 463
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
464
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
465 466 467
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
468 469 470
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
471 472 473 474 475 476 477
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
478
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
479 480 481
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
482 483 484
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
485 486 487 488 489 490 491
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
492
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
493 494 495
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
496 497 498
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
499
		};
J
Jon Hunter 已提交
500 501

		timer1: timer@4ae18000 {
502
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
503
			reg = <0x4ae18000 0x80>;
504
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
505 506 507 508 509
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
510
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
511
			reg = <0x48032000 0x80>;
512
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
513 514 515 516
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
517
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
518
			reg = <0x48034000 0x80>;
519
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
520 521 522 523
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
524
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
525
			reg = <0x48036000 0x80>;
526
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
527 528 529 530
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
531
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
532 533
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
534
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
535 536
			ti,hwmods = "timer5";
			ti,timer-dsp;
537
			ti,timer-pwm;
J
Jon Hunter 已提交
538 539 540
		};

		timer6: timer@4013a000 {
541
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
542 543
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
544
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
545 546 547 548 549 550
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
551
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
552 553
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
554
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
555 556 557 558 559
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
560
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
561 562
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
563
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
564 565 566 567 568 569
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
570
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
571
			reg = <0x4803e000 0x80>;
572
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
573
			ti,hwmods = "timer9";
574
			ti,timer-pwm;
J
Jon Hunter 已提交
575 576 577
		};

		timer10: timer@48086000 {
578
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
579
			reg = <0x48086000 0x80>;
580
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
581
			ti,hwmods = "timer10";
582
			ti,timer-pwm;
J
Jon Hunter 已提交
583 584 585
		};

		timer11: timer@48088000 {
586
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
587
			reg = <0x48088000 0x80>;
588
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
589 590 591
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
592

593 594 595
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
596
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
597 598 599
			ti,hwmods = "wd_timer2";
		};

600 601 602 603 604
		emif1: emif@0x4c000000 {
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
605
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
606 607 608 609 610 611 612 613 614 615
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@0x4d000000 {
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
616
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
617 618 619 620
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
621 622 623 624 625 626 627 628

		omap_control_usb: omap-control-usb@4a002300 {
			compatible = "ti,omap-control-usb";
			reg = <0x4a002300 0x4>,
			      <0x4a002370 0x4>;
			reg-names = "control_dev_conf", "phy_power_usb";
			ti,type = <2>;
		};
629

630 631 632 633
		omap_dwc3@4a020000 {
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
			reg = <0x4a020000 0x1000>;
634
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
635 636 637 638 639 640 641
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
				compatible = "synopsys,dwc3";
				reg = <0x4a030000 0x1000>;
642
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
643 644 645 646 647
				usb-phy = <&usb2_phy>, <&usb3_phy>;
				tx-fifo-resize;
			};
		};

648 649 650 651 652 653
		ocp2scp {
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp1";
654 655 656 657 658 659 660 661 662 663 664 665 666 667
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
				ctrl-module = <&omap_control_usb>;
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
				ctrl-module = <&omap_control_usb>;
			};
668
		};
669 670
	};
};