radeon_kms.c 28.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <drm/drmP.h>
29
#include "radeon.h"
30
#include <drm/radeon_drm.h>
31
#include "radeon_asic.h"
32

33
#include <linux/vga_switcheroo.h>
34
#include <linux/slab.h>
35
#include <linux/pm_runtime.h>
36

37 38
#include "radeon_kfd.h"

39
#if defined(CONFIG_VGA_SWITCHEROO)
40
bool radeon_has_atpx(void);
41
#else
42
static inline bool radeon_has_atpx(void) { return false; }
43 44
#endif

A
Alex Deucher 已提交
45 46 47 48 49 50 51 52 53 54 55
/**
 * radeon_driver_unload_kms - Main unload function for KMS.
 *
 * @dev: drm dev pointer
 *
 * This is the main unload function for KMS (all asics).
 * It calls radeon_modeset_fini() to tear down the
 * displays, and radeon_device_fini() to tear down
 * the rest of the device (CP, writeback, etc.).
 * Returns 0 on success.
 */
56
void radeon_driver_unload_kms(struct drm_device *dev)
57 58 59 60
{
	struct radeon_device *rdev = dev->dev_private;

	if (rdev == NULL)
61
		return;
62

63 64
	if (rdev->rmmio == NULL)
		goto done_free;
65

66 67
	if (radeon_is_px(dev)) {
		pm_runtime_get_sync(dev->dev);
68
		pm_runtime_forbid(dev->dev);
69
	}
70

71 72
	radeon_kfd_device_fini(rdev);

73
	radeon_acpi_fini(rdev);
74
	
75 76
	radeon_modeset_fini(rdev);
	radeon_device_fini(rdev);
77 78

done_free:
79 80 81
	kfree(rdev);
	dev->dev_private = NULL;
}
82

A
Alex Deucher 已提交
83 84 85 86 87 88 89 90 91 92 93 94 95
/**
 * radeon_driver_load_kms - Main load function for KMS.
 *
 * @dev: drm dev pointer
 * @flags: device flags
 *
 * This is the main load function for KMS (all asics).
 * It calls radeon_device_init() to set up the non-display
 * parts of the chip (asic init, CP, writeback, etc.), and
 * radeon_modeset_init() to set up the display parts
 * (crtcs, encoders, hotplug detect, etc.).
 * Returns 0 on success, error on failure.
 */
96 97 98
int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
{
	struct radeon_device *rdev;
99
	int r, acpi_status;
100 101 102 103 104 105 106 107

	rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
	if (rdev == NULL) {
		return -ENOMEM;
	}
	dev->dev_private = (void *)rdev;

	/* update BUS flag */
108
	if (pci_find_capability(dev->pdev, PCI_CAP_ID_AGP)) {
109
		flags |= RADEON_IS_AGP;
J
Jon Mason 已提交
110
	} else if (pci_is_pcie(dev->pdev)) {
111 112 113 114 115
		flags |= RADEON_IS_PCIE;
	} else {
		flags |= RADEON_IS_PCI;
	}

116 117 118
	if ((radeon_runtime_pm != 0) &&
	    radeon_has_atpx() &&
	    ((flags & RADEON_IS_IGP) == 0))
119 120
		flags |= RADEON_IS_PX;

121 122 123 124 125 126
	/* radeon_device_init should report only fatal error
	 * like memory allocation failure or iomapping failure,
	 * or memory manager initialization failure, it must
	 * properly initialize the GPU MC controller and permit
	 * VRAM allocation
	 */
127 128
	r = radeon_device_init(rdev, dev, dev->pdev, flags);
	if (r) {
129 130
		dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
		goto out;
131
	}
132

133 134 135 136 137
	/* Again modeset_init should fail only on fatal error
	 * otherwise it should provide enough functionalities
	 * for shadowfb to run
	 */
	r = radeon_modeset_init(rdev);
138 139
	if (r)
		dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
140 141 142 143 144 145 146 147 148 149 150

	/* Call ACPI methods: require modeset init
	 * but failure is not fatal
	 */
	if (!r) {
		acpi_status = radeon_acpi_init(rdev);
		if (acpi_status)
		dev_dbg(&dev->pdev->dev,
				"Error during ACPI methods call\n");
	}

151 152 153
	radeon_kfd_device_probe(rdev);
	radeon_kfd_device_init(rdev);

154
	if (radeon_is_px(dev)) {
155 156 157 158 159 160 161 162
		pm_runtime_use_autosuspend(dev->dev);
		pm_runtime_set_autosuspend_delay(dev->dev, 5000);
		pm_runtime_set_active(dev->dev);
		pm_runtime_allow(dev->dev);
		pm_runtime_mark_last_busy(dev->dev);
		pm_runtime_put_autosuspend(dev->dev);
	}

163 164 165
out:
	if (r)
		radeon_driver_unload_kms(dev);
166 167


168
	return r;
169 170
}

A
Alex Deucher 已提交
171 172 173 174 175 176 177 178 179 180
/**
 * radeon_set_filp_rights - Set filp right.
 *
 * @dev: drm dev pointer
 * @owner: drm file
 * @applier: drm file
 * @value: value
 *
 * Sets the filp rights for the device (all asics).
 */
181 182 183 184 185
static void radeon_set_filp_rights(struct drm_device *dev,
				   struct drm_file **owner,
				   struct drm_file *applier,
				   uint32_t *value)
{
186 187 188
	struct radeon_device *rdev = dev->dev_private;

	mutex_lock(&rdev->gem.mutex);
189 190 191 192 193 194 195 196 197 198
	if (*value == 1) {
		/* wants rights */
		if (!*owner)
			*owner = applier;
	} else if (*value == 0) {
		/* revokes rights */
		if (*owner == applier)
			*owner = NULL;
	}
	*value = *owner == applier ? 1 : 0;
199
	mutex_unlock(&rdev->gem.mutex);
200
}
201 202

/*
203
 * Userspace get information ioctl
204
 */
A
Alex Deucher 已提交
205 206 207 208 209 210 211 212 213 214 215 216
/**
 * radeon_info_ioctl - answer a device specific request.
 *
 * @rdev: radeon device pointer
 * @data: request object
 * @filp: drm filp
 *
 * This function is used to pass device specific parameters to the userspace
 * drivers.  Examples include: pci device id, pipeline parms, tiling params,
 * etc. (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
217
static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
218 219
{
	struct radeon_device *rdev = dev->dev_private;
220
	struct drm_radeon_info *info = data;
221
	struct radeon_mode_info *minfo = &rdev->mode_info;
222 223
	uint32_t *value, value_tmp, *value_ptr, value_size;
	uint64_t value64;
224 225
	struct drm_crtc *crtc;
	int i, found;
226 227

	value_ptr = (uint32_t *)((unsigned long)info->value);
228 229
	value = &value_tmp;
	value_size = sizeof(uint32_t);
230

231 232
	switch (info->request) {
	case RADEON_INFO_DEVICE_ID:
233
		*value = dev->pdev->device;
234 235
		break;
	case RADEON_INFO_NUM_GB_PIPES:
236
		*value = rdev->num_gb_pipes;
237
		break;
238
	case RADEON_INFO_NUM_Z_PIPES:
239
		*value = rdev->num_z_pipes;
240
		break;
241
	case RADEON_INFO_ACCEL_WORKING:
242 243
		/* xf86-video-ati 6.13.0 relies on this being false for evergreen */
		if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
244
			*value = false;
245
		else
246
			*value = rdev->accel_working;
247
		break;
248
	case RADEON_INFO_CRTC_FROM_ID:
D
Daniel Vetter 已提交
249
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
250 251 252
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
253 254
		for (i = 0, found = 0; i < rdev->num_crtc; i++) {
			crtc = (struct drm_crtc *)minfo->crtcs[i];
255
			if (crtc && crtc->base.id == *value) {
256
				struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
257
				*value = radeon_crtc->crtc_id;
258 259 260 261 262
				found = 1;
				break;
			}
		}
		if (!found) {
263
			DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
264 265 266
			return -EINVAL;
		}
		break;
267
	case RADEON_INFO_ACCEL_WORKING2:
268
		if (rdev->family == CHIP_HAWAII) {
269 270 271 272 273 274
			if (rdev->accel_working) {
				if (rdev->new_fw)
					*value = 3;
				else
					*value = 2;
			} else {
275
				*value = 0;
276
			}
277 278 279
		} else {
			*value = rdev->accel_working;
		}
280
		break;
281
	case RADEON_INFO_TILING_CONFIG:
282 283 284
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.tile_config;
		else if (rdev->family >= CHIP_TAHITI)
285
			*value = rdev->config.si.tile_config;
286
		else if (rdev->family >= CHIP_CAYMAN)
287
			*value = rdev->config.cayman.tile_config;
288
		else if (rdev->family >= CHIP_CEDAR)
289
			*value = rdev->config.evergreen.tile_config;
290
		else if (rdev->family >= CHIP_RV770)
291
			*value = rdev->config.rv770.tile_config;
292
		else if (rdev->family >= CHIP_R600)
293
			*value = rdev->config.r600.tile_config;
294
		else {
295
			DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
296 297
			return -EINVAL;
		}
298
		break;
299
	case RADEON_INFO_WANT_HYPERZ:
300 301 302 303 304 305
		/* The "value" here is both an input and output parameter.
		 * If the input value is 1, filp requests hyper-z access.
		 * If the input value is 0, filp revokes its hyper-z access.
		 *
		 * When returning, the value is 1 if filp owns hyper-z access,
		 * 0 otherwise. */
D
Daniel Vetter 已提交
306
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
307 308 309 310 311
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
312 313
			return -EINVAL;
		}
314
		radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
315 316 317
		break;
	case RADEON_INFO_WANT_CMASK:
		/* The same logic as Hyper-Z. */
D
Daniel Vetter 已提交
318
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
319 320 321 322 323
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
324
			return -EINVAL;
325
		}
326
		radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
327
		break;
328 329
	case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
		/* return clock value in KHz */
330
		if (rdev->asic->get_xclk)
331
			*value = radeon_get_xclk(rdev) * 10;
332
		else
333
			*value = rdev->clock.spll.reference_freq * 10;
334
		break;
335
	case RADEON_INFO_NUM_BACKENDS:
336 337 338 339
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_backends_per_se *
				rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
340
			*value = rdev->config.si.max_backends_per_se *
341 342
				rdev->config.si.max_shader_engines;
		else if (rdev->family >= CHIP_CAYMAN)
343
			*value = rdev->config.cayman.max_backends_per_se *
344 345
				rdev->config.cayman.max_shader_engines;
		else if (rdev->family >= CHIP_CEDAR)
346
			*value = rdev->config.evergreen.max_backends;
347
		else if (rdev->family >= CHIP_RV770)
348
			*value = rdev->config.rv770.max_backends;
349
		else if (rdev->family >= CHIP_R600)
350
			*value = rdev->config.r600.max_backends;
351 352 353 354
		else {
			return -EINVAL;
		}
		break;
355
	case RADEON_INFO_NUM_TILE_PIPES:
356 357 358
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_tile_pipes;
		else if (rdev->family >= CHIP_TAHITI)
359
			*value = rdev->config.si.max_tile_pipes;
360
		else if (rdev->family >= CHIP_CAYMAN)
361
			*value = rdev->config.cayman.max_tile_pipes;
362
		else if (rdev->family >= CHIP_CEDAR)
363
			*value = rdev->config.evergreen.max_tile_pipes;
364
		else if (rdev->family >= CHIP_RV770)
365
			*value = rdev->config.rv770.max_tile_pipes;
366
		else if (rdev->family >= CHIP_R600)
367
			*value = rdev->config.r600.max_tile_pipes;
368 369 370 371
		else {
			return -EINVAL;
		}
		break;
372
	case RADEON_INFO_FUSION_GART_WORKING:
373
		*value = 1;
374
		break;
375
	case RADEON_INFO_BACKEND_MAP:
376
		if (rdev->family >= CHIP_BONAIRE)
377
			*value = rdev->config.cik.backend_map;
378
		else if (rdev->family >= CHIP_TAHITI)
379
			*value = rdev->config.si.backend_map;
380
		else if (rdev->family >= CHIP_CAYMAN)
381
			*value = rdev->config.cayman.backend_map;
382
		else if (rdev->family >= CHIP_CEDAR)
383
			*value = rdev->config.evergreen.backend_map;
384
		else if (rdev->family >= CHIP_RV770)
385
			*value = rdev->config.rv770.backend_map;
386
		else if (rdev->family >= CHIP_R600)
387
			*value = rdev->config.r600.backend_map;
388 389 390 391
		else {
			return -EINVAL;
		}
		break;
392 393 394 395
	case RADEON_INFO_VA_START:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
396
		*value = RADEON_VA_RESERVED_SIZE;
397 398 399 400 401
		break;
	case RADEON_INFO_IB_VM_MAX_SIZE:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
402
		*value = RADEON_IB_VM_MAX_SIZE;
403
		break;
404
	case RADEON_INFO_MAX_PIPES:
405 406 407
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_cu_per_sh;
		else if (rdev->family >= CHIP_TAHITI)
408
			*value = rdev->config.si.max_cu_per_sh;
409
		else if (rdev->family >= CHIP_CAYMAN)
410
			*value = rdev->config.cayman.max_pipes_per_simd;
411
		else if (rdev->family >= CHIP_CEDAR)
412
			*value = rdev->config.evergreen.max_pipes;
413
		else if (rdev->family >= CHIP_RV770)
414
			*value = rdev->config.rv770.max_pipes;
415
		else if (rdev->family >= CHIP_R600)
416
			*value = rdev->config.r600.max_pipes;
417 418 419 420
		else {
			return -EINVAL;
		}
		break;
421 422 423 424 425 426 427 428 429
	case RADEON_INFO_TIMESTAMP:
		if (rdev->family < CHIP_R600) {
			DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
			return -EINVAL;
		}
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = radeon_get_gpu_clock_counter(rdev);
		break;
430
	case RADEON_INFO_MAX_SE:
431 432 433
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
434
			*value = rdev->config.si.max_shader_engines;
435
		else if (rdev->family >= CHIP_CAYMAN)
436
			*value = rdev->config.cayman.max_shader_engines;
437
		else if (rdev->family >= CHIP_CEDAR)
438
			*value = rdev->config.evergreen.num_ses;
439
		else
440
			*value = 1;
441 442
		break;
	case RADEON_INFO_MAX_SH_PER_SE:
443 444 445
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_sh_per_se;
		else if (rdev->family >= CHIP_TAHITI)
446
			*value = rdev->config.si.max_sh_per_se;
447 448 449
		else
			return -EINVAL;
		break;
450
	case RADEON_INFO_FASTFB_WORKING:
451
		*value = rdev->fastfb_working;
452
		break;
453
	case RADEON_INFO_RING_WORKING:
D
Daniel Vetter 已提交
454
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
455 456 457 458
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		switch (*value) {
459 460
		case RADEON_CS_RING_GFX:
		case RADEON_CS_RING_COMPUTE:
461
			*value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
462 463
			break;
		case RADEON_CS_RING_DMA:
464 465
			*value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
			*value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
466 467
			break;
		case RADEON_CS_RING_UVD:
468
			*value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
469
			break;
470 471 472
		case RADEON_CS_RING_VCE:
			*value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
			break;
473 474 475 476
		default:
			return -EINVAL;
		}
		break;
477
	case RADEON_INFO_SI_TILE_MODE_ARRAY:
478
		if (rdev->family >= CHIP_BONAIRE) {
479 480 481 482 483 484 485
			value = rdev->config.cik.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else if (rdev->family >= CHIP_TAHITI) {
			value = rdev->config.si.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else {
			DRM_DEBUG_KMS("tile mode array is si+ only!\n");
486 487
			return -EINVAL;
		}
488
		break;
489 490 491 492 493 494 495 496 497
	case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
		if (rdev->family >= CHIP_BONAIRE) {
			value = rdev->config.cik.macrotile_mode_array;
			value_size = sizeof(uint32_t)*16;
		} else {
			DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
			return -EINVAL;
		}
		break;
498 499 500
	case RADEON_INFO_SI_CP_DMA_COMPUTE:
		*value = 1;
		break;
501 502 503 504 505 506 507 508 509
	case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
		if (rdev->family >= CHIP_BONAIRE) {
			*value = rdev->config.cik.backend_enable_mask;
		} else if (rdev->family >= CHIP_TAHITI) {
			*value = rdev->config.si.backend_enable_mask;
		} else {
			DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
		}
		break;
510 511 512 513 514 515 516
	case RADEON_INFO_MAX_SCLK:
		if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
		    rdev->pm.dpm_enabled)
			*value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
		else
			*value = rdev->pm.default_sclk * 10;
		break;
517 518 519 520 521 522
	case RADEON_INFO_VCE_FW_VERSION:
		*value = rdev->vce.fw_version;
		break;
	case RADEON_INFO_VCE_FB_VERSION:
		*value = rdev->vce.fb_version;
		break;
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
	case RADEON_INFO_NUM_BYTES_MOVED:
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = atomic64_read(&rdev->num_bytes_moved);
		break;
	case RADEON_INFO_VRAM_USAGE:
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = atomic64_read(&rdev->vram_usage);
		break;
	case RADEON_INFO_GTT_USAGE:
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = atomic64_read(&rdev->gtt_usage);
		break;
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
	case RADEON_INFO_ACTIVE_CU_COUNT:
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.active_cus;
		else if (rdev->family >= CHIP_TAHITI)
			*value = rdev->config.si.active_cus;
		else if (rdev->family >= CHIP_CAYMAN)
			*value = rdev->config.cayman.active_simds;
		else if (rdev->family >= CHIP_CEDAR)
			*value = rdev->config.evergreen.active_simds;
		else if (rdev->family >= CHIP_RV770)
			*value = rdev->config.rv770.active_simds;
		else if (rdev->family >= CHIP_R600)
			*value = rdev->config.r600.active_simds;
		else
			*value = 1;
		break;
554 555 556 557 558 559 560
	case RADEON_INFO_CURRENT_GPU_TEMP:
		/* get temperature in millidegrees C */
		if (rdev->asic->pm.get_temperature)
			*value = radeon_get_temperature(rdev);
		else
			*value = 0;
		break;
561 562 563 564 565 566 567 568 569 570 571 572 573 574
	case RADEON_INFO_CURRENT_GPU_SCLK:
		/* get sclk in Mhz */
		if (rdev->pm.dpm_enabled)
			*value = radeon_dpm_get_current_sclk(rdev) / 100;
		else
			*value = rdev->pm.current_sclk / 100;
		break;
	case RADEON_INFO_CURRENT_GPU_MCLK:
		/* get mclk in Mhz */
		if (rdev->pm.dpm_enabled)
			*value = radeon_dpm_get_current_mclk(rdev) / 100;
		else
			*value = rdev->pm.current_mclk / 100;
		break;
575 576 577 578 579 580 581 582
	case RADEON_INFO_READ_REG:
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (radeon_get_allowed_info_register(rdev, *value, value))
			return -EINVAL;
		break;
583 584 585
	case RADEON_INFO_VA_UNMAP_WORKING:
		*value = true;
		break;
586 587 588
	case RADEON_INFO_GPU_RESET_COUNTER:
		*value = atomic_read(&rdev->gpu_reset_counter);
		break;
589
	default:
590
		DRM_DEBUG_KMS("Invalid request %d\n", info->request);
591 592
		return -EINVAL;
	}
D
Daniel Vetter 已提交
593
	if (copy_to_user(value_ptr, (char*)value, value_size)) {
594
		DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
595 596 597 598 599 600 601 602 603
		return -EFAULT;
	}
	return 0;
}


/*
 * Outdated mess for old drm with Xorg being in charge (void function now).
 */
A
Alex Deucher 已提交
604
/**
605
 * radeon_driver_lastclose_kms - drm callback for last close
A
Alex Deucher 已提交
606 607 608
 *
 * @dev: drm dev pointer
 *
609
 * Switch vga_switcheroo state after last close (all asics).
A
Alex Deucher 已提交
610
 */
611 612
void radeon_driver_lastclose_kms(struct drm_device *dev)
{
613 614 615
	struct radeon_device *rdev = dev->dev_private;

	radeon_fbdev_restore_mode(rdev);
616
	vga_switcheroo_process_delayed_switch();
617 618
}

A
Alex Deucher 已提交
619 620 621 622 623 624 625 626 627
/**
 * radeon_driver_open_kms - drm callback for open
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device open, init vm on cayman+ (all asics).
 * Returns 0 on success, error on failure.
 */
628 629
int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
{
630
	struct radeon_device *rdev = dev->dev_private;
631
	int r;
632 633 634

	file_priv->driver_priv = NULL;

635 636 637 638
	r = pm_runtime_get_sync(dev->dev);
	if (r < 0)
		return r;

639 640 641
	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN) {
		struct radeon_fpriv *fpriv;
642
		struct radeon_vm *vm;
643 644 645

		fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
		if (unlikely(!fpriv)) {
646 647
			r = -ENOMEM;
			goto out_suspend;
648 649
		}

650
		if (rdev->accel_working) {
651 652 653 654
			vm = &fpriv->vm;
			r = radeon_vm_init(rdev, vm);
			if (r) {
				kfree(fpriv);
655
				goto out_suspend;
656 657
			}

658 659
			r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
			if (r) {
660
				radeon_vm_fini(rdev, vm);
661
				kfree(fpriv);
662
				goto out_suspend;
663
			}
664

665 666
			/* map the ib pool buffer read only into
			 * virtual address space */
667 668 669 670
			vm->ib_bo_va = radeon_vm_bo_add(rdev, vm,
							rdev->ring_tmp_bo.bo);
			r = radeon_vm_bo_set_addr(rdev, vm->ib_bo_va,
						  RADEON_VA_IB_OFFSET,
671 672 673
						  RADEON_VM_PAGE_READABLE |
						  RADEON_VM_PAGE_SNOOPED);
			if (r) {
674
				radeon_vm_fini(rdev, vm);
675
				kfree(fpriv);
676
				goto out_suspend;
677
			}
678 679 680
		}
		file_priv->driver_priv = fpriv;
	}
681

682
out_suspend:
683 684
	pm_runtime_mark_last_busy(dev->dev);
	pm_runtime_put_autosuspend(dev->dev);
685
	return r;
686 687
}

A
Alex Deucher 已提交
688 689 690 691 692 693 694 695
/**
 * radeon_driver_postclose_kms - drm callback for post close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device post close, tear down vm on cayman+ (all asics).
 */
696 697 698
void radeon_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv)
{
699 700 701 702 703
	struct radeon_device *rdev = dev->dev_private;

	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
		struct radeon_fpriv *fpriv = file_priv->driver_priv;
704
		struct radeon_vm *vm = &fpriv->vm;
705 706
		int r;

707 708 709
		if (rdev->accel_working) {
			r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
			if (!r) {
710 711
				if (vm->ib_bo_va)
					radeon_vm_bo_rmv(rdev, vm->ib_bo_va);
712 713
				radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
			}
714
			radeon_vm_fini(rdev, vm);
715
		}
716 717 718 719

		kfree(fpriv);
		file_priv->driver_priv = NULL;
	}
720 721
	pm_runtime_mark_last_busy(dev->dev);
	pm_runtime_put_autosuspend(dev->dev);
722 723
}

A
Alex Deucher 已提交
724 725 726 727 728 729 730 731 732
/**
 * radeon_driver_preclose_kms - drm callback for pre close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
 * (all asics).
 */
733 734 735
void radeon_driver_preclose_kms(struct drm_device *dev,
				struct drm_file *file_priv)
{
736
	struct radeon_device *rdev = dev->dev_private;
737

738 739
	pm_runtime_get_sync(dev->dev);

740
	mutex_lock(&rdev->gem.mutex);
741 742
	if (rdev->hyperz_filp == file_priv)
		rdev->hyperz_filp = NULL;
743 744
	if (rdev->cmask_filp == file_priv)
		rdev->cmask_filp = NULL;
745 746
	mutex_unlock(&rdev->gem.mutex);

C
Christian König 已提交
747
	radeon_uvd_free_handles(rdev, file_priv);
748
	radeon_vce_free_handles(rdev, file_priv);
749 750 751 752 753
}

/*
 * VBlank related functions.
 */
A
Alex Deucher 已提交
754 755 756 757
/**
 * radeon_get_vblank_counter_kms - get frame count
 *
 * @dev: drm dev pointer
758
 * @pipe: crtc to get the frame count from
A
Alex Deucher 已提交
759 760 761 762
 *
 * Gets the frame count on the requested crtc (all asics).
 * Returns frame count on success, -EINVAL on failure.
 */
763
u32 radeon_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
764
{
765 766
	int vpos, hpos, stat;
	u32 count;
767 768
	struct radeon_device *rdev = dev->dev_private;

769
	if (pipe >= rdev->num_crtc) {
770
		DRM_ERROR("Invalid crtc %u\n", pipe);
771 772 773
		return -EINVAL;
	}

774 775 776 777 778 779 780 781
	/* The hw increments its frame counter at start of vsync, not at start
	 * of vblank, as is required by DRM core vblank counter handling.
	 * Cook the hw count here to make it appear to the caller as if it
	 * incremented at start of vblank. We measure distance to start of
	 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
	 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
	 * result by 1 to give the proper appearance to caller.
	 */
782
	if (rdev->mode_info.crtcs[pipe]) {
783 784 785 786
		/* Repeat readout if needed to provide stable result if
		 * we cross start of vsync during the queries.
		 */
		do {
787
			count = radeon_get_vblank_counter(rdev, pipe);
788 789 790 791 792
			/* Ask radeon_get_crtc_scanoutpos to return vpos as
			 * distance to start of vblank, instead of regular
			 * vertical scanout pos.
			 */
			stat = radeon_get_crtc_scanoutpos(
793
				dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
794
				&vpos, &hpos, NULL, NULL,
795 796
				&rdev->mode_info.crtcs[pipe]->base.hwmode);
		} while (count != radeon_get_vblank_counter(rdev, pipe));
797 798 799 800 801 802

		if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
		    (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
			DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
		}
		else {
803 804
			DRM_DEBUG_VBL("crtc %u: dist from vblank start %d\n",
				      pipe, vpos);
805 806 807 808 809 810 811 812 813 814 815

			/* Bump counter if we are at >= leading edge of vblank,
			 * but before vsync where vpos would turn negative and
			 * the hw counter really increments.
			 */
			if (vpos >= 0)
				count++;
		}
	}
	else {
	    /* Fallback to use value as is. */
816
	    count = radeon_get_vblank_counter(rdev, pipe);
817 818 819 820
	    DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
	}

	return count;
821 822
}

A
Alex Deucher 已提交
823 824 825 826 827 828 829 830 831
/**
 * radeon_enable_vblank_kms - enable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to enable vblank interrupt for
 *
 * Enable the interrupt on the requested crtc (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
832 833
int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
{
834
	struct radeon_device *rdev = dev->dev_private;
835 836
	unsigned long irqflags;
	int r;
837

838
	if (crtc < 0 || crtc >= rdev->num_crtc) {
839 840 841 842
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

843
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
844
	rdev->irq.crtc_vblank_int[crtc] = true;
845 846 847
	r = radeon_irq_set(rdev);
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
	return r;
848 849
}

A
Alex Deucher 已提交
850 851 852 853 854 855 856 857
/**
 * radeon_disable_vblank_kms - disable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to disable vblank interrupt for
 *
 * Disable the interrupt on the requested crtc (all asics).
 */
858 859
void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
{
860
	struct radeon_device *rdev = dev->dev_private;
861
	unsigned long irqflags;
862

863
	if (crtc < 0 || crtc >= rdev->num_crtc) {
864 865 866 867
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return;
	}

868
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
869 870
	rdev->irq.crtc_vblank_int[crtc] = false;
	radeon_irq_set(rdev);
871
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
872 873
}

A
Alex Deucher 已提交
874 875 876 877 878 879 880 881 882 883 884 885 886
/**
 * radeon_get_vblank_timestamp_kms - get vblank timestamp
 *
 * @dev: drm dev pointer
 * @crtc: crtc to get the timestamp for
 * @max_error: max error
 * @vblank_time: time value
 * @flags: flags passed to the driver
 *
 * Gets the timestamp on the requested crtc based on the
 * scanout position.  (all asics).
 * Returns postive status flags on success, negative error on failure.
 */
887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
				    int *max_error,
				    struct timeval *vblank_time,
				    unsigned flags)
{
	struct drm_crtc *drmcrtc;
	struct radeon_device *rdev = dev->dev_private;

	if (crtc < 0 || crtc >= dev->num_crtcs) {
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

	/* Get associated drm_crtc: */
	drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
902 903
	if (!drmcrtc)
		return -EINVAL;
904 905 906 907

	/* Helper routine in DRM core does all the work: */
	return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
						     vblank_time, flags,
908
						     &drmcrtc->hwmode);
909
}
910

R
Rob Clark 已提交
911
const struct drm_ioctl_desc radeon_ioctls_kms[] = {
912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
	DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_START, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_RESET, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SWAP, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CLEAR, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDICES, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FLIP, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_ALLOC, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FREE, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, drm_invalid_op, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, drm_invalid_op, DRM_AUTH),
939
	/* KMS */
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
	DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_USERPTR, radeon_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
955
};
956
int radeon_max_kms_ioctl = ARRAY_SIZE(radeon_ioctls_kms);