nv50_display.c 68.9 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_plane_helper.h>
30
#include <drm/drm_dp_helper.h>
31

32 33
#include <nvif/class.h>

34 35 36
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
37 38 39
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
40
#include "nouveau_fence.h"
41
#include "nv50_display.h"
42

43 44
#define EVO_DMA_NR 9

45
#define EVO_MASTER  (0x00)
46
#define EVO_FLIP(c) (0x01 + (c))
47 48
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
49 50
#define EVO_CURS(c) (0x0d + (c))

51 52
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
53 54 55
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
56

57 58 59 60
/******************************************************************************
 * EVO channel
 *****************************************************************************/

61
struct nv50_chan {
62
	struct nvif_object user;
63 64 65
};

static int
66
nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
67
		 void *data, u32 size, struct nv50_chan *chan)
68
{
69 70 71 72 73 74 75 76 77
	const u32 handle = (oclass[0] << 16) | head;
	u32 sclass[8];
	int ret, i;

	ret = nvif_object_sclass(disp, sclass, ARRAY_SIZE(sclass));
	WARN_ON(ret > ARRAY_SIZE(sclass));
	if (ret < 0)
		return ret;

78
	while (oclass[0]) {
79 80 81 82 83 84 85 86 87
		for (i = 0; i < ARRAY_SIZE(sclass); i++) {
			if (sclass[i] == oclass[0]) {
				ret = nvif_object_init(disp, NULL, handle,
						       oclass[0], data, size,
						       &chan->user);
				if (ret == 0)
					nvif_object_map(&chan->user);
				return ret;
			}
88
		}
89
		oclass++;
90
	}
91

92
	return -ENOSYS;
93 94 95
}

static void
96
nv50_chan_destroy(struct nv50_chan *chan)
97
{
98
	nvif_object_fini(&chan->user);
99 100 101 102 103 104
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

105 106
struct nv50_pioc {
	struct nv50_chan base;
107 108 109
};

static void
110
nv50_pioc_destroy(struct nv50_pioc *pioc)
111
{
112
	nv50_chan_destroy(&pioc->base);
113 114 115
}

static int
116
nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
117
		 void *data, u32 size, struct nv50_pioc *pioc)
118
{
119 120 121 122 123 124 125 126 127 128 129 130 131 132
	return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
{
133
	struct nv50_disp_cursor_v0 args = {
134 135 136
		.head = head,
	};
	static const u32 oclass[] = {
137 138 139 140 141
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &curs->base);
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
{
160
	struct nv50_disp_cursor_v0 args = {
161 162 163
		.head = head,
	};
	static const u32 oclass[] = {
164 165 166 167 168
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
169 170 171 172 173
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &oimm->base);
174 175 176 177 178 179
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

180 181
struct nv50_dmac {
	struct nv50_chan base;
182 183
	dma_addr_t handle;
	u32 *ptr;
184

185 186 187
	struct nvif_object sync;
	struct nvif_object vram;

188 189 190 191
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
192 193 194
};

static void
195
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
196
{
197 198 199 200 201
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

202
	if (dmac->ptr) {
203
		struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
204 205 206 207
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

208
static int
209
nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
210
		 void *data, u32 size, u64 syncbuf,
211
		 struct nv50_dmac *dmac)
212
{
213
	struct nvif_device *device = nvif_device(disp);
214
	struct nv50_disp_core_channel_dma_v0 *args = data;
215
	struct nvif_object pushbuf;
216 217
	int ret;

218 219
	mutex_init(&dmac->lock);

220
	dmac->ptr = pci_alloc_consistent(nvkm_device(device)->pdev,
221
					 PAGE_SIZE, &dmac->handle);
222 223 224
	if (!dmac->ptr)
		return -ENOMEM;

225
	ret = nvif_object_init(nvif_object(device), NULL,
226
			       args->pushbuf, NV_DMA_FROM_MEMORY,
227 228 229
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
230 231
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
232
			       }, sizeof(struct nv_dma_v0), &pushbuf);
233
	if (ret)
234
		return ret;
235

236
	ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
237
	nvif_object_fini(&pushbuf);
238 239 240
	if (ret)
		return ret;

241
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
242 243 244 245
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
246 247
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
248
			       }, sizeof(struct nv_dma_v0),
249
			       &dmac->sync);
250 251 252
	if (ret)
		return ret;

253
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
254 255 256 257
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
258
					.start = 0,
259
					.limit = device->info.ram_user - 1,
260
			       }, sizeof(struct nv_dma_v0),
261
			       &dmac->vram);
262
	if (ret)
263 264
		return ret;

265 266 267
	return ret;
}

268 269 270 271
/******************************************************************************
 * Core
 *****************************************************************************/

272 273
struct nv50_mast {
	struct nv50_dmac base;
274 275
};

276 277 278
static int
nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
{
279 280
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
281 282
	};
	static const u32 oclass[] = {
B
Ben Skeggs 已提交
283
		GM204_DISP_CORE_CHANNEL_DMA,
284 285 286 287 288 289 290 291 292
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
293 294 295 296 297 298 299 300 301 302
		0
	};

	return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
			       &core->base);
}

/******************************************************************************
 * Base
 *****************************************************************************/
303

304 305
struct nv50_sync {
	struct nv50_dmac base;
306 307
	u32 addr;
	u32 data;
308 309
};

310 311 312 313
static int
nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_sync *base)
{
314 315
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
316 317 318
		.head = head,
	};
	static const u32 oclass[] = {
319 320 321 322 323 324 325
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
326 327 328 329 330 331 332 333 334 335 336
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

337 338
struct nv50_ovly {
	struct nv50_dmac base;
339
};
340

341 342 343 344
static int
nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_ovly *ovly)
{
345 346
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
347 348 349
		.head = head,
	};
	static const u32 oclass[] = {
350 351 352 353 354 355
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
356 357 358 359 360 361
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &ovly->base);
}
362

363
struct nv50_head {
364
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
365
	struct nouveau_bo *image;
366 367 368 369
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
370 371
};

372 373 374 375 376 377
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
378 379 380 381 382 383 384
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
385

386
struct nv50_disp {
387
	struct nvif_object *disp;
388
	struct nv50_mast mast;
389

390
	struct list_head fbdma;
391 392

	struct nouveau_bo *sync;
393 394
};

395 396
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
397
{
398
	return nouveau_display(dev)->priv;
399 400
}

401
#define nv50_mast(d) (&nv50_disp(d)->mast)
402

403
static struct drm_crtc *
404
nv50_display_crtc_get(struct drm_encoder *encoder)
405 406 407 408 409 410 411
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
412
static u32 *
413
evo_wait(void *evoc, int nr)
414
{
415
	struct nv50_dmac *dmac = evoc;
416
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
417

418
	mutex_lock(&dmac->lock);
419
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
420
		dmac->ptr[put] = 0x20000000;
421

422 423
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
		if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
424
			mutex_unlock(&dmac->lock);
425
			nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
426 427 428 429 430 431
			return NULL;
		}

		put = 0;
	}

432
	return dmac->ptr + put;
433 434 435
}

static void
436
evo_kick(u32 *push, void *evoc)
437
{
438
	struct nv50_dmac *dmac = evoc;
439
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
440
	mutex_unlock(&dmac->lock);
441 442
}

443
#if 1
444 445
#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)
446 447 448 449 450 451 452 453 454 455 456 457
#else
#define evo_mthd(p,m,s) do {                                                   \
	const u32 _m = (m), _s = (s);                                          \
	printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__);                     \
	*((p)++) = ((_s << 18) | _m);                                          \
} while(0)
#define evo_data(p,d) do {                                                     \
	const u32 _d = (d);                                                    \
	printk(KERN_ERR "\t%08x\n", _d);                                       \
	*((p)++) = _d;                                                         \
} while(0)
#endif
458

459 460 461
static bool
evo_sync_wait(void *data)
{
462 463 464 465
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
466 467 468
}

static int
469
evo_sync(struct drm_device *dev)
470
{
471
	struct nvif_device *device = &nouveau_drm(dev)->device;
472 473
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
474
	u32 *push = evo_wait(mast, 8);
475
	if (push) {
476
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
477
		evo_mthd(push, 0x0084, 1);
478
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
479 480 481
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
482
		evo_kick(push, mast);
483
		if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
484 485 486 487 488 489 490
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
491
 * Page flipping channel
492 493
 *****************************************************************************/
struct nouveau_bo *
494
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
495
{
496
	return nv50_disp(dev)->sync;
497 498
}

499 500 501 502 503 504 505 506 507 508
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
509
					      flip->chan->data)
510 511 512 513 514
		return true;
	usleep_range(1, 2);
	return false;
}

515
void
516
nv50_display_flip_stop(struct drm_crtc *crtc)
517
{
518
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
519 520 521 522
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
523 524
	u32 *push;

525
	push = evo_wait(flip.chan, 8);
526 527 528 529 530 531 532 533 534
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
535
		evo_kick(push, flip.chan);
536
	}
537

538
	nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
539 540 541
}

int
542
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
543 544 545 546
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
547
	struct nv50_head *head = nv50_head(crtc);
548
	struct nv50_sync *sync = nv50_sync(crtc);
549
	u32 *push;
B
Ben Skeggs 已提交
550
	int ret;
551 552 553 554

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
555 556
	if (chan == NULL)
		evo_sync(crtc->dev);
557

558
	push = evo_wait(sync, 128);
559 560 561
	if (unlikely(push == NULL))
		return -EBUSY;

562
	if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
563 564 565 566 567
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
568
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
569 570 571 572 573 574 575
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
576
	if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
577
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
578 579 580 581 582
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
583
		OUT_RING  (chan, chan->vram.handle);
584 585 586 587 588 589 590 591 592 593 594 595
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
596
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
614

615 616 617
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
618 619 620 621 622 623 624 625 626 627 628 629 630
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
631 632 633
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
634
	evo_data(push, sync->base.sync.handle);
635 636 637 638
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
639
	evo_data(push, nv_fb->r_handle);
640 641 642
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
643
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
644 645 646 647 648 649 650 651 652 653 654 655 656 657
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
658 659
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
660
	evo_kick(push, sync);
B
Ben Skeggs 已提交
661 662

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
663 664 665
	return 0;
}

666 667 668 669
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
670
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
671
{
672
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
673 674 675
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
676

677
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
678 679
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
680
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
681 682 683 684 685 686 687 688 689 690
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
691 692
	}

693
	push = evo_wait(mast, 4);
694
	if (push) {
695
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
696 697 698
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
699
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
700 701 702 703 704 705 706
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

707 708 709 710
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
711
		evo_kick(push, mast);
712 713 714 715 716 717
	}

	return 0;
}

static int
718
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
719
{
720
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
721
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
722
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
723
	struct nouveau_connector *nv_connector;
724 725
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
726

727 728 729
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
730
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
782
		}
783 784 785
		break;
	default:
		break;
B
Ben Skeggs 已提交
786
	}
787

788
	push = evo_wait(mast, 8);
789
	if (push) {
790
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

812
		if (update) {
813
			nv50_display_flip_stop(crtc);
814 815
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
816 817 818 819 820 821
		}
	}

	return 0;
}

822
static int
823
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
824
{
825
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
826 827 828 829 830 831 832 833 834
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
835
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

853
static int
854
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
855 856 857
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
858
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
859 860
	u32 *push;

861
	push = evo_wait(mast, 16);
862
	if (push) {
863
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
864 865 866 867 868 869 870 871
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
872
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
873
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
874
				evo_data(push, nvfb->r_handle);
875 876 877 878 879 880 881 882
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
883
			evo_data(push, nvfb->r_handle);
884 885 886 887
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

888 889 890 891
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
892
		evo_kick(push, mast);
893 894
	}

895
	nv_crtc->fb.handle = nvfb->r_handle;
896 897 898 899
	return 0;
}

static void
900
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
901
{
902
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
903
	u32 *push = evo_wait(mast, 16);
904
	if (push) {
905
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
906 907 908 909
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
910
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
911 912 913 914
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
915
			evo_data(push, mast->base.vram.handle);
916
		} else {
917 918 919 920
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
921
			evo_data(push, mast->base.vram.handle);
922 923 924 925 926 927
		}
		evo_kick(push, mast);
	}
}

static void
928
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
929
{
930
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
931 932
	u32 *push = evo_wait(mast, 16);
	if (push) {
933
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
934 935 936
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
937
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
938 939 940 941
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
942 943 944 945 946 947
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
948 949 950
		evo_kick(push, mast);
	}
}
951

952
static void
953
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
954
{
955
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
956 957

	if (show)
958
		nv50_crtc_cursor_show(nv_crtc);
959
	else
960
		nv50_crtc_cursor_hide(nv_crtc);
961 962 963 964

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
965 966
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
967
			evo_kick(push, mast);
968 969 970 971 972
		}
	}
}

static void
973
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
974 975 976 977
{
}

static void
978
nv50_crtc_prepare(struct drm_crtc *crtc)
979 980
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
981
	struct nv50_mast *mast = nv50_mast(crtc->dev);
982 983
	u32 *push;

984
	nv50_display_flip_stop(crtc);
985

986
	push = evo_wait(mast, 6);
987
	if (push) {
988
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
989 990 991 992 993
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
994
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
1011 1012
	}

1013
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1014 1015 1016
}

static void
1017
nv50_crtc_commit(struct drm_crtc *crtc)
1018 1019
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1020
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1021 1022
	u32 *push;

1023
	push = evo_wait(mast, 32);
1024
	if (push) {
1025
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1026
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1027
			evo_data(push, nv_crtc->fb.handle);
1028 1029 1030 1031
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1032
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1033
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1034
			evo_data(push, nv_crtc->fb.handle);
1035 1036 1037 1038
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1039
			evo_data(push, mast->base.vram.handle);
1040 1041
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1042
			evo_data(push, nv_crtc->fb.handle);
1043 1044 1045 1046 1047 1048
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1049
			evo_data(push, mast->base.vram.handle);
1050 1051 1052 1053 1054
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1055 1056
	}

1057
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
1058
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1059 1060 1061
}

static bool
1062
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1063 1064
		     struct drm_display_mode *adjusted_mode)
{
1065
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1066 1067 1068 1069
	return true;
}

static int
1070
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1071
{
1072
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1073
	struct nv50_head *head = nv50_head(crtc);
1074 1075 1076
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
B
Ben Skeggs 已提交
1077 1078 1079 1080
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1081 1082
	}

B
Ben Skeggs 已提交
1083
	return ret;
1084 1085 1086
}

static int
1087
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1088 1089 1090
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1091
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1092 1093
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1094 1095 1096 1097
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1098
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1099
	u32 *push;
1100 1101
	int ret;

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1115 1116 1117 1118 1119
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1120 1121 1122 1123 1124 1125
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1126
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1127 1128 1129
	if (ret)
		return ret;

1130
	push = evo_wait(mast, 64);
1131
	if (push) {
1132
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1133 1134 1135
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1136
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 8);
1137 1138 1139 1140 1141 1142
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1143
			evo_data(push, vblankus);
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1168 1169 1170
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1171 1172 1173
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1174
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1175 1176 1177 1178
	return 0;
}

static int
1179
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1180 1181
			struct drm_framebuffer *old_fb)
{
1182
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1183 1184 1185
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1186
	if (!crtc->primary->fb) {
1187
		NV_DEBUG(drm, "No FB bound\n");
1188 1189 1190
		return 0;
	}

1191
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1192 1193 1194
	if (ret)
		return ret;

1195
	nv50_display_flip_stop(crtc);
1196 1197
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1198 1199 1200 1201
	return 0;
}

static int
1202
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1203 1204 1205 1206
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1207 1208
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1209 1210 1211 1212
	return 0;
}

static void
1213
nv50_crtc_lut_load(struct drm_crtc *crtc)
1214
{
1215
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1216 1217 1218 1219 1220
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1221 1222 1223 1224
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1225
		if (disp->disp->oclass < GF110_DISP) {
1226 1227 1228 1229 1230 1231 1232 1233
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1234 1235 1236
	}
}

B
Ben Skeggs 已提交
1237 1238 1239 1240
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1241
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1242 1243 1244 1245 1246
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1247
static int
1248
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1280
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1281 1282 1283 1284 1285 1286 1287
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1288
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1289
{
1290 1291
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1292 1293
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1294 1295 1296 1297
	return 0;
}

static void
1298
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1299 1300 1301
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1302
	u32 end = min_t(u32, start + size, 256);
1303 1304 1305 1306 1307 1308 1309 1310
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1311
	nv50_crtc_lut_load(crtc);
1312 1313 1314
}

static void
1315
nv50_crtc_destroy(struct drm_crtc *crtc)
1316 1317
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1318 1319
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1320
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1321

1322 1323 1324 1325 1326 1327 1328 1329
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1330 1331 1332 1333 1334 1335 1336 1337

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1338
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1339 1340
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1341
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1342

1343
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1344 1345
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1346
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1347

1348 1349 1350 1351
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1352 1353 1354 1355 1356 1357 1358 1359 1360
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1361
	.disable = nv50_crtc_disable,
1362 1363
};

1364 1365 1366 1367
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1368
	.set_config = nouveau_crtc_set_config,
1369
	.destroy = nv50_crtc_destroy,
1370
	.page_flip = nouveau_crtc_page_flip,
1371 1372 1373
};

static int
1374
nv50_crtc_create(struct drm_device *dev, int index)
1375
{
1376 1377
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1378 1379 1380
	struct drm_crtc *crtc;
	int ret, i;

1381 1382
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1383 1384
		return -ENOMEM;

1385
	head->base.index = index;
1386 1387 1388
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1389 1390
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1391
	for (i = 0; i < 256; i++) {
1392 1393 1394
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1395 1396
	}

1397
	crtc = &head->base.base;
1398 1399
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1400 1401
	drm_mode_crtc_set_gamma_size(crtc, 256);

1402
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1403
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1404 1405
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1406
		if (!ret) {
1407
			ret = nouveau_bo_map(head->base.lut.nvbo);
1408 1409 1410
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1411 1412 1413 1414 1415 1416 1417
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1418
	nv50_crtc_lut_load(crtc);
1419 1420

	/* allocate cursor resources */
1421
	ret = nv50_curs_create(disp->disp, index, &head->curs);
1422 1423 1424
	if (ret)
		goto out;

1425
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1426
			     0, 0x0000, NULL, NULL, &head->base.cursor.nvbo);
1427
	if (!ret) {
1428
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1429
		if (!ret) {
1430
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1431 1432 1433
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1434
		if (ret)
1435
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1436 1437 1438 1439 1440
	}

	if (ret)
		goto out;

1441
	/* allocate page flip / sync resources */
1442 1443
	ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
			      &head->sync);
1444 1445 1446
	if (ret)
		goto out;

1447 1448
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1449

1450
	/* allocate overlay resources */
1451
	ret = nv50_oimm_create(disp->disp, index, &head->oimm);
1452 1453 1454
	if (ret)
		goto out;

1455 1456
	ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
			      &head->ovly);
1457 1458
	if (ret)
		goto out;
1459 1460 1461

out:
	if (ret)
1462
		nv50_crtc_destroy(crtc);
1463 1464 1465
	return ret;
}

1466 1467 1468
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1469
static void
1470
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1471 1472
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1473
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1489

1490
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1491 1492 1493
}

static bool
1494
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1495
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1514
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1515 1516 1517 1518
{
}

static void
1519
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1520 1521
		  struct drm_display_mode *adjusted_mode)
{
1522
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1523 1524
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1525
	u32 *push;
B
Ben Skeggs 已提交
1526

1527
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1528

1529
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1530
	if (push) {
1531
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1562 1563 1564 1565 1566 1567
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1568
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1569 1570
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1571
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1572
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1573 1574 1575
	u32 *push;

	if (nv_encoder->crtc) {
1576
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1577

1578
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1579
		if (push) {
1580
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1581 1582 1583 1584 1585 1586 1587
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1588 1589
		}
	}
1590 1591

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1592 1593
}

1594
static enum drm_connector_status
1595
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1596
{
1597
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1598
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1613

1614 1615
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1616
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1617

1618
	return connector_status_connected;
1619 1620
}

B
Ben Skeggs 已提交
1621
static void
1622
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1623 1624 1625 1626 1627
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1628 1629 1630 1631 1632 1633 1634 1635 1636
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1637 1638
};

1639 1640
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1641 1642 1643
};

static int
1644
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1645
{
1646
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1647
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
B
Ben Skeggs 已提交
1648 1649
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1650
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1651 1652 1653 1654 1655 1656

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1657
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1658 1659 1660 1661

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1662
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1663
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1664 1665 1666 1667

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1668

1669 1670 1671 1672
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1673
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1674 1675
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1676
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1677
	struct nouveau_connector *nv_connector;
1678
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1679 1680 1681 1682 1683
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1684 1685
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1686 1687 1688
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1689 1690
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1691
	};
1692 1693 1694 1695 1696 1697

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1698
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1699

1700
	nvif_mthd(disp->disp, 0, &args, sizeof(args.base) + args.data[2] * 4);
1701 1702 1703
}

static void
B
Ben Skeggs 已提交
1704
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1705 1706
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1707
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1708 1709 1710 1711 1712 1713 1714
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1715 1716
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1717
	};
1718

1719
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1720 1721 1722 1723 1724 1725
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1726
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1727
{
1728 1729
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1730
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1744 1745 1746 1747 1748 1749 1750
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1751
	max_ac_packet -= args.pwr.rekey;
1752
	max_ac_packet -= 18; /* constant from tegra */
1753
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1754

1755
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1756
	nv50_audio_mode_set(encoder, mode);
1757 1758 1759
}

static void
1760
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1761
{
1762
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1763
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1774

1775
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1776 1777
}

1778 1779 1780
/******************************************************************************
 * SOR
 *****************************************************************************/
1781
static void
1782
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1783 1784
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1818
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1819 1820 1821 1822 1823 1824
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1825
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1826 1827
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1828
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1829
	} else {
1830
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1831
	}
1832 1833 1834
}

static bool
1835
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1836
		    const struct drm_display_mode *mode,
1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1854
static void
1855
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1856
{
1857 1858 1859
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1860
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1861 1862 1863 1864 1865
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1866
		}
1867
		evo_kick(push, mast);
1868
	}
1869 1870 1871 1872 1873 1874 1875
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1876 1877 1878

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1879 1880 1881 1882

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1883
		nv50_audio_disconnect(encoder, nv_crtc);
1884 1885
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1886 1887
}

1888
static void
1889
nv50_sor_commit(struct drm_encoder *encoder)
1890 1891 1892 1893
{
}

static void
1894
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1895
		  struct drm_display_mode *mode)
1896
{
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1908 1909
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1910
	struct drm_device *dev = encoder->dev;
1911
	struct nouveau_drm *drm = nouveau_drm(dev);
1912
	struct nouveau_connector *nv_connector;
1913
	struct nvbios *bios = &drm->vbios;
1914
	u32 mask, ctrl;
1915 1916 1917
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1918

1919
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1920 1921
	nv_encoder->crtc = encoder->crtc;

1922
	switch (nv_encoder->dcb->type) {
1923
	case DCB_OUTPUT_TMDS:
1924 1925
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1926
				proto = 0x1;
1927
			else
1928
				proto = 0x5;
1929
		} else {
1930
			proto = 0x2;
1931 1932
		}

1933
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1934
		break;
1935
	case DCB_OUTPUT_LVDS:
1936 1937
		proto = 0x0;

1938 1939
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1940
				lvds.lvds.script |= 0x0100;
1941
			if (bios->fp.if_is_24bit)
1942
				lvds.lvds.script |= 0x0200;
1943
		} else {
1944
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1945
				if (((u8 *)nv_connector->edid)[121] == 2)
1946
					lvds.lvds.script |= 0x0100;
1947 1948
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1949
				lvds.lvds.script |= 0x0100;
1950
			}
1951

1952
			if (lvds.lvds.script & 0x0100) {
1953
				if (bios->fp.strapless_is_24bit & 2)
1954
					lvds.lvds.script |= 0x0200;
1955 1956
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1957
					lvds.lvds.script |= 0x0200;
1958 1959 1960
			}

			if (nv_connector->base.display_info.bpc == 8)
1961
				lvds.lvds.script |= 0x0200;
1962
		}
1963

1964
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
1965
		break;
1966
	case DCB_OUTPUT_DP:
1967
		if (nv_connector->base.display_info.bpc == 6) {
1968
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1969
			depth = 0x2;
1970 1971
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1972
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1973
			depth = 0x5;
1974 1975 1976
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1977
		}
1978 1979

		if (nv_encoder->dcb->sorconf.link & 1)
1980
			proto = 0x8;
1981
		else
1982
			proto = 0x9;
1983
		nv50_audio_mode_set(encoder, mode);
1984
		break;
1985 1986 1987 1988
	default:
		BUG_ON(1);
		break;
	}
1989

1990
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
1991

1992
	if (nv50_vers(mast) >= GF110_DISP) {
1993 1994
		u32 *push = evo_wait(mast, 3);
		if (push) {
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
2009
			evo_kick(push, mast);
2010 2011
		}

2012 2013 2014 2015 2016 2017 2018 2019 2020
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2021 2022
	}

2023
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2024 2025 2026
}

static void
2027
nv50_sor_destroy(struct drm_encoder *encoder)
2028 2029 2030 2031 2032
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2033 2034 2035
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
2036
	.prepare = nv50_sor_disconnect,
2037 2038 2039 2040
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2041 2042
};

2043 2044
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2045 2046 2047
};

static int
2048
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2049
{
2050
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2051
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2052 2053
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2064 2065 2066 2067 2068 2069

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2070
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
2071 2072 2073 2074 2075
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2076
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2077
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2078 2079 2080 2081

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2082

2083 2084 2085 2086 2087 2088 2089 2090 2091
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2167
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2196
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2232
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2268 2269 2270 2271
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2272
static void
2273
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2274
{
2275 2276 2277 2278
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2289 2290 2291 2292 2293 2294 2295 2296
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
			struct gf110_dma_v0 gf110;
		};
	} args = {};
2297 2298
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2299
	u32 size = sizeof(args.base);
2300 2301 2302
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2303
		if (fbdma->core.handle == name)
2304 2305 2306 2307 2308 2309 2310 2311
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2312 2313 2314 2315
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2316

2317
	if (drm->device.info.chipset < 0x80) {
2318 2319
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2320
	} else
2321
	if (drm->device.info.chipset < 0xc0) {
2322 2323 2324
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2325
	} else
2326
	if (drm->device.info.chipset < 0xd0) {
2327 2328
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2329
	} else {
2330 2331 2332
		args.gf110.page = GF110_DMA_V0_PAGE_LP;
		args.gf110.kind = kind;
		size += sizeof(args.gf110);
2333 2334 2335
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2336 2337
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
2338
					    name, NV_DMA_IN_MEMORY, &args, size,
2339
					   &fbdma->base[head->base.index]);
2340
		if (ret) {
2341
			nv50_fbdma_fini(fbdma);
2342 2343 2344 2345
			return ret;
		}
	}

2346
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
2347
				NV_DMA_IN_MEMORY, &args, size,
2348
			       &fbdma->core);
2349
	if (ret) {
2350
		nv50_fbdma_fini(fbdma);
2351 2352 2353 2354 2355 2356
		return ret;
	}

	return 0;
}

2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2368 2369 2370
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2371 2372 2373 2374 2375 2376

	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
		NV_ERROR(drm, "framebuffer requires contiguous bo\n");
		return -EINVAL;
	}

2377
	if (drm->device.info.chipset >= 0xc0)
2378 2379
		tile >>= 4; /* yep.. */

2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2392
	if (disp->disp->oclass < G82_DISP) {
2393 2394 2395 2396
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2397
	if (disp->disp->oclass < GF110_DISP) {
2398 2399
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2400
	} else {
2401 2402
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2403
	}
2404
	nv_fb->r_handle = 0xffff0000 | kind;
2405

2406 2407
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2408 2409
}

2410 2411 2412
/******************************************************************************
 * Init
 *****************************************************************************/
2413

2414
void
2415
nv50_display_fini(struct drm_device *dev)
2416 2417 2418 2419
{
}

int
2420
nv50_display_init(struct drm_device *dev)
2421
{
2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2433
	}
2434

2435
	evo_mthd(push, 0x0088, 1);
2436
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2437 2438
	evo_kick(push, nv50_mast(dev));
	return 0;
2439 2440 2441
}

void
2442
nv50_display_destroy(struct drm_device *dev)
2443
{
2444
	struct nv50_disp *disp = nv50_disp(dev);
2445 2446 2447
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2448
		nv50_fbdma_fini(fbdma);
2449
	}
2450

2451
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2452

2453
	nouveau_bo_unmap(disp->sync);
2454 2455
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2456
	nouveau_bo_ref(NULL, &disp->sync);
2457

2458
	nouveau_display(dev)->priv = NULL;
2459 2460 2461 2462
	kfree(disp);
}

int
2463
nv50_display_create(struct drm_device *dev)
2464
{
2465
	struct nvif_device *device = &nouveau_drm(dev)->device;
2466 2467
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2468
	struct drm_connector *connector, *tmp;
2469
	struct nv50_disp *disp;
2470
	struct dcb_output *dcbe;
2471
	int crtcs, ret, i;
2472 2473 2474 2475

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2476
	INIT_LIST_HEAD(&disp->fbdma);
2477 2478

	nouveau_display(dev)->priv = disp;
2479 2480 2481
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2482 2483
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2484
	disp->disp = &nouveau_display(dev)->disp;
2485

2486 2487
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2488
			     0, 0x0000, NULL, NULL, &disp->sync);
2489 2490
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2491
		if (!ret) {
2492
			ret = nouveau_bo_map(disp->sync);
2493 2494 2495
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2496 2497 2498 2499 2500 2501 2502 2503
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2504 2505
	ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
			      &disp->mast);
2506 2507 2508
	if (ret)
		goto out;

2509
	/* create crtc objects to represent the hw heads */
2510
	if (disp->disp->oclass >= GF110_DISP)
2511
		crtcs = nvif_rd32(device, 0x022448);
2512 2513 2514
	else
		crtcs = 2;

2515
	for (i = 0; i < crtcs; i++) {
2516
		ret = nv50_crtc_create(dev, i);
2517 2518 2519 2520
		if (ret)
			goto out;
	}

2521 2522 2523 2524 2525 2526
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2543 2544
		}

2545 2546 2547 2548
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2549
			ret = 0;
2550 2551 2552 2553 2554 2555 2556 2557
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2558
		NV_WARN(drm, "%s has no encoders, removing\n",
2559
			connector->name);
2560 2561 2562
		connector->funcs->destroy(connector);
	}

2563 2564
out:
	if (ret)
2565
		nv50_display_destroy(dev);
2566 2567
	return ret;
}