atomic.h 11.2 KB
Newer Older
1 2 3
#ifndef _ASM_POWERPC_ATOMIC_H_
#define _ASM_POWERPC_ATOMIC_H_

L
Linus Torvalds 已提交
4 5 6 7 8
/*
 * PowerPC atomic operations
 */

#ifdef __KERNEL__
9 10
#include <linux/types.h>
#include <asm/cmpxchg.h>
11
#include <asm/barrier.h>
L
Linus Torvalds 已提交
12

13
#define ATOMIC_INIT(i)		{ (i) }
L
Linus Torvalds 已提交
14

15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Since *_return_relaxed and {cmp}xchg_relaxed are implemented with
 * a "bne-" instruction at the end, so an isync is enough as a acquire barrier
 * on the platform without lwsync.
 */
#define __atomic_op_acquire(op, args...)				\
({									\
	typeof(op##_relaxed(args)) __ret  = op##_relaxed(args);		\
	__asm__ __volatile__(PPC_ACQUIRE_BARRIER "" : : : "memory");	\
	__ret;								\
})

#define __atomic_op_release(op, args...)				\
({									\
	__asm__ __volatile__(PPC_RELEASE_BARRIER "" : : : "memory");	\
	op##_relaxed(args);						\
})

33 34 35 36 37 38 39 40 41 42 43 44 45
static __inline__ int atomic_read(const atomic_t *v)
{
	int t;

	__asm__ __volatile__("lwz%U1%X1 %0,%1" : "=r"(t) : "m"(v->counter));

	return t;
}

static __inline__ void atomic_set(atomic_t *v, int i)
{
	__asm__ __volatile__("stw%U0%X0 %1,%0" : "=m"(v->counter) : "r"(i));
}
L
Linus Torvalds 已提交
46

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
#define ATOMIC_OP(op, asm_op)						\
static __inline__ void atomic_##op(int a, atomic_t *v)			\
{									\
	int t;								\
									\
	__asm__ __volatile__(						\
"1:	lwarx	%0,0,%3		# atomic_" #op "\n"			\
	#asm_op " %0,%2,%0\n"						\
	PPC405_ERR77(0,%3)						\
"	stwcx.	%0,0,%3 \n"						\
"	bne-	1b\n"							\
	: "=&r" (t), "+m" (v->counter)					\
	: "r" (a), "r" (&v->counter)					\
	: "cc");							\
}									\

63 64
#define ATOMIC_OP_RETURN_RELAXED(op, asm_op)				\
static inline int atomic_##op##_return_relaxed(int a, atomic_t *v)	\
65 66 67 68
{									\
	int t;								\
									\
	__asm__ __volatile__(						\
69 70 71 72
"1:	lwarx	%0,0,%3		# atomic_" #op "_return_relaxed\n"	\
	#asm_op " %0,%2,%0\n"						\
	PPC405_ERR77(0, %3)						\
"	stwcx.	%0,0,%3\n"						\
73
"	bne-	1b\n"							\
74
	: "=&r" (t), "+m" (v->counter)					\
75
	: "r" (a), "r" (&v->counter)					\
76
	: "cc");							\
77 78
									\
	return t;							\
L
Linus Torvalds 已提交
79 80
}

81 82 83
#define ATOMIC_OPS(op, asm_op)						\
	ATOMIC_OP(op, asm_op)						\
	ATOMIC_OP_RETURN_RELAXED(op, asm_op)
L
Linus Torvalds 已提交
84

85 86
ATOMIC_OPS(add, add)
ATOMIC_OPS(sub, subf)
L
Linus Torvalds 已提交
87

88 89 90 91
ATOMIC_OP(and, and)
ATOMIC_OP(or, or)
ATOMIC_OP(xor, xor)

92 93 94
#define atomic_add_return_relaxed atomic_add_return_relaxed
#define atomic_sub_return_relaxed atomic_sub_return_relaxed

95
#undef ATOMIC_OPS
96
#undef ATOMIC_OP_RETURN_RELAXED
97
#undef ATOMIC_OP
L
Linus Torvalds 已提交
98 99 100 101 102 103 104 105 106 107 108 109 110

#define atomic_add_negative(a, v)	(atomic_add_return((a), (v)) < 0)

static __inline__ void atomic_inc(atomic_t *v)
{
	int t;

	__asm__ __volatile__(
"1:	lwarx	%0,0,%2		# atomic_inc\n\
	addic	%0,%0,1\n"
	PPC405_ERR77(0,%2)
"	stwcx.	%0,0,%2 \n\
	bne-	1b"
111 112
	: "=&r" (t), "+m" (v->counter)
	: "r" (&v->counter)
113
	: "cc", "xer");
L
Linus Torvalds 已提交
114 115
}

116
static __inline__ int atomic_inc_return_relaxed(atomic_t *v)
L
Linus Torvalds 已提交
117 118 119 120
{
	int t;

	__asm__ __volatile__(
121 122 123 124 125 126
"1:	lwarx	%0,0,%2		# atomic_inc_return_relaxed\n"
"	addic	%0,%0,1\n"
	PPC405_ERR77(0, %2)
"	stwcx.	%0,0,%2\n"
"	bne-	1b"
	: "=&r" (t), "+m" (v->counter)
L
Linus Torvalds 已提交
127
	: "r" (&v->counter)
128
	: "cc", "xer");
L
Linus Torvalds 已提交
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152

	return t;
}

/*
 * atomic_inc_and_test - increment and test
 * @v: pointer of type atomic_t
 *
 * Atomically increments @v by 1
 * and returns true if the result is zero, or false for all
 * other cases.
 */
#define atomic_inc_and_test(v) (atomic_inc_return(v) == 0)

static __inline__ void atomic_dec(atomic_t *v)
{
	int t;

	__asm__ __volatile__(
"1:	lwarx	%0,0,%2		# atomic_dec\n\
	addic	%0,%0,-1\n"
	PPC405_ERR77(0,%2)\
"	stwcx.	%0,0,%2\n\
	bne-	1b"
153 154
	: "=&r" (t), "+m" (v->counter)
	: "r" (&v->counter)
155
	: "cc", "xer");
L
Linus Torvalds 已提交
156 157
}

158
static __inline__ int atomic_dec_return_relaxed(atomic_t *v)
L
Linus Torvalds 已提交
159 160 161 162
{
	int t;

	__asm__ __volatile__(
163 164 165 166 167 168
"1:	lwarx	%0,0,%2		# atomic_dec_return_relaxed\n"
"	addic	%0,%0,-1\n"
	PPC405_ERR77(0, %2)
"	stwcx.	%0,0,%2\n"
"	bne-	1b"
	: "=&r" (t), "+m" (v->counter)
L
Linus Torvalds 已提交
169
	: "r" (&v->counter)
170
	: "cc", "xer");
L
Linus Torvalds 已提交
171 172 173 174

	return t;
}

175 176 177
#define atomic_inc_return_relaxed atomic_inc_return_relaxed
#define atomic_dec_return_relaxed atomic_dec_return_relaxed

178
#define atomic_cmpxchg(v, o, n) (cmpxchg(&((v)->counter), (o), (n)))
179
#define atomic_xchg(v, new) (xchg(&((v)->counter), new))
180
#define atomic_xchg_relaxed(v, new) xchg_relaxed(&((v)->counter), (new))
N
Nick Piggin 已提交
181

N
Nick Piggin 已提交
182
/**
183
 * __atomic_add_unless - add unless the number is a given value
N
Nick Piggin 已提交
184 185 186 187 188
 * @v: pointer of type atomic_t
 * @a: the amount to add to v...
 * @u: ...unless v is equal to u.
 *
 * Atomically adds @a to @v, so long as it was not @u.
189
 * Returns the old value of @v.
N
Nick Piggin 已提交
190
 */
191
static __inline__ int __atomic_add_unless(atomic_t *v, int a, int u)
192 193 194 195
{
	int t;

	__asm__ __volatile__ (
196
	PPC_ATOMIC_ENTRY_BARRIER
197
"1:	lwarx	%0,0,%1		# __atomic_add_unless\n\
198 199 200 201 202 203
	cmpw	0,%0,%3 \n\
	beq-	2f \n\
	add	%0,%2,%0 \n"
	PPC405_ERR77(0,%2)
"	stwcx.	%0,0,%1 \n\
	bne-	1b \n"
204
	PPC_ATOMIC_EXIT_BARRIER
205 206 207 208 209 210
"	subf	%0,%2,%0 \n\
2:"
	: "=&r" (t)
	: "r" (&v->counter), "r" (a), "r" (u)
	: "cc", "memory");

211
	return t;
212 213
}

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
/**
 * atomic_inc_not_zero - increment unless the number is zero
 * @v: pointer of type atomic_t
 *
 * Atomically increments @v by 1, so long as @v is non-zero.
 * Returns non-zero if @v was non-zero, and zero otherwise.
 */
static __inline__ int atomic_inc_not_zero(atomic_t *v)
{
	int t1, t2;

	__asm__ __volatile__ (
	PPC_ATOMIC_ENTRY_BARRIER
"1:	lwarx	%0,0,%2		# atomic_inc_not_zero\n\
	cmpwi	0,%0,0\n\
	beq-	2f\n\
	addic	%1,%0,1\n"
	PPC405_ERR77(0,%2)
"	stwcx.	%1,0,%2\n\
	bne-	1b\n"
	PPC_ATOMIC_EXIT_BARRIER
	"\n\
2:"
	: "=&r" (t1), "=&r" (t2)
	: "r" (&v->counter)
	: "cc", "xer", "memory");

	return t1;
}
#define atomic_inc_not_zero(v) atomic_inc_not_zero((v))
N
Nick Piggin 已提交
244

L
Linus Torvalds 已提交
245 246 247 248 249
#define atomic_sub_and_test(a, v)	(atomic_sub_return((a), (v)) == 0)
#define atomic_dec_and_test(v)		(atomic_dec_return((v)) == 0)

/*
 * Atomically test *v and decrement if it is greater than 0.
250 251
 * The function returns the old value of *v minus 1, even if
 * the atomic variable, v, was not decremented.
L
Linus Torvalds 已提交
252 253 254 255 256 257
 */
static __inline__ int atomic_dec_if_positive(atomic_t *v)
{
	int t;

	__asm__ __volatile__(
258
	PPC_ATOMIC_ENTRY_BARRIER
L
Linus Torvalds 已提交
259
"1:	lwarx	%0,0,%1		# atomic_dec_if_positive\n\
260 261
	cmpwi	%0,1\n\
	addi	%0,%0,-1\n\
L
Linus Torvalds 已提交
262 263 264 265
	blt-	2f\n"
	PPC405_ERR77(0,%1)
"	stwcx.	%0,0,%1\n\
	bne-	1b"
266
	PPC_ATOMIC_EXIT_BARRIER
L
Linus Torvalds 已提交
267
	"\n\
268
2:"	: "=&b" (t)
L
Linus Torvalds 已提交
269 270 271 272 273
	: "r" (&v->counter)
	: "cc", "memory");

	return t;
}
274
#define atomic_dec_if_positive atomic_dec_if_positive
L
Linus Torvalds 已提交
275

276 277 278 279
#ifdef __powerpc64__

#define ATOMIC64_INIT(i)	{ (i) }

280 281 282 283 284 285 286 287 288 289 290 291 292
static __inline__ long atomic64_read(const atomic64_t *v)
{
	long t;

	__asm__ __volatile__("ld%U1%X1 %0,%1" : "=r"(t) : "m"(v->counter));

	return t;
}

static __inline__ void atomic64_set(atomic64_t *v, long i)
{
	__asm__ __volatile__("std%U0%X0 %1,%0" : "=m"(v->counter) : "r"(i));
}
293

294 295 296 297 298 299 300 301 302 303 304 305 306
#define ATOMIC64_OP(op, asm_op)						\
static __inline__ void atomic64_##op(long a, atomic64_t *v)		\
{									\
	long t;								\
									\
	__asm__ __volatile__(						\
"1:	ldarx	%0,0,%3		# atomic64_" #op "\n"			\
	#asm_op " %0,%2,%0\n"						\
"	stdcx.	%0,0,%3 \n"						\
"	bne-	1b\n"							\
	: "=&r" (t), "+m" (v->counter)					\
	: "r" (a), "r" (&v->counter)					\
	: "cc");							\
307 308
}

309 310 311
#define ATOMIC64_OP_RETURN_RELAXED(op, asm_op)				\
static inline long							\
atomic64_##op##_return_relaxed(long a, atomic64_t *v)			\
312 313 314 315
{									\
	long t;								\
									\
	__asm__ __volatile__(						\
316 317 318
"1:	ldarx	%0,0,%3		# atomic64_" #op "_return_relaxed\n"	\
	#asm_op " %0,%2,%0\n"						\
"	stdcx.	%0,0,%3\n"						\
319
"	bne-	1b\n"							\
320
	: "=&r" (t), "+m" (v->counter)					\
321
	: "r" (a), "r" (&v->counter)					\
322
	: "cc");							\
323 324
									\
	return t;							\
325 326
}

327 328 329
#define ATOMIC64_OPS(op, asm_op)					\
	ATOMIC64_OP(op, asm_op)						\
	ATOMIC64_OP_RETURN_RELAXED(op, asm_op)
330

331 332
ATOMIC64_OPS(add, add)
ATOMIC64_OPS(sub, subf)
333 334 335
ATOMIC64_OP(and, and)
ATOMIC64_OP(or, or)
ATOMIC64_OP(xor, xor)
336

337 338 339 340 341
#define atomic64_add_return_relaxed atomic64_add_return_relaxed
#define atomic64_sub_return_relaxed atomic64_sub_return_relaxed

#undef ATOPIC64_OPS
#undef ATOMIC64_OP_RETURN_RELAXED
342
#undef ATOMIC64_OP
343

344
#define atomic64_add_negative(a, v)	(atomic64_add_return((a), (v)) < 0)
345 346 347 348 349 350 351 352 353 354

static __inline__ void atomic64_inc(atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
"1:	ldarx	%0,0,%2		# atomic64_inc\n\
	addic	%0,%0,1\n\
	stdcx.	%0,0,%2 \n\
	bne-	1b"
355 356
	: "=&r" (t), "+m" (v->counter)
	: "r" (&v->counter)
357
	: "cc", "xer");
358 359
}

360
static __inline__ long atomic64_inc_return_relaxed(atomic64_t *v)
361 362 363 364
{
	long t;

	__asm__ __volatile__(
365 366 367 368 369
"1:	ldarx	%0,0,%2		# atomic64_inc_return_relaxed\n"
"	addic	%0,%0,1\n"
"	stdcx.	%0,0,%2\n"
"	bne-	1b"
	: "=&r" (t), "+m" (v->counter)
370
	: "r" (&v->counter)
371
	: "cc", "xer");
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394

	return t;
}

/*
 * atomic64_inc_and_test - increment and test
 * @v: pointer of type atomic64_t
 *
 * Atomically increments @v by 1
 * and returns true if the result is zero, or false for all
 * other cases.
 */
#define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0)

static __inline__ void atomic64_dec(atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
"1:	ldarx	%0,0,%2		# atomic64_dec\n\
	addic	%0,%0,-1\n\
	stdcx.	%0,0,%2\n\
	bne-	1b"
395 396
	: "=&r" (t), "+m" (v->counter)
	: "r" (&v->counter)
397
	: "cc", "xer");
398 399
}

400
static __inline__ long atomic64_dec_return_relaxed(atomic64_t *v)
401 402 403 404
{
	long t;

	__asm__ __volatile__(
405 406 407 408 409
"1:	ldarx	%0,0,%2		# atomic64_dec_return_relaxed\n"
"	addic	%0,%0,-1\n"
"	stdcx.	%0,0,%2\n"
"	bne-	1b"
	: "=&r" (t), "+m" (v->counter)
410
	: "r" (&v->counter)
411
	: "cc", "xer");
412 413 414 415

	return t;
}

416 417 418
#define atomic64_inc_return_relaxed atomic64_inc_return_relaxed
#define atomic64_dec_return_relaxed atomic64_dec_return_relaxed

419 420 421 422 423 424 425 426 427 428 429 430
#define atomic64_sub_and_test(a, v)	(atomic64_sub_return((a), (v)) == 0)
#define atomic64_dec_and_test(v)	(atomic64_dec_return((v)) == 0)

/*
 * Atomically test *v and decrement if it is greater than 0.
 * The function returns the old value of *v minus 1.
 */
static __inline__ long atomic64_dec_if_positive(atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
431
	PPC_ATOMIC_ENTRY_BARRIER
432 433 434 435 436
"1:	ldarx	%0,0,%1		# atomic64_dec_if_positive\n\
	addic.	%0,%0,-1\n\
	blt-	2f\n\
	stdcx.	%0,0,%1\n\
	bne-	1b"
437
	PPC_ATOMIC_EXIT_BARRIER
438 439 440
	"\n\
2:"	: "=&r" (t)
	: "r" (&v->counter)
441
	: "cc", "xer", "memory");
442 443 444 445

	return t;
}

446
#define atomic64_cmpxchg(v, o, n) (cmpxchg(&((v)->counter), (o), (n)))
447
#define atomic64_xchg(v, new) (xchg(&((v)->counter), new))
448
#define atomic64_xchg_relaxed(v, new) xchg_relaxed(&((v)->counter), (new))
449 450 451 452 453 454 455 456

/**
 * atomic64_add_unless - add unless the number is a given value
 * @v: pointer of type atomic64_t
 * @a: the amount to add to v...
 * @u: ...unless v is equal to u.
 *
 * Atomically adds @a to @v, so long as it was not @u.
457
 * Returns the old value of @v.
458 459 460 461 462 463
 */
static __inline__ int atomic64_add_unless(atomic64_t *v, long a, long u)
{
	long t;

	__asm__ __volatile__ (
464
	PPC_ATOMIC_ENTRY_BARRIER
465
"1:	ldarx	%0,0,%1		# __atomic_add_unless\n\
466 467 468 469 470
	cmpd	0,%0,%3 \n\
	beq-	2f \n\
	add	%0,%2,%0 \n"
"	stdcx.	%0,0,%1 \n\
	bne-	1b \n"
471
	PPC_ATOMIC_EXIT_BARRIER
472 473 474 475 476 477 478 479 480
"	subf	%0,%2,%0 \n\
2:"
	: "=&r" (t)
	: "r" (&v->counter), "r" (a), "r" (u)
	: "cc", "memory");

	return t != u;
}

481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
/**
 * atomic_inc64_not_zero - increment unless the number is zero
 * @v: pointer of type atomic64_t
 *
 * Atomically increments @v by 1, so long as @v is non-zero.
 * Returns non-zero if @v was non-zero, and zero otherwise.
 */
static __inline__ long atomic64_inc_not_zero(atomic64_t *v)
{
	long t1, t2;

	__asm__ __volatile__ (
	PPC_ATOMIC_ENTRY_BARRIER
"1:	ldarx	%0,0,%2		# atomic64_inc_not_zero\n\
	cmpdi	0,%0,0\n\
	beq-	2f\n\
	addic	%1,%0,1\n\
	stdcx.	%1,0,%2\n\
	bne-	1b\n"
	PPC_ATOMIC_EXIT_BARRIER
	"\n\
2:"
	: "=&r" (t1), "=&r" (t2)
	: "r" (&v->counter)
	: "cc", "xer", "memory");

	return t1;
}
509

510 511
#endif /* __powerpc64__ */

L
Linus Torvalds 已提交
512
#endif /* __KERNEL__ */
513
#endif /* _ASM_POWERPC_ATOMIC_H_ */