atomic.h 10.2 KB
Newer Older
1 2 3
#ifndef _ASM_POWERPC_ATOMIC_H_
#define _ASM_POWERPC_ATOMIC_H_

L
Linus Torvalds 已提交
4 5 6 7 8
/*
 * PowerPC atomic operations
 */

#ifdef __KERNEL__
9 10
#include <linux/types.h>
#include <asm/cmpxchg.h>
11
#include <asm/barrier.h>
L
Linus Torvalds 已提交
12

13
#define ATOMIC_INIT(i)		{ (i) }
L
Linus Torvalds 已提交
14

15 16 17 18 19 20 21 22 23 24 25 26 27
static __inline__ int atomic_read(const atomic_t *v)
{
	int t;

	__asm__ __volatile__("lwz%U1%X1 %0,%1" : "=r"(t) : "m"(v->counter));

	return t;
}

static __inline__ void atomic_set(atomic_t *v, int i)
{
	__asm__ __volatile__("stw%U0%X0 %1,%0" : "=m"(v->counter) : "r"(i));
}
L
Linus Torvalds 已提交
28 29 30 31 32 33 34 35 36 37 38

static __inline__ void atomic_add(int a, atomic_t *v)
{
	int t;

	__asm__ __volatile__(
"1:	lwarx	%0,0,%3		# atomic_add\n\
	add	%0,%2,%0\n"
	PPC405_ERR77(0,%3)
"	stwcx.	%0,0,%3 \n\
	bne-	1b"
39 40
	: "=&r" (t), "+m" (v->counter)
	: "r" (a), "r" (&v->counter)
L
Linus Torvalds 已提交
41 42 43 44 45 46 47 48
	: "cc");
}

static __inline__ int atomic_add_return(int a, atomic_t *v)
{
	int t;

	__asm__ __volatile__(
49
	PPC_ATOMIC_ENTRY_BARRIER
L
Linus Torvalds 已提交
50 51 52 53 54
"1:	lwarx	%0,0,%2		# atomic_add_return\n\
	add	%0,%1,%0\n"
	PPC405_ERR77(0,%2)
"	stwcx.	%0,0,%2 \n\
	bne-	1b"
55
	PPC_ATOMIC_EXIT_BARRIER
L
Linus Torvalds 已提交
56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
	: "=&r" (t)
	: "r" (a), "r" (&v->counter)
	: "cc", "memory");

	return t;
}

#define atomic_add_negative(a, v)	(atomic_add_return((a), (v)) < 0)

static __inline__ void atomic_sub(int a, atomic_t *v)
{
	int t;

	__asm__ __volatile__(
"1:	lwarx	%0,0,%3		# atomic_sub\n\
	subf	%0,%2,%0\n"
	PPC405_ERR77(0,%3)
"	stwcx.	%0,0,%3 \n\
	bne-	1b"
75 76
	: "=&r" (t), "+m" (v->counter)
	: "r" (a), "r" (&v->counter)
L
Linus Torvalds 已提交
77 78 79 80 81 82 83 84
	: "cc");
}

static __inline__ int atomic_sub_return(int a, atomic_t *v)
{
	int t;

	__asm__ __volatile__(
85
	PPC_ATOMIC_ENTRY_BARRIER
L
Linus Torvalds 已提交
86 87 88 89 90
"1:	lwarx	%0,0,%2		# atomic_sub_return\n\
	subf	%0,%1,%0\n"
	PPC405_ERR77(0,%2)
"	stwcx.	%0,0,%2 \n\
	bne-	1b"
91
	PPC_ATOMIC_EXIT_BARRIER
L
Linus Torvalds 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	: "=&r" (t)
	: "r" (a), "r" (&v->counter)
	: "cc", "memory");

	return t;
}

static __inline__ void atomic_inc(atomic_t *v)
{
	int t;

	__asm__ __volatile__(
"1:	lwarx	%0,0,%2		# atomic_inc\n\
	addic	%0,%0,1\n"
	PPC405_ERR77(0,%2)
"	stwcx.	%0,0,%2 \n\
	bne-	1b"
109 110
	: "=&r" (t), "+m" (v->counter)
	: "r" (&v->counter)
111
	: "cc", "xer");
L
Linus Torvalds 已提交
112 113 114 115 116 117 118
}

static __inline__ int atomic_inc_return(atomic_t *v)
{
	int t;

	__asm__ __volatile__(
119
	PPC_ATOMIC_ENTRY_BARRIER
L
Linus Torvalds 已提交
120 121 122 123 124
"1:	lwarx	%0,0,%1		# atomic_inc_return\n\
	addic	%0,%0,1\n"
	PPC405_ERR77(0,%1)
"	stwcx.	%0,0,%1 \n\
	bne-	1b"
125
	PPC_ATOMIC_EXIT_BARRIER
L
Linus Torvalds 已提交
126 127
	: "=&r" (t)
	: "r" (&v->counter)
128
	: "cc", "xer", "memory");
L
Linus Torvalds 已提交
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152

	return t;
}

/*
 * atomic_inc_and_test - increment and test
 * @v: pointer of type atomic_t
 *
 * Atomically increments @v by 1
 * and returns true if the result is zero, or false for all
 * other cases.
 */
#define atomic_inc_and_test(v) (atomic_inc_return(v) == 0)

static __inline__ void atomic_dec(atomic_t *v)
{
	int t;

	__asm__ __volatile__(
"1:	lwarx	%0,0,%2		# atomic_dec\n\
	addic	%0,%0,-1\n"
	PPC405_ERR77(0,%2)\
"	stwcx.	%0,0,%2\n\
	bne-	1b"
153 154
	: "=&r" (t), "+m" (v->counter)
	: "r" (&v->counter)
155
	: "cc", "xer");
L
Linus Torvalds 已提交
156 157 158 159 160 161 162
}

static __inline__ int atomic_dec_return(atomic_t *v)
{
	int t;

	__asm__ __volatile__(
163
	PPC_ATOMIC_ENTRY_BARRIER
L
Linus Torvalds 已提交
164 165 166 167 168
"1:	lwarx	%0,0,%1		# atomic_dec_return\n\
	addic	%0,%0,-1\n"
	PPC405_ERR77(0,%1)
"	stwcx.	%0,0,%1\n\
	bne-	1b"
169
	PPC_ATOMIC_EXIT_BARRIER
L
Linus Torvalds 已提交
170 171
	: "=&r" (t)
	: "r" (&v->counter)
172
	: "cc", "xer", "memory");
L
Linus Torvalds 已提交
173 174 175 176

	return t;
}

177
#define atomic_cmpxchg(v, o, n) (cmpxchg(&((v)->counter), (o), (n)))
178
#define atomic_xchg(v, new) (xchg(&((v)->counter), new))
N
Nick Piggin 已提交
179

N
Nick Piggin 已提交
180
/**
181
 * __atomic_add_unless - add unless the number is a given value
N
Nick Piggin 已提交
182 183 184 185 186
 * @v: pointer of type atomic_t
 * @a: the amount to add to v...
 * @u: ...unless v is equal to u.
 *
 * Atomically adds @a to @v, so long as it was not @u.
187
 * Returns the old value of @v.
N
Nick Piggin 已提交
188
 */
189
static __inline__ int __atomic_add_unless(atomic_t *v, int a, int u)
190 191 192 193
{
	int t;

	__asm__ __volatile__ (
194
	PPC_ATOMIC_ENTRY_BARRIER
195
"1:	lwarx	%0,0,%1		# __atomic_add_unless\n\
196 197 198 199 200 201
	cmpw	0,%0,%3 \n\
	beq-	2f \n\
	add	%0,%2,%0 \n"
	PPC405_ERR77(0,%2)
"	stwcx.	%0,0,%1 \n\
	bne-	1b \n"
202
	PPC_ATOMIC_EXIT_BARRIER
203 204 205 206 207 208
"	subf	%0,%2,%0 \n\
2:"
	: "=&r" (t)
	: "r" (&v->counter), "r" (a), "r" (u)
	: "cc", "memory");

209
	return t;
210 211
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
/**
 * atomic_inc_not_zero - increment unless the number is zero
 * @v: pointer of type atomic_t
 *
 * Atomically increments @v by 1, so long as @v is non-zero.
 * Returns non-zero if @v was non-zero, and zero otherwise.
 */
static __inline__ int atomic_inc_not_zero(atomic_t *v)
{
	int t1, t2;

	__asm__ __volatile__ (
	PPC_ATOMIC_ENTRY_BARRIER
"1:	lwarx	%0,0,%2		# atomic_inc_not_zero\n\
	cmpwi	0,%0,0\n\
	beq-	2f\n\
	addic	%1,%0,1\n"
	PPC405_ERR77(0,%2)
"	stwcx.	%1,0,%2\n\
	bne-	1b\n"
	PPC_ATOMIC_EXIT_BARRIER
	"\n\
2:"
	: "=&r" (t1), "=&r" (t2)
	: "r" (&v->counter)
	: "cc", "xer", "memory");

	return t1;
}
#define atomic_inc_not_zero(v) atomic_inc_not_zero((v))
N
Nick Piggin 已提交
242

L
Linus Torvalds 已提交
243 244 245 246 247
#define atomic_sub_and_test(a, v)	(atomic_sub_return((a), (v)) == 0)
#define atomic_dec_and_test(v)		(atomic_dec_return((v)) == 0)

/*
 * Atomically test *v and decrement if it is greater than 0.
248 249
 * The function returns the old value of *v minus 1, even if
 * the atomic variable, v, was not decremented.
L
Linus Torvalds 已提交
250 251 252 253 254 255
 */
static __inline__ int atomic_dec_if_positive(atomic_t *v)
{
	int t;

	__asm__ __volatile__(
256
	PPC_ATOMIC_ENTRY_BARRIER
L
Linus Torvalds 已提交
257
"1:	lwarx	%0,0,%1		# atomic_dec_if_positive\n\
258 259
	cmpwi	%0,1\n\
	addi	%0,%0,-1\n\
L
Linus Torvalds 已提交
260 261 262 263
	blt-	2f\n"
	PPC405_ERR77(0,%1)
"	stwcx.	%0,0,%1\n\
	bne-	1b"
264
	PPC_ATOMIC_EXIT_BARRIER
L
Linus Torvalds 已提交
265
	"\n\
266
2:"	: "=&b" (t)
L
Linus Torvalds 已提交
267 268 269 270 271
	: "r" (&v->counter)
	: "cc", "memory");

	return t;
}
272
#define atomic_dec_if_positive atomic_dec_if_positive
L
Linus Torvalds 已提交
273

274 275 276 277
#ifdef __powerpc64__

#define ATOMIC64_INIT(i)	{ (i) }

278 279 280 281 282 283 284 285 286 287 288 289 290
static __inline__ long atomic64_read(const atomic64_t *v)
{
	long t;

	__asm__ __volatile__("ld%U1%X1 %0,%1" : "=r"(t) : "m"(v->counter));

	return t;
}

static __inline__ void atomic64_set(atomic64_t *v, long i)
{
	__asm__ __volatile__("std%U0%X0 %1,%0" : "=m"(v->counter) : "r"(i));
}
291 292 293 294 295 296 297 298 299 300

static __inline__ void atomic64_add(long a, atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
"1:	ldarx	%0,0,%3		# atomic64_add\n\
	add	%0,%2,%0\n\
	stdcx.	%0,0,%3 \n\
	bne-	1b"
301 302
	: "=&r" (t), "+m" (v->counter)
	: "r" (a), "r" (&v->counter)
303 304 305 306 307 308 309 310
	: "cc");
}

static __inline__ long atomic64_add_return(long a, atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
311
	PPC_ATOMIC_ENTRY_BARRIER
312 313 314 315
"1:	ldarx	%0,0,%2		# atomic64_add_return\n\
	add	%0,%1,%0\n\
	stdcx.	%0,0,%2 \n\
	bne-	1b"
316
	PPC_ATOMIC_EXIT_BARRIER
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
	: "=&r" (t)
	: "r" (a), "r" (&v->counter)
	: "cc", "memory");

	return t;
}

#define atomic64_add_negative(a, v)	(atomic64_add_return((a), (v)) < 0)

static __inline__ void atomic64_sub(long a, atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
"1:	ldarx	%0,0,%3		# atomic64_sub\n\
	subf	%0,%2,%0\n\
	stdcx.	%0,0,%3 \n\
	bne-	1b"
335 336
	: "=&r" (t), "+m" (v->counter)
	: "r" (a), "r" (&v->counter)
337 338 339 340 341 342 343 344
	: "cc");
}

static __inline__ long atomic64_sub_return(long a, atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
345
	PPC_ATOMIC_ENTRY_BARRIER
346 347 348 349
"1:	ldarx	%0,0,%2		# atomic64_sub_return\n\
	subf	%0,%1,%0\n\
	stdcx.	%0,0,%2 \n\
	bne-	1b"
350
	PPC_ATOMIC_EXIT_BARRIER
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
	: "=&r" (t)
	: "r" (a), "r" (&v->counter)
	: "cc", "memory");

	return t;
}

static __inline__ void atomic64_inc(atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
"1:	ldarx	%0,0,%2		# atomic64_inc\n\
	addic	%0,%0,1\n\
	stdcx.	%0,0,%2 \n\
	bne-	1b"
367 368
	: "=&r" (t), "+m" (v->counter)
	: "r" (&v->counter)
369
	: "cc", "xer");
370 371 372 373 374 375 376
}

static __inline__ long atomic64_inc_return(atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
377
	PPC_ATOMIC_ENTRY_BARRIER
378 379 380 381
"1:	ldarx	%0,0,%1		# atomic64_inc_return\n\
	addic	%0,%0,1\n\
	stdcx.	%0,0,%1 \n\
	bne-	1b"
382
	PPC_ATOMIC_EXIT_BARRIER
383 384
	: "=&r" (t)
	: "r" (&v->counter)
385
	: "cc", "xer", "memory");
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408

	return t;
}

/*
 * atomic64_inc_and_test - increment and test
 * @v: pointer of type atomic64_t
 *
 * Atomically increments @v by 1
 * and returns true if the result is zero, or false for all
 * other cases.
 */
#define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0)

static __inline__ void atomic64_dec(atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
"1:	ldarx	%0,0,%2		# atomic64_dec\n\
	addic	%0,%0,-1\n\
	stdcx.	%0,0,%2\n\
	bne-	1b"
409 410
	: "=&r" (t), "+m" (v->counter)
	: "r" (&v->counter)
411
	: "cc", "xer");
412 413 414 415 416 417 418
}

static __inline__ long atomic64_dec_return(atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
419
	PPC_ATOMIC_ENTRY_BARRIER
420 421 422 423
"1:	ldarx	%0,0,%1		# atomic64_dec_return\n\
	addic	%0,%0,-1\n\
	stdcx.	%0,0,%1\n\
	bne-	1b"
424
	PPC_ATOMIC_EXIT_BARRIER
425 426
	: "=&r" (t)
	: "r" (&v->counter)
427
	: "cc", "xer", "memory");
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443

	return t;
}

#define atomic64_sub_and_test(a, v)	(atomic64_sub_return((a), (v)) == 0)
#define atomic64_dec_and_test(v)	(atomic64_dec_return((v)) == 0)

/*
 * Atomically test *v and decrement if it is greater than 0.
 * The function returns the old value of *v minus 1.
 */
static __inline__ long atomic64_dec_if_positive(atomic64_t *v)
{
	long t;

	__asm__ __volatile__(
444
	PPC_ATOMIC_ENTRY_BARRIER
445 446 447 448 449
"1:	ldarx	%0,0,%1		# atomic64_dec_if_positive\n\
	addic.	%0,%0,-1\n\
	blt-	2f\n\
	stdcx.	%0,0,%1\n\
	bne-	1b"
450
	PPC_ATOMIC_EXIT_BARRIER
451 452 453
	"\n\
2:"	: "=&r" (t)
	: "r" (&v->counter)
454
	: "cc", "xer", "memory");
455 456 457 458

	return t;
}

459
#define atomic64_cmpxchg(v, o, n) (cmpxchg(&((v)->counter), (o), (n)))
460 461 462 463 464 465 466 467 468
#define atomic64_xchg(v, new) (xchg(&((v)->counter), new))

/**
 * atomic64_add_unless - add unless the number is a given value
 * @v: pointer of type atomic64_t
 * @a: the amount to add to v...
 * @u: ...unless v is equal to u.
 *
 * Atomically adds @a to @v, so long as it was not @u.
469
 * Returns the old value of @v.
470 471 472 473 474 475
 */
static __inline__ int atomic64_add_unless(atomic64_t *v, long a, long u)
{
	long t;

	__asm__ __volatile__ (
476
	PPC_ATOMIC_ENTRY_BARRIER
477
"1:	ldarx	%0,0,%1		# __atomic_add_unless\n\
478 479 480 481 482
	cmpd	0,%0,%3 \n\
	beq-	2f \n\
	add	%0,%2,%0 \n"
"	stdcx.	%0,0,%1 \n\
	bne-	1b \n"
483
	PPC_ATOMIC_EXIT_BARRIER
484 485 486 487 488 489 490 491 492
"	subf	%0,%2,%0 \n\
2:"
	: "=&r" (t)
	: "r" (&v->counter), "r" (a), "r" (u)
	: "cc", "memory");

	return t != u;
}

493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520
/**
 * atomic_inc64_not_zero - increment unless the number is zero
 * @v: pointer of type atomic64_t
 *
 * Atomically increments @v by 1, so long as @v is non-zero.
 * Returns non-zero if @v was non-zero, and zero otherwise.
 */
static __inline__ long atomic64_inc_not_zero(atomic64_t *v)
{
	long t1, t2;

	__asm__ __volatile__ (
	PPC_ATOMIC_ENTRY_BARRIER
"1:	ldarx	%0,0,%2		# atomic64_inc_not_zero\n\
	cmpdi	0,%0,0\n\
	beq-	2f\n\
	addic	%1,%0,1\n\
	stdcx.	%1,0,%2\n\
	bne-	1b\n"
	PPC_ATOMIC_EXIT_BARRIER
	"\n\
2:"
	: "=&r" (t1), "=&r" (t2)
	: "r" (&v->counter)
	: "cc", "xer", "memory");

	return t1;
}
521

522 523
#endif /* __powerpc64__ */

L
Linus Torvalds 已提交
524
#endif /* __KERNEL__ */
525
#endif /* _ASM_POWERPC_ATOMIC_H_ */